August 1993 Revised April 1999 # 74VHC4040 12-Stage Binary Counter ### **General Description** The VHC4040 is an advanced high-speed CMOS device fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHC4040 is a 12-stage counter which increments on the negative edge of the input clock and all outputs are reset to a low level by applying a logical high on the reset input. An input protection circuit insures that OV to 7V can be applied to the inputs without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. ### **Features** - High speed; $f_{MAX} = 210 \text{ MHz}$ at $V_{CC} = 5V$ - $\blacksquare$ Low power dissipation: $I_{CC}=4~\mu A$ (max) at $T_A=25^{\circ}C$ - High noise immunity: V<sub>NIH</sub> =V<sub>NIL</sub> = 28% V<sub>CC</sub> (min) - Power down protection is provided on all inputs - Wide operating voltage range: V<sub>CC</sub> (opr) = 2V 5.5V - Low noise: $V_{OLP} = 0.8V$ (max) - Pin and function compatible with 74HC4040 ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|------------------------------------------------------------------------------| | 74VHC4040M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74VHC4040MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC4040N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Connection Diagram** ### **Pin Descriptions** | Pin Names | Description | | | | | | |---------------------------------|--------------------------------|--|--|--|--|--| | Q <sub>0</sub> –Q <sub>11</sub> | Flip-Flop Outputs | | | | | | | CP | Negative Edged Triggered Clock | | | | | | | MR | Master Reset | | | | | | ### **Absolute Maximum Ratings**(Note 1) $\begin{array}{lll} \mbox{Supply Voltage (V$_{CC}$)} & -0.5 \mbox{V to } +7.0 \mbox{V} \\ \mbox{DC Input Voltage (V$_{IN}$)} & -0.5 \mbox{V to } +7.0 \mbox{V} \\ \end{array}$ $\begin{array}{lll} \text{DC Output Voltage (V_{OUT})} & -0.5 \text{V to V}_{CC} + 0.5 \text{V} \\ \text{Input Diode Current (I}_{IK}) & -20 \text{ mA} \\ \text{Output Diode Current (I}_{OK}) & \pm 20 \text{ mA} \\ \text{DC Output Current (I}_{OUT}) & \pm 25 \text{ mA} \\ \end{array}$ DC Output Current ( $I_{OUT}$ ) $\pm 25$ mA DC $V_{CC}$ /GND Current ( $I_{CC}$ ) $\pm 75$ mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}$ C to $+150^{\circ}$ C Lead Temperature $(T_L)$ (Soldering, 10 seconds) 260°C # Recommended Operating Conditions (Note 2) $\begin{array}{lll} \mbox{Supply Voltage ($V_{CC}$)} & 2.0\mbox{V to } +5.5\mbox{V} \\ \mbox{Input Voltage ($V_{IN}$)} & 0\mbox{V to } +5.5\mbox{V} \\ \mbox{Output Voltage ($V_{OUT}$)} & 0\mbox{V to $V_{CC}$} \\ \end{array}$ Operating Temperature (T $_{\rm OPR}$ ) $-40^{\circ}{\rm C}$ to +85 $^{\circ}{\rm C}$ Input Rise and Fall Time (t<sub>r</sub>, t<sub>f</sub>) $V_{CC} = 3.3 V \pm 0.3 V \qquad \qquad 0 \sim 100 \text{ ns/V}$ $V_{CC} = 5.0 \text{V} \pm 0.5 \text{V} \qquad \qquad 0 \sim 20 \text{ ns/V}$ Note 1: Absolute Maximum Ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside databook specifications. Note 2: Unused inputs must be held HIGH or LOW. They may not float ### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | Units | Conditions | | |-----------------|--------------------------|-----------------|-----------------------|-----|-------------------------------|----------------------------------------|---------------|-----------------------|------------------------------------------|--------------------------| | Oymboi | | (V) | Min | Тур | Max | Min | Max | Units | Conditions | | | V <sub>IH</sub> | HIGH Level Input | 2.0 | 1.50 | | | 1.50 | | V | | | | | Voltage | 3.0 - 5.5 | $0.7~\mathrm{V_{CC}}$ | | | 0.7 V <sub>CC</sub> | | V | | | | V <sub>IL</sub> | LOW Level Input | 2.0 | | | 0.50 | | 0.50 | V | | | | | Voltage | 3.0 - 5.5 | | | $0.3\mathrm{V}_{\mathrm{CC}}$ | | $0.3 V_{CC}$ | V | | | | V <sub>OH</sub> | HIGH Level Output | 2.0 | 1.9 | 2.0 | | 1.9 | | | | $I_{OH} = -50 \mu A$ | | | Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V V <sub>IN</sub> = \ | | | | | | 4.5 | 4.4 | 4.5 | | 4.4 | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | 3.0 | 2.58 | | | 2.48 | | | 4IL | $I_{OH} = -4 \text{ mA}$ | | | | 4.5 | 3.94 | | | 3.80 | | | | $I_{OH} = -8 \text{ mA}$ | | V <sub>OL</sub> | LOW Level Output | 2.0 | | 0.0 | 0.1 | | 0.1 | | | $I_{OL} = 50 \mu A$ | | | Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | | | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | V | $V_{IN} = V_{IH}$ | I <sub>OL</sub> = 4 mA | | | | 3.0 | | | 0.36 | | 0.44 | | 0. V <sub>IL</sub> | $I_{OL} = 4 \text{ mA}$ | | | | 4.5 | | | 0.36 | | 0.44 | | | $I_{OL} = 8 \text{ mA}$ | | I <sub>IN</sub> | Input Leakage Current | 0 – 5.5 | | | ±0.1 | | ±1.0 | μΑ | V <sub>IN</sub> = 5.5V or GND | | | I <sub>CC</sub> | Quiescent Supply Current | 5.5 | | | 4.0 | | 40.0 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | | ## **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | $T_A = +25$ °C | | | T <sub>A</sub> = -40° | C to +85°C | Units | Conditions | |------------------|-------------------------------|-----------------|----------------|------|------|-----------------------|------------|--------|------------------------| | Cymbol | | (V) | Min | Тур | Max | Min | Max | Ullits | Conditions | | t <sub>PLH</sub> | Propagation Delay Time | $3.3 \pm 0.3$ | | 7.5 | 11.9 | 1.0 | 14.0 | ns | C <sub>L</sub> = 15 pF | | $t_{PHL}$ | to Q <sub>1</sub> | | | 10.0 | 15.4 | 1.0 | 17.5 | 115 | C <sub>L</sub> = 50 pF | | | | $5.0\pm0.5$ | | 4.8 | 7.3 | 1.0 | 8.5 | ns | C <sub>L</sub> = 15 pF | | | | | | 6.3 | 9.3 | 1.0 | 10.5 | 115 | C <sub>L</sub> = 50 pF | | t <sub>PLH</sub> | Propagation Delay Time | $3.3 \pm 0.3$ | | | | | | ns | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | between Stages from | | | 2.4 | 4.4 | 1.0 | 5.0 | ns | $C_L = 50 pF$ | | | $Q_n$ to $Q_{n+1}$ | $5.0 \pm 0.5$ | | | | | | ns | C <sub>L</sub> = 15 pF | | | | | | 1.6 | 3.1 | 1.0 | 3.5 | 115 | $C_L = 50 pF$ | | t <sub>PHL</sub> | Propagation Delay Time | $3.3 \pm 0.3$ | | 8.3 | 12.8 | 1.0 | 15.0 | ns | C <sub>L</sub> = 15 pF | | | MR-Q <sub>n</sub> | | | 10.8 | 16.3 | 1.0 | 18.5 | 115 | $C_L = 50 pF$ | | | | $5.0\pm0.5$ | | 5.6 | 8.6 | 1.0 | 10.0 | ns | C <sub>L</sub> = 15 pF | | | | | | 7.1 | 10.6 | 1.0 | 12.0 | 115 | $C_L = 50 pF$ | | f <sub>MAX</sub> | Maximum Clock | $3.3 \pm 0.3$ | 90 | 140 | | 75 | | MHz | C <sub>L</sub> = 15 pF | | | Frequency | | 55 | 80 | | 50 | | IVITZ | $C_L = 50 pF$ | | | | $5.0\pm0.5$ | 150 | 210 | | 125 | | MHz | C <sub>L</sub> = 15 pF | | | | | 95 | 125 | | 80 | | IVITIZ | $C_L = 50 pF$ | | C <sub>IN</sub> | Input Capacitance | | | 4 | 10 | | 10 | pF | V <sub>CC</sub> = Open | | C <sub>PD</sub> | Power Dissipation Capacitance | | | 21 | | | | pF | (Note 3) | Note 3: $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC}$ (opr) = $C_{PD}$ \* $V_{CC}$ \* $f_N$ + $I_{CC}$ . ## **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub><br>(V) | $T_A =$ | 25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | | |--------------------|----------------------|------------------------|---------|--------|-----------------------------------------------|-------|--| | | i arameter | | Тур | Guarar | nteed Minimum | Onics | | | t <sub>w</sub> (L) | Minimum Pulse Width | $3.3 \pm 0.3$ | | 5.0 | 5.0 | | | | t <sub>w</sub> (H) | (CP) | $5.0 \pm 0.5$ | | 5.0 | 5.0 | ns | | | t <sub>w</sub> (L) | Minimum Pulse Width | $3.3 \pm 0.3$ | | 5.0 | 5.0 | ns | | | | (MR) | $5.0 \pm 0.5$ | | 5.0 | 5.0 | 115 | | | t <sub>REC</sub> | Minimum Removal Time | $3.3 \pm 0.3$ | | 5.0 | 5.0 | ns | | | | (MR) | $5.0 \pm 0.5$ | | 5.0 | 5.0 | | | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 7.72 TYP. DIMENSIONS METRIC ONLY (1.78 TYP) 0.42 TYP LAND PATTERN RECOMMENDATION GAGE PLANE 6.4 0.25 4.4 ± 0.1 -B-3.2 SEATING PLANE 0.6 ± 0.1 DETAIL A △ 0.2 C B A ALL LEAD TIPS TYPICAL, SCALE: 40X SEE DETAIL A PIN #1 IDENT. (0.90) O.1 C--c-0.10 ± 0.05 TYP 0.09-0.20 TYP 0.65 TYP - 0.30 TYP $\Phi$ 0.13 M B (S) Α MTC16 (REV C) 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com