MD1321/2
1MHz, 40μA, Rail-to-Rail I/O
CMOS Operational Amplifiers

FEATURES
- Low Cost
- Rail-to-Rail Input and Output
  0.8mV Typical $V_{OS}$
- Unity Gain Stable
- Gain-Bandwidth Product: 1MHz
- Very Low Input Bias Current: 10pA
- Supply Voltage Range: 2.1V to 5.5V
- Input Voltage Range:
  -0.1V to +5.6V with $(V_{DD} - V_{SS}) = 5.5V$
- Low Supply Current: 40μA/Amplifier
- Small Packaging
  MD1321 Available in SOT-23-5
  MD1322 Available in SOIC-8

APPLICATIONS
- ASIC Input or Output Amplifier
- Sensor Interface
- Piezoelectric Transducer Amplifier
- Medical Instrumentation
- Mobile Communication
- Audio Output
- Portable Systems
- Smoke Detectors
- Notebook PC
- PCMCIA Cards
- Battery-Powered Equipment
- DSP Interface

PRODUCT DESCRIPTION
The MD1321 (single), MD1322 (dual) are low cost, rail-to-rail input and output voltage feedback amplifiers. They have a wide input common mode voltage range and output voltage swing, and take the minimum operating supply voltage down to 2.1V. The maximum recommended supply voltage is 5.5V. It is specified over the extended -40°C to +85°C temperature range.

The MD1321/2 provide 1MHz bandwidth at a low current consumption of 40μA per amplifier. Very low input bias currents of 10pA enable MD1321/2 to be used for integrators, photodiode amplifiers, and piezoelectric sensors. Rail-to-rail input and output are useful to designers for buffering ASIC in single-supply systems.

Applications for this series of amplifiers include safety monitoring, portable equipment, battery and power supply control, and signal conditioning and interfacing for transducers in very low power systems.

The MD1321 is available in the Green SOT-23-5 Package. The MD1322 comes in the Green SOIC-8 package.

PIN CONFIGURATIONS (TOP VIEW)
### ORDER INFORMATION

<table>
<thead>
<tr>
<th>MODEL</th>
<th>ORDER NUMBER</th>
<th>PACKAGE DESCRIPTION</th>
<th>PACKAGE OPTION</th>
<th>MARKING INFORMATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>MD1321</td>
<td>--</td>
<td>SOT23-5</td>
<td>Tape and Reel, 2500</td>
<td>--</td>
</tr>
<tr>
<td>MD1322</td>
<td>--</td>
<td>SOIC-8</td>
<td>Tape and Reel, 2500</td>
<td>--</td>
</tr>
</tbody>
</table>

### ABSOLUTE MAXIMUM RATINGS
- **Supply Voltage**, \( V_{DD} \) to \( V_{SS} \)......................................................6V
- **Common Mode Input Voltage**........... \( V_{SS} - 0.3V \) to \( V_{DD} + 0.3V \)
- **Storage Temperature Range**..............................-65\(^\circ\)C to +150\(^\circ\)C
- **Junction Temperature**..............................150\(^\circ\)C
- **Operating Temperature Range**..............................-40\(^\circ\)C to +85\(^\circ\)C

**Package Thermal Resistance** @ \( T_A = +25\)^\circ\)C
- SOIC-8, 0JA.................................................................125\(^\circ\)C/W

**Lead Temperature (Soldering 10sec)**..............................260\(^\circ\)C

**NOTE:**
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### ESD, Electrostatic Discharge Protection

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Minimum Level</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>HBM</td>
<td>Human Body Model ESD</td>
<td></td>
<td>4</td>
<td>kV</td>
</tr>
<tr>
<td>MM</td>
<td>Machine Model ESD</td>
<td></td>
<td>300</td>
<td>V</td>
</tr>
</tbody>
</table>
1MHz, 40μA, Rail-to-Rail I/O
CMOS Operational Amplifiers

ELECTRICAL CHARACTERISTICS

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are At $T_A=25^\circ C$, $V_{DD}=+5V$, $V_{SS}=GND$, $R_L=100k\Omega$ connected to $V_{DD}/2$, and $V_{OUT}=V_{DD}/2$.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>INPUT CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>$V_{OS}$</td>
<td>$V_{CM} = V_{DD}/2$</td>
<td>●</td>
<td>0.8</td>
<td>5</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{CM} = V_{DD}/2$</td>
<td></td>
<td>6.6</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>$I_{B}$</td>
<td></td>
<td></td>
<td>10</td>
<td></td>
<td>pA</td>
</tr>
<tr>
<td>Input Offset Current</td>
<td>$I_{OS}$</td>
<td></td>
<td></td>
<td>10</td>
<td></td>
<td>pA</td>
</tr>
<tr>
<td>Input Offset Voltage Drift</td>
<td>$\Delta V_{OS}/\Delta T$</td>
<td></td>
<td></td>
<td>2</td>
<td></td>
<td>μV/°C</td>
</tr>
<tr>
<td>Input Common Mode Voltage Range</td>
<td>$V_{CM}$</td>
<td>$V_{DD} = 5.5V$</td>
<td></td>
<td>-0.1-5.6</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Common Mode Rejection Ratio</td>
<td>CMRR</td>
<td>$V_{DD} = 5.5V$, $V_{CM} = -0.1V$ to $4V$</td>
<td></td>
<td>76</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Open-Loop Voltage Gain</td>
<td>$A_{OL}$</td>
<td>$R_L = 100k\Omega$, $V_{OUT} = 2.5V$</td>
<td></td>
<td>95</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$R_L = 100k\Omega$, $V_{OUT} = +0.2V$ to $+4.8V$</td>
<td></td>
<td>93</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td><strong>OUTPUT CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage Swing from Rail</td>
<td>$V_{OH}$</td>
<td>$R_L = 100k\Omega$</td>
<td></td>
<td>4.980</td>
<td>4.995</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$R_L = 100k\Omega$</td>
<td></td>
<td>25</td>
<td>5</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>$V_{OL}$</td>
<td>$R_L = 10k\Omega$</td>
<td></td>
<td>4.970</td>
<td>4.994</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$R_L = 10k\Omega$</td>
<td></td>
<td>35</td>
<td>6</td>
<td>mV</td>
</tr>
<tr>
<td>Output Current</td>
<td>$I_{SOURCE}$</td>
<td>$R_L = 10Ω$ to $V_{DD}/2$</td>
<td></td>
<td>40</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>$I_{SINK}$</td>
<td></td>
<td></td>
<td>40</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td><strong>POWER SUPPLY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Voltage Range</td>
<td></td>
<td></td>
<td>2.1</td>
<td>2.5</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>Power Supply Rejection Ratio</td>
<td>PSRR</td>
<td>$V_{DD} = +2.5V$ to $+5.5V$, $V_{CM} = +0.5V$</td>
<td></td>
<td>85</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Quiescent Current/Amplifier</td>
<td>$I_Q$</td>
<td></td>
<td></td>
<td>40</td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>35</td>
<td>80</td>
<td>μA</td>
</tr>
<tr>
<td><strong>DYNAMIC PERFORMANCE ($C_L = 100pF$)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain-Bandwidth Product</td>
<td>GBP</td>
<td></td>
<td></td>
<td>1</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Phase Margin</td>
<td>PM</td>
<td>$R_L = 100k\Omega$, $C_L = 100pF$</td>
<td></td>
<td>45</td>
<td></td>
<td>°</td>
</tr>
<tr>
<td>Harmonic Distortion</td>
<td>HD2</td>
<td>$f = 10kHz$, $G = +1$, $R_L=100k\Omega$, $V_{OUT}=2V_{PP}$</td>
<td></td>
<td>&gt;80</td>
<td></td>
<td>dBc</td>
</tr>
<tr>
<td></td>
<td>HD3</td>
<td>$f = 10kHz$, $G = +1$, $R_L=100k\Omega$, $V_{OUT}=2V_{PP}$</td>
<td></td>
<td>&gt;80</td>
<td></td>
<td>dBc</td>
</tr>
<tr>
<td>Slew Rate</td>
<td>SR</td>
<td>$G = +1$, 2V Output Step</td>
<td></td>
<td>0.64</td>
<td></td>
<td>V/μs</td>
</tr>
<tr>
<td>Settling Time to 0.1%</td>
<td>$t_s$</td>
<td>$G = +1$, 2V Output Step</td>
<td></td>
<td>6</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td>Overload Recovery Time</td>
<td>$V_{IN}$</td>
<td>$G = V_{DD}$</td>
<td></td>
<td>2.5</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td><strong>NOISE PERFORMANCE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage Noise Density</td>
<td>$e_n$</td>
<td>$f = 1kHz$</td>
<td></td>
<td>30</td>
<td></td>
<td>nV/√Hz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f = 10kHz$</td>
<td></td>
<td>20</td>
<td></td>
<td>nV/√Hz</td>
</tr>
</tbody>
</table>
TYPICAL PERFORMANCE CHARACTERISTICS

At $T_A = +25^\circ C$, $V_{DD} = +5V$, $V_{SS} = GND$, and $R_L = 100k\Omega$ connected to $V_{DD}/2$, unless otherwise specified.

Figure 1. Supply Current vs. Supply Voltage

Figure 2. Supply Current vs. Temperature

Figure 3. Output Short Circuit Current vs. Supply Voltage

Figure 4. Open-Loop Gain vs. Temperature

Figure 5. CMRR vs. Temperature

Figure 6. PSRR vs. Temperature
TYPICAL PERFORMANCE CHARACTERISTICS

At \( T_A = +25^\circ\text{C}, \ V_{DD} = +5\text{V}, \ V_{SS} = \text{GND}, \) and \( R_L = 100k\Omega \) connected to \( V_{DD}/2, \) unless otherwise specified.

- **Figure 7.** Small-Signal Overshoot vs. Load Capacitance
- **Figure 8.** Small-Signal Overshoot vs. Load Capacitance
- **Figure 9.** Output Voltage vs. Output Current
- **Figure 10.** Output Voltage vs. Output Current
- **Figure 11.** Input Voltage Noise Spectral Density vs. Frequency
- **Figure 12.** Maximum Output Voltage vs. Frequency
TYPICAL PERFORMANCE CHARACTERISTICS

At $T_A = +25^\circ C$, $V_{DD} = +5V$, $V_{SS} = GND$, and $R_L = 100\Omega$ connected to $V_{DD}/2$, unless otherwise specified.

Figure 13. Positive Overload Recovery Time

Figure 14. Negative Overload Recovery Time

Figure 15. Phase Reversal

Figure 16. Large-Signal Step Response

Figure 17. Small-Signal Step Response

Figure 18. Small-Signal Step Response
TYPICAL PERFORMANCE CHARACTERISTICS

At $T_A = +25^\circ C$, $V_{DD} = +5V$, $V_{SS} = GND$, and $R_L = 100k\Omega$ connected to $V_{DD}/2$, unless otherwise specified.

Figure 19. Gain and Phase vs. Frequency

Figure 20. CMRR and PSRR vs. Frequency

Figure 21. Channel Separation vs. Frequency

Figure 22. $Z_{ol}$ vs. Frequency
APPLICATION INFORMATION

MD1321/2 are CMOS, rail-to-rail input and output voltage feedback amplifiers designed for general purpose applications.

Operating Voltage

The MD1321/2 are specified over a power-supply range of +2.1V to +5.5V (±1.05V to ±2.75V). Supply voltages higher than 6V (absolute maximum) can permanently damage the amplifier.

Parameters that vary over supply voltage or temperature are shown in the typical characteristics section of this datasheet.

Rail-to-Rail Input

The input stage of the amplifiers is a true rail-to-rail architecture, allowing the input common-mode voltage range of the op amp to extend to both positive and negative supply rails. This maximizes the usable voltage range of the amplifier, an important feature for single-supply and low voltage applications. This rail-to-rail input range is achieved with a complementary input stage—an NMOS input differential pair in parallel with a PMOS differential pair. The NMOS pair is active at the upper end of the common-mode voltage range, typically VDD – 1.2V to 100mV above the positive supply, while the PMOS pair is active for inputs from 100mV below the negative supply to approximately VDD – 1.2V.

Rail-to-Rail Output

A class AB output stage with common-source transistors is used to achieve rail-to-rail output. The maximum output voltage swing is proportional to the output current, and larger currents will limit how close the output voltage can get to the proximity of the output voltage to the supply rail. This is a characteristic of all rail-to-rail output amplifiers. See the typical performance characteristic Figure 9, Output Voltage Swing vs. Output Current.

Capacitive Loads

The MD1321/2 op amps can directly drive large capacitive loads. As the load capacitance increases, the feedback loop’s phase margin decreases and the closed-loop’s bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. While a op amp in unity gain configuration (G = +1 V/V) is most susceptible to the effects of capacitive loading.

When driving large capacitive loads with the MD1321/2 amplifiers (e.g., > 100pF when G = +1 V/V), a small series resistor at the output (R_ISO in Figure 23) improves the feedback loop’s phase margin (stability) by making the output load resistive at higher frequencies.

PCB Surface Leakage

In Applications where low input bias current is critical, PCB board surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is 10^{12} \Omega. A 5V difference would cause 5pA of current to flow; which is similar to the MD1321/2 op amps’ bias current at +25°C (±10pA, typical).

The best way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 24.

1. Non-inverting Gain and Unity-Gain Buffer:
   a) Connect the non-inverting pin (V_{IN+}) to the input with a wire that does not touch the PCB surface.
   b) Connect the guard ring to the inverting input pin (V_{IN-}). This biases the guard ring to the Common Mode input voltage.

2. Inverting Gain and Transimpedance Gain Amplifiers (convert current to voltage, such as photo detectors):
   a) Connect the guard ring to the non-inverting input pin (V_{IN+}). This biases the guard ring to the same reference voltage as the op amp (e.g., V_{DD}/2 or ground).
   b) Connect the inverting pin (V_{IN-}) to the input with a wire that does not touch the PCB surface.

Figure 23. Driving Large Capacitive Loads

Figure 24. Example Guard Ring Layout for Inverting Gain
TYPICAL APPLICATION

Differential Amplifier
The circuit shown in Figure 25 performs the difference function. If the resistor ratios are equal to (R_4 / R_3 = R_2 / R_1), then \( V_{\text{OUT}} = (V_P - V_N) \times \frac{R_2}{R_1} + V_{\text{REF}} \).

![Figure 25. Differential Amplifier](image)

Photodiode Application
The MD1321/2 have very high impedance with an input bias current typically around 10 pA. This characteristic allows the MD1321/2 op amp to be used in photodiode applications and other applications that require high input impedance. Note that the MD1321/2 have significant voltage offset that can be removed by capacitive coupling or software calibration.

Figure 26 illustrates a photodiode or current measurement application. The feedback resistor is limited to 10 MΩ to avoid excessive output offset. In addition, a resistor is not needed on the noninverting input to cancel bias current offset because the bias current-related output offset is not significant when compared to the voltage offset contribution. For best performance, follow the standard high impedance layout techniques, which include the following:

- Shielding the circuit.
- Cleaning the circuit board.
- Putting a trace connected to the noninverting input around the inverting input.
- Using separate analog and digital power supplies.

![Figure 26. High Input Impedance Application—Photodiode Amplifier](image)
1MHz, 40μA, Rail-to-Rail I/O
CMOS Operational Amplifiers

PACKAGE OUTLINE DIMENSIONS

COMPLIANT TO JEDEC STANDARD MS-012-AA

Figure 27 8-Lead Small Outline Package [SOIC]
Dimensions shown in millimeters
1MHz, 40μA, Rail-to-Rail I/O
CMOS Operational Amplifiers

PACKAGE OUTLINE DIMENSIONS

COMPLIANT TO JEDEC STANDARD MO-178-AA

Figure 28 5-Lead Small Outline Transistor Package [SOT-23]
Dimensions shown in millimeters