











SN74LVC1GU04

SCES215W - APRIL 1999-REVISED JANUARY 2016

# SN74LVC1GU04 Single Inverter Gate

#### **Features**

- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- **Unbuffered Output**
- Maximum t<sub>pd</sub> of 3.7 ns at 3.3 V
- Low Power Consumption, 10-µA Maximum I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

#### 2 Applications

- **AV Receivers**
- Blu-ray Players and Home Theaters
- **DVD Recorders and Players**
- Desktop or Notebook PCs
- Digital Radio or Internet Radio Players
- Digital Video Cameras (DVC)
- Embedded PCs
- **GPS: Personal Navigation Devices**
- Mobile Internet Devices
- **Network Projector Front-Ends**
- Portable Media Players
- Pro Audio Mixers
- **Smoke Detectors**
- Solid-State Drive (SSD): Enterprise
- High-Definition (HDTV)
- Tablets: Enterprise
- Audio Docks: Portable
- **DLP Front Projection Systems**
- **DVR and DVS**
- Digital Picture Frame (DPF)
- Digital Still Cameras

#### 3 Description

This single inverter gate is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

The SN74LVC1GU04 device contains one inverter with an unbuffered output and performs the Boolean function  $Y = \overline{A}$ .

NanoFree package technology is major breakthrough in IC packaging concepts, using the die as the package.

#### Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE    | BODY SIZE (NOM)   |
|-----------------|------------|-------------------|
| SN74LVC1GU04DBV | SOT-23 (5) | 2.90 mm × 1.60 mm |
| SN74LVC1GU04DCK | SC70 (5)   | 2.00 mm x 1.25 mm |
| SN74LVC1GU04DRL | SOT (5)    | 1.60 mm × 1.20 mm |
| SN74LVC1GU04DRY | SON (6)    | 1.45 mm × 1.00 mm |
| SN74LVC1GU04DSF | SON (6)    | 1.00 mm × 1.00 mm |
| SN74LVC1GU04YZP | DSBGA (5)  | 1.44 mm × 0.94 mm |
| SN74LVC1GU04YZV | DSBGA (4)  | 0.91 mm × 0.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)





#### **Table of Contents**

| 1 | Features 1                                                       |    | 8.2 Functional Block Diagram         |    |
|---|------------------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                                   |    | 8.3 Feature Description              |    |
| 3 | Description 1                                                    |    | 8.4 Device Functional Modes          |    |
| 4 | Revision History2                                                | 9  | Application and Implementation       | 9  |
| 5 | Pin Configuration and Functions                                  |    | 9.1 Application Information          | !  |
| 6 | Specifications4                                                  |    | 9.2 Typical Application              |    |
| • | 6.1 Absolute Maximum Ratings                                     | 10 | Power Supply Recommendations         | 10 |
|   | 6.2 ESD Ratings                                                  | 11 | Layout                               | 10 |
|   | 6.3 Recommended Operating Conditions 5                           |    | 11.1 Layout Guidelines               | 10 |
|   | 6.4 Thermal Information5                                         |    | 11.2 Layout Example                  | 10 |
|   | 6.5 Electrical Characteristics5                                  | 12 | Device and Documentation Support     | 1  |
|   | 6.6 Switching Characteristics, T <sub>A</sub> = -40°C to 85°C 6  |    | 12.1 Documentation Support           | 1º |
|   | 6.7 Switching Characteristics, T <sub>A</sub> = -40°C to 125°C 6 |    | 12.2 Community Resources             | 1º |
|   | 6.8 Operating Characteristics                                    |    | 12.3 Trademarks                      | 1º |
|   | 6.9 Typical Characteristic                                       |    | 12.4 Electrostatic Discharge Caution | 1º |
| 7 | Parameter Measurement Information 7                              |    | 12.5 Glossary                        | 1º |
| 8 | Detailed Description 8                                           | 13 | , J                                  |    |
|   | 8.1 Overview 8                                                   |    | Information                          | 1  |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision V (November 2013) to Revision W

**Page** 

Added Applications section, Device Information table, ESD Ratings table, Thermal Information table, Typical
Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section,
Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section.

#### Changes from Revision U (June 2011) to Revision V

Page

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



Pin Functions – 4 and 5 Pins (1)(2)

|                 | PIN                  |       |     |               |  |
|-----------------|----------------------|-------|-----|---------------|--|
| NAME            | SOT-23, SOT,<br>SC70 | DSBGA | I/O | DESCRIPTION   |  |
| Α               | 2                    | A1    | I   | Input         |  |
| GND             | 3                    | B1    | _   | Ground        |  |
| NC              | 1                    | -     | _   | Not connected |  |
| V <sub>CC</sub> | 5                    | A2    | _   | Power pin     |  |
| Υ               | 4                    | B2    | 0   | Output        |  |

<sup>(1)</sup> N.C. – No internal connection

<sup>(2)</sup> See Mechanical, Packaging, and Orderable Information for dimensions







YZP Package 6-Pin DSBGA Top View



DNU - Do not use

#### Pin Functions – 6 Pins (1)(2)

|                 | PIN  |        | 1/0 | DESCRIPTION   |  |  |  |  |
|-----------------|------|--------|-----|---------------|--|--|--|--|
| NAME            | SON  | DSBGA  | 1/0 |               |  |  |  |  |
| Α               | 2    | B1     | I   | Input         |  |  |  |  |
| GND             | 3    | C1     | _   | Ground        |  |  |  |  |
| NC              | 1, 5 | A1, B2 | _   | Not connected |  |  |  |  |
| V <sub>CC</sub> | 6    | A2     | _   | Power pin     |  |  |  |  |
| Υ               | 4    | C2     | 0   | Output        |  |  |  |  |

<sup>(1)</sup> N.C. - No internal connection

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                             |                    |   | MIN  | MAX            | UNIT |
|------------------|-------------------------------------------------------------|--------------------|---|------|----------------|------|
| $V_{CC}$         | Supply voltage                                              |                    |   | -0.5 | 6.5            | V    |
| VI               | Input voltage <sup>(2)</sup>                                |                    |   | 0.5  | 6.5            | V    |
| Vo               | Voltage applied to any output in the high or low state (2)( | (3)                |   | -0.5 | $V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>  | Input clamp current                                         | V <sub>1</sub> < 0 | ) |      | <b>-</b> 50    | mA   |
| I <sub>OK</sub>  | Output clamp current                                        | V <sub>O</sub> <   | 0 |      | <b>-</b> 50    | mA   |
| Io               | Continuous output current                                   |                    |   |      | ±50            | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND           |                    |   |      | ±100           | mA   |
| TJ               | Maximum junction temperature                                |                    |   |      | 150            | °C   |
| T <sub>stg</sub> | Storage temperature                                         |                    |   | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                           |                                                    |                                                                 | VALUE | UNIT |
|---------------------------|----------------------------------------------------|-----------------------------------------------------------------|-------|------|
| V Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 | ±2000                                                           | V     |      |
| V <sub>(ESD)</sub>        | Electrostatic discharge                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 | ±1000 | V    |

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated

<sup>(2)</sup> See Mechanical, Packaging, and Orderable Information for dimensions

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in *Recommended Operating Conditions* .



#### 6.3 Recommended Operating Conditions

See (1).

|                 |                                                     |                           | MIN                    | MAX                    | UNIT     |
|-----------------|-----------------------------------------------------|---------------------------|------------------------|------------------------|----------|
| V <sub>CC</sub> | Supply voltage                                      |                           | 1.65                   | 5.5                    | V        |
| $V_{IH}$        | High-level input voltage                            | I <sub>O</sub> = -100 μA  | 0.75 × V <sub>CC</sub> |                        | V        |
| $V_{IL}$        | Low-level input voltage                             | Ι <sub>Ο</sub> = 100 μΑ   |                        | 0.25 × V <sub>CC</sub> | V        |
| VI              | Input voltage                                       |                           | 0                      | 5.5                    | V        |
| Vo              | Output voltage                                      |                           | 0                      | V <sub>CC</sub>        | V        |
|                 |                                                     | V <sub>CC</sub> = 1.65 V  |                        | -4                     |          |
|                 |                                                     | V <sub>CC</sub> = 2.3 V   |                        | 8–                     |          |
| I <sub>OH</sub> | OH High-level output current $V_{CC} = 3 \text{ V}$ | ligh-level output current |                        | -16                    | mA       |
|                 |                                                     | V <sub>CC</sub> = 3 V     |                        | -24                    |          |
|                 |                                                     | V <sub>CC</sub> = 4.5 V   |                        | -32                    |          |
|                 |                                                     | V <sub>CC</sub> = 1.65 V  |                        | 4                      |          |
|                 |                                                     | V <sub>CC</sub> = 2.3 V   |                        | 8                      |          |
| I <sub>OL</sub> | Low-level output current                            | V 2.V                     |                        | 16                     | mA       |
|                 |                                                     | $V_{CC} = 3 V$            |                        | 24                     |          |
|                 |                                                     | V <sub>CC</sub> = 4.5 V   |                        | 32                     | <u> </u> |
| T <sub>A</sub>  | Operating free-air temperature                      |                           | -40                    | 125                    | °C       |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

#### 6.4 Thermal Information

|                 | THERMAL METRIC <sup>(1)</sup>          |        | SN74LVC1GU04  |              |              |                |              |                |      |
|-----------------|----------------------------------------|--------|---------------|--------------|--------------|----------------|--------------|----------------|------|
|                 |                                        |        | DCK<br>(SC70) | DRL<br>(SOT) | DRY<br>(SON) | YZP<br>(DSBGA) | DSF<br>(SON) | YZV<br>(DSBGA) | UNIT |
|                 |                                        | 5 PINS | 5 PINS        | 5 PINS       | 6 PINS       | 5 PINS         | 6 PINS       | 4 PINS         |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 206    | 252           | 142          | 234          | 132            | 300          | 116            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range,  $T_A = -40$ °C to 125°C (unless otherwise noted)

| PA              | ARAMETER | TEST C                                  | ONDITIONS                 | V <sub>cc</sub> | T <sub>A</sub>         | MIN            | TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------|----------|-----------------------------------------|---------------------------|-----------------|------------------------|----------------|--------------------|------|------|
|                 |          |                                         | $I_{OH} = -100 \mu A$     | 1.65 V to 5.5 V |                        | $V_{CC} - 0.1$ |                    |      |      |
|                 |          |                                         | $I_{OH} = -4 \text{ mA}$  | 1.65 V          |                        | 1.2            |                    |      |      |
| \/              |          | V 0.V                                   | $I_{OH} = -8 \text{ mA}$  | 2.3 V           |                        | 1.9            |                    |      | V    |
| V <sub>OH</sub> |          | V <sub>IL</sub> = 0 V                   | I <sub>OH</sub> = -16 mA  | 3 V             |                        | 2.4            |                    |      |      |
|                 |          |                                         | $I_{OH} = -24 \text{ mA}$ | 3 V             |                        | 2.3            |                    |      |      |
|                 |          |                                         | I <sub>OH</sub> = -32 mA  | 4.5 V           |                        | 3.8            |                    |      |      |
|                 |          |                                         | $I_{OL} = 100 \mu A$      | 1.65 V to 5.5 V |                        |                |                    | 0.1  |      |
|                 |          |                                         | $I_{OL} = 4 \text{ mA}$   | 1.65 V          |                        |                |                    | 0.45 |      |
| \/              |          | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \   | $I_{OL} = 8 \text{ mA}$   | 2.3 V           |                        |                |                    | 0.3  | V    |
| $V_{OL}$        |          | $V_{IH} = V_{CC}$                       | I <sub>OL</sub> = 16 mA   | 3 V             |                        |                |                    | 0.4  | V    |
|                 |          |                                         | $I_{OL} = 24 \text{ mA}$  | 3 V             |                        |                |                    | 0.55 |      |
|                 |          |                                         | $I_{OL} = 32 \text{ mA}$  | 4.5 V           |                        |                |                    | 0.55 |      |
| I               | A input  | $V_I = 5.5 \text{ V or GND}$            | •                         | 0 V to 5.5 V    |                        |                |                    | ±5   | μΑ   |
| Icc             |          | $V_I = 5.5 \text{ V or GND},$           | I <sub>O</sub> = 0        | 1.65 V to 5.5 V |                        |                |                    | 10   | μΑ   |
| Ci              |          | V <sub>I</sub> = V <sub>CC</sub> or GND |                           | 3.3 V           | $T_A = -40$ °C to 85°C |                | 7                  |      | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



# 6.6 Switching Characteristics, $T_A = -40^{\circ}C$ to 85°C

over recommended operating free-air temperature range (unless otherwise noted) (See Figure 2)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(INPUT) | V <sub>CC</sub>                             | MIN | MAX | UNIT |
|-----------------|-----------------|---------------|---------------------------------------------|-----|-----|------|
|                 |                 |               | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1.3 | 5   |      |
| •               | ^               |               | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1   | 4   | no   |
| t <sub>pd</sub> | A Y             | ľ             | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.1 | 3.7 | ns   |
|                 |                 |               | $V_{CC} = 5 V \pm 0.5 V$                    | 1   | 3   |      |

# 6.7 Switching Characteristics, $T_A = -40$ °C to 125°C

over recommended operating free-air temperature range (unless otherwise noted) (See Figure 2)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(INPUT) | V <sub>cc</sub>                             | MIN | MAX | UNIT |
|-----------------|-----------------|---------------|---------------------------------------------|-----|-----|------|
|                 |                 |               | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1.3 | 5.5 |      |
| •               | Α               | Y             | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1   | 4.5 |      |
| t <sub>pd</sub> |                 |               | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.1 | 4.2 | ns   |
|                 |                 |               | $V_{CC} = 5 V \pm 0.5 V$                    | 1   | 3.5 |      |

#### 6.8 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                    | PARAMETER                     | TEST CONDITIONS | V <sub>cc</sub>         | TYP | UNIT |
|--------------------|-------------------------------|-----------------|-------------------------|-----|------|
| C <sub>pd</sub> Po |                               |                 | V <sub>CC</sub> = 1.8 V | 9   |      |
|                    | Dawar dissination constitutes | £ 40 MH=        | V <sub>CC</sub> = 2.5 V | 11  | ~F   |
|                    | Power dissipation capacitance | f = 10 MHz      | V <sub>CC</sub> = 3.3 V | 13  | pF   |
|                    |                               |                 | V <sub>CC</sub> = 5 V   | 27  |      |

#### 6.9 Typical Characteristic



Figure 1.  $t_{pd}$  vs  $V_{CC}$ 



#### 7 Parameter Measurement Information



| TEST                               | S1                       |
|------------------------------------|--------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                     |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | <b>V</b> <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                      |

| L | OA | D | CI | R | CI | UΙ | т |
|---|----|---|----|---|----|----|---|
|   |    |   |    |   |    |    |   |

| .,                                | INI             | INPUTS  |                    | .,                       |                | -              | .,             |
|-----------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                   | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>∟</sub> | R <sub>⊾</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |
| $2.5~V~\pm~0.2~V$                 | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | 500 Ω          | 0.15 V         |
| $3.3 \text{ V} \pm 0.3 \text{ V}$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 50 pF          | 500 Ω          | 0.3 V          |
| 5 V ± 0.5 V                       | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\circ}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $t_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms



#### 8 Detailed Description

#### 8.1 Overview

The SN74LVC1GU04 device contains one inverter with an unbuffered output with a maximum sink current of 32 mA.

#### 8.2 Functional Block Diagram



Figure 3. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The wide operating voltage range of 1.65 V to 5.5 V allows the SN74LVC1GU04 to be used in systems with many different voltage rails. In addition, the voltage tolerance on the output allows the device to be used for inverting up-translation or down-translation.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SN74LVC1GU04.

**Table 1. Function Table** 

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| Н          | L           |
| L          | Н           |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74LVC1GU04 is a high-drive CMOS device that can be used to implement a high-output drive buffer, such as an LED application. It can sink 32 mA of current at 4.5 V, making it ideal for high-drive applications. It is good for high-speed applications up to 100 MHz. The inputs are 5.5-V tolerant, allowing it to translate up or down to  $V_{CC}$ . Figure 4 shows a simple LED driver application for a single channel of the device.

#### 9.2 Typical Application



Figure 4. Typical Application Diagram

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- Recommended Input Conditions
  - Rise time and fall time specifications. See (Δt/ΔV) in Recommended Operating Conditions.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions.
  - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in Recommended Operating
     Conditions at any valid V<sub>CC</sub>.
- 2. Absolute Maximum Output Conditions
  - Load currents must not exceed (I<sub>O</sub> max) per output and must not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in *Absolute Maximum Ratings*.
  - Outputs must not be pulled above 5.5 V.



#### **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 5. I<sub>CC</sub> vs Frequency

#### 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions*.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended, and if there are multiple  $V_{CC}$  pins, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices inputs must not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Observe the following rules under all circumstances:

- 1. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating.
- 2. The logic level that should be applied to any particular unused input depends on the function of the device.
- 3. Generally they will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient.

#### 11.2 Layout Example



Figure 6. Layout Diagram



#### 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

Copyright © 1999–2016, Texas Instruments Incorporated





4-May-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | -       | Pins | -    | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking                                            | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|-------------------|--------------------|--------------|-----------------------------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)               | (3)                |              | (4/5)                                                     |         |
| 74LVC1GU04DBVRE4 | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | CU4F                                                      | Samples |
| 74LVC1GU04DBVRG4 | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | CU4F                                                      | Samples |
| 74LVC1GU04DBVTG4 | ACTIVE | SOT-23       | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | CU4F                                                      | Samples |
| 74LVC1GU04DCKRE4 | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CD5 ~ CDF ~ CDK ~<br>CDR ~ CDT)<br>(CDH ~ CDP ~ CDS)     | Samples |
| 74LVC1GU04DCKRG4 | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CD5 ~ CDF ~ CDK ~<br>CDR ~ CDT)<br>(CDH ~ CDP ~ CDS)     | Samples |
| 74LVC1GU04DCKTE4 | ACTIVE | SC70         | DCK     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CD5 ~ CDF ~ CDK ~<br>CDR ~ CDT)<br>(CDH ~ CDP ~ CDS)     | Samples |
| 74LVC1GU04DCKTG4 | ACTIVE | SC70         | DCK     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CD5 ~ CDF ~ CDK ~<br>CDR ~ CDT)<br>(CDH ~ CDP ~ CDS)     | Samples |
| 74LVC1GU04DRLRG4 | ACTIVE | SOT-5X3      | DRL     | 5    | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | CDR                                                       | Samples |
| SN74LVC1GU04DBVR | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | (CU45 ~ CU4F ~<br>CU4R ~ CU4T)<br>(CU4H ~ CU4P ~<br>CU4S) | Samples |
| SN74LVC1GU04DBVT | ACTIVE | SOT-23       | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | (CU45 ~ CU4F ~<br>CU4R)<br>(CU4H ~ CU4P ~<br>CU4S)        | Samples |
| SN74LVC1GU04DCKR | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CD5 ~ CDF ~ CDK ~<br>CDR ~ CDT)<br>(CDH ~ CDP ~ CDS)     | Samples |
| SN74LVC1GU04DCKT | ACTIVE | SC70         | DCK     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CD5 ~ CDF ~ CDK ~<br>CDR ~ CDT)<br>(CDH ~ CDP ~ CDS)     | Samples |
| SN74LVC1GU04DRLR | ACTIVE | SOT-5X3      | DRL     | 5    | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | CDR                                                       | Samples |



#### PACKAGE OPTION ADDENDUM

4-May-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6)       | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|----------------------|---------|
| SN74LVC1GU04DRY2 | ACTIVE | SON          | DRY                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | CD                   | Samples |
| SN74LVC1GU04DRYR | ACTIVE | SON          | DRY                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | CD                   | Samples |
| SN74LVC1GU04DSFR | ACTIVE | SON          | DSF                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | CD                   | Samples |
| SN74LVC1GU04YZPR | ACTIVE | DSBGA        | YZP                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 85    | CDN                  | Samples |
| SN74LVC1GU04YZVR | ACTIVE | DSBGA        | YZV                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 85    | CD<br>(7 ~ N)        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

4-May-2017

| continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemic | als. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.                                   |      |

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74LVC1GU04DBVRG4 | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| 74LVC1GU04DBVTG4 | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DBVR | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DBVR | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DBVR | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DBVT | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DBVT | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DBVT | SOT-23          | DBV                | 5    | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DCKR | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DCKR | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DCKR | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DCKT | SC70            | DCK                | 5    | 250  | 180.0                    | 9.2                      | 2.3        | 2.55       | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DCKT | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DCKT | SC70            | DCK                | 5    | 250  | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DRLR | SOT-5X3         | DRL                | 5    | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DRY2 | SON             | DRY                | 6    | 5000 | 180.0                    | 8.4                      | 1.65       | 1.2        | 0.7        | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DRY2 | SON             | DRY                | 6    | 5000 | 180.0                    | 9.5                      | 1.6        | 1.15       | 0.75       | 4.0        | 8.0       | Q3               |
| SN74LVC1GU04DRYR | SON             | DRY                | 6    | 5000 | 180.0                    | 9.5                      | 1.15       | 1.6        | 0.75       | 4.0        | 8.0       | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Aug-2017

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC1GU04DSFR | SON             | DSF                | 6 | 5000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| SN74LVC1GU04YZPR | DSBGA           | YZP                | 5 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |
| SN74LVC1GU04YZVR | DSBGA           | YZV                | 4 | 3000 | 178.0                    | 9.2                      | 1.0        | 1.0        | 0.63       | 4.0        | 8.0       | Q1               |



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74LVC1GU04DBVRG4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| 74LVC1GU04DBVTG4 | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1GU04DBVR | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1GU04DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1GU04DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1GU04DBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1GU04DBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1GU04DBVT | SOT-23       | DBV             | 5    | 250  | 202.0       | 201.0      | 28.0        |
| SN74LVC1GU04DCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1GU04DCKR | SC70         | DCK             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1GU04DCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1GU04DCKT | SC70         | DCK             | 5    | 250  | 205.0       | 200.0      | 33.0        |
| SN74LVC1GU04DCKT | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1GU04DCKT | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Aug-2017

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC1GU04DRLR | SOT-5X3      | DRL             | 5    | 4000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1GU04DRY2 | SON          | DRY             | 6    | 5000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1GU04DRY2 | SON          | DRY             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1GU04DRYR | SON          | DRY             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1GU04DSFR | SON          | DSF             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1GU04YZPR | DSBGA        | YZP             | 5    | 3000 | 220.0       | 220.0      | 35.0        |
| SN74LVC1GU04YZVR | DSBGA        | YZV             | 4    | 3000 | 220.0       | 220.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.
- The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs.
- E. This package complies to JEDEC MO-287 variation UFAD.
- $frac{f}{K}$  See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape.



# DRY (R-PUSON-N6)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





DIE SIZE BALL GRID ARRAY



- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# YZV (S-XBGA-N4)

## DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments.



# DRL (R-PDSO-N5)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.

  Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
- D. JEDEC package registration is pending.



# DRL (R-PDSO-N5)

#### PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



DBV (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC registration MO-287, variation X2AAF.





# PLASTIC SMALL OUTLINE NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. If 2 mil solder mask is outside PCB vendor capability, it is advised to omit solder mask.
- E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy.
- H. Component placement force should be minimized to prevent excessive paste block deformation.



# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.