

Sample &

Buy



#### **TPIC1021**

SLIS113D -OCTOBER 2004-REVISED JUNE 2015

# **TPIC1021 LIN Physical Interface**

Technical

Documents

## 1 Features

- LIN Physical Layer Specification Revision 2.0 compliant. Conforms to SAEJ2602 Recommended Practice for LIN
- LIN Bus Speed up to 20 kbps
- ESD Protection to 12 kV (Human Body Model) on LIN Pin
- LIN Pin Handles Voltage from –40 V to 40 V
- Survives Transient Damage in Automotive Environment (ISO 7637)
- Operation with Supply from 7-V to 27-V DC
- Two Operation Modes: Normal and Low-Power (Sleep) Mode
- Low Current Consumption in Low Power Mode
- Wake-Up Available from LIN Bus, Wake-Up Input (External Switch) or Host MCU
- Interfaces to MCU with 5-V or 3.3-V I/O Pins
- Dominant State Timeout Protection on TXD Pin
- Wake-Up Request on RXD Pin
- Control of External Voltage Regulator (INH Pin)
- Integrated Pull-Up Resistor and Series Diode for LIN Slave Applications
- Low EME (Electromagnetic Emissions), High EMI (Electromagnetic Immunity)
- Bus Terminal Short-Circuit Protected for Short to Battery or Short to Ground
- Thermally Protected
- Ground Disconnection Fail-Safe at System Level
- Ground Shift Operation at System Level
- Unpowered Node Does Not Disturb the Network

## 2 Applications

- Industrial Sensing
- White Goods Distributed Control

## **3** Description

Tools &

Software

The TPIC1021 is the LIN (Local Interconnect Network) physical interface, which integrates the serial transceiver with wake up and protection features. The LIN bus is a single wire, bi-directional bus typically used for low-speed in-vehicle networks using baud rates between 2.4 kbps and 20 kbps.

Support &

Community

20

The LIN bus has two logical values: the dominant state (voltage near ground) represents a logic 0 and the recessive state (voltage near battery) and represents logic 1.

In the recessive state the LIN bus is pulled high by the TPIC1021's internal pull-up resistor (30 k $\Omega$ ) and series diode, so no external pullup components are required for slave applications. Master applications require an external pullup resistor (1 k $\Omega$ ) plus a series diode.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |  |
|-------------|----------|-------------------|--|--|--|
| TPIC1021    | SOIC (8) | 4.90 mm × 3.91 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



#### **Functional Block Diagram**

2

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Des  | cription (continued) 3             |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics5        |
|   | 7.6  | Timing Requirements 6              |
|   | 7.7  | Typical Characteristics7           |
| 8 | Deta | ailed Description8                 |
|   | 8.1  | Overview 8                         |

## 4 Revision History

## Changes from Revision C (July 2005) to Revision D

|    | 8.2  | Functional Block Diagram 8         |
|----|------|------------------------------------|
|    | 8.3  | Feature Description                |
|    | 8.4  | Device Functional Modes 10         |
| 9  | App  | lication and Implementation 13     |
|    | 9.1  | Application Information 13         |
|    | 9.2  | Typical Application 13             |
| 10 | Pow  | ver Supply Recommendations 14      |
| 11 | Lay  | out 15                             |
|    | 11.1 | Layout Guidelines 15               |
|    | 11.2 | Layout Example 15                  |
| 12 | Dev  | ice and Documentation Support      |
|    | 12.1 | Community Resources 16             |
|    | 12.2 | Trademarks 16                      |
|    | 12.3 | Electrostatic Discharge Caution 16 |
|    | 12.4 | Glossary                           |
| 13 | Mec  | hanical, Packaging, and Orderable  |
|    | Info | mation                             |

Copyright © 2004–2015, Texas Instruments Incorporated



www.ti.com



### **5** Description (continued)

The LIN Protocol output data stream on the TXD pin is converted by the TPIC1021 into the LIN bus signal through a current limited, wave-shaping low-side driver with control as outlined by the LIN Physical Layer Specification Revision 2.0. The receiver converts the data stream from the LIN bus and outputs the data stream via the RXD pin.

In Low Power mode, the TPIC1021 requires very low quiescent current even though the wake-up circuits remain active allowing for remote wake up via the LIN bus or local wake ups via NWake or EN pins.

The TPIC1021 has been designed for operation in the harsh automotive environment. The device can handle LIN bus voltage swing from 40 V down to ground and survive –40 V. The device also prevents back feed current through the LIN pin to the supply input in case of a ground shift or supply voltage disconnection. It also features under-voltage, over temperature, and loss of ground protection. In the event of a fault condition the output is immediately switched off and remains off until the fault condition is removed.

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN      |                  | TYPE   | DESCRIPTION                                                                             |  |  |
|----------|------------------|--------|-----------------------------------------------------------------------------------------|--|--|
| NO. NAME |                  | TTPE   |                                                                                         |  |  |
| 1        | RXD              | 0      | RXD output (open drain) pin interface reporting state of LIN bus voltage                |  |  |
| 2        | ED               | I      | Enable input pin                                                                        |  |  |
| 3        | NWake            | Ι      | High voltage input pin for device wake up                                               |  |  |
| 4        | TXD              | Ι      | TXD input pin interface to control state of LIN output                                  |  |  |
| 5        | GND              | Ι      | Ground connection                                                                       |  |  |
| 6        | LIN              | I/O    | LIN bus pin single wire transmitter and receiver                                        |  |  |
| 7        | V <sub>SUP</sub> | Supply | Device supply pin (connected to battery in series with external reverse blocking diode) |  |  |
| 8        | INH              | 0      | Inhibit pin controls external voltage regulator with inhibit input                      |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                 |                                               |                          | MIN  | MAX | UNIT |
|---------------------------------|-----------------------------------------------|--------------------------|------|-----|------|
| V <sub>SUP</sub> <sup>(2)</sup> | Cumply line ourply veltage                    | Continuous               | 0    | 27  | V    |
| VSUP V                          | Supply line supply voltage Transient          |                          | 0    | 40  | V    |
|                                 | NWake DC and transient input voltage (through | h 33-kΩ serial resistor) | -1   | 40  | V    |
|                                 | Logic pin input voltage (RXD, TXD, EN)        |                          | -0.3 | 5.5 | V    |
|                                 | LIN DC input voltage                          |                          | -40  | 40  | V    |
| T <sub>A</sub>                  | Operational free-air temperature              |                          | -40  | 125 | °C   |
| TJ                              | Junction temperature                          |                          | -40  | 150 | °C   |
|                                 | Thermal shutdown                              |                          |      | 200 | °C   |
|                                 | Thermal shutdown hysteresis                   |                          |      | 25  | °C   |
| T <sub>stg</sub>                | Storage temperature range                     |                          | -40  | 165 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND.

## 7.2 ESD Ratings

|                    | Electrostatic<br>isSD) discharge Human body model (HBM), per ANSI/ESDA/JEDEC JS-<br>Machine model <sup>(3)</sup> Human body model (HBM), per ANSI/ESDA/JEDEC JS-<br>All other pins -<br>LIN and NWake pins - | VALUE                                           | UNIT               |                          |   |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------|--------------------------|---|
|                    |                                                                                                                                                                                                              |                                                 | LIN pin            | ±12000                   |   |
|                    | -                                                                                                                                                                                                            | Human body model (HBM), per ANSI/ESDA/JEDEC JS- | NWake pin          | ±9000                    |   |
| V <sub>(ESD)</sub> |                                                                                                                                                                                                              |                                                 | All other pins     | ±12000<br>±9000<br>±3000 | V |
|                    |                                                                                                                                                                                                              | Machine model <sup>(3)</sup>                    | LIN and NWake pins | ±400                     |   |
|                    |                                                                                                                                                                                                              |                                                 | All other pins     | ±200                     |   |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) The human body model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each pin.

(3) The machine model is a 200-pF capacitor through a  $10-\Omega$  resistor and a  $0.75-\mu$ H coil.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                     | MIN | NOM MAX | UNIT |
|------------------|---------------------|-----|---------|------|
| T <sub>SUP</sub> | Supply voltage      | 7   | 27      | V    |
| T <sub>AMB</sub> | Ambient temperature | -40 | 125     | °C   |

#### 7.4 Thermal Information

|                       |                                              | TPIC1021 |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | UNIT |
|                       |                                              | 8 PINS   |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 145      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 61.9     | °C/W |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 55.5     | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 14.3     | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 55       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



### 7.5 Electrical Characteristics

 $V_{SUP} = 7 V$  to 27 V,  $T_A = -40^{\circ}C$  to 125°C (unless otherwise noted)

|                  | PARAMETER                                          | TEST CONDITIONS                                                                                           | MIN                   | TYP <sup>(1)</sup>   | MAX                    | UNIT |
|------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------------------------|------|
| SUPP             |                                                    |                                                                                                           |                       |                      |                        |      |
|                  | Operational supply voltage <sup>(2)</sup>          |                                                                                                           | 7                     | 14                   | 27                     | V    |
|                  | Nominal supply line voltage <sup>(2)</sup>         |                                                                                                           | 7                     | 14                   | 18                     | V    |
|                  | $V_{SUP}$ undervoltage threshold $^{(2)}$          |                                                                                                           |                       | 4.5                  |                        | V    |
|                  |                                                    | Normal Mode, EN = 1, Bus dominant (total bus load > 500 $\Omega$ ) <sup>(3)</sup>                         |                       | 1.2                  | 2.5                    | mA   |
|                  |                                                    | Standby Mode, EN = 0, Bus dominant (total bus load > 500 $\Omega$ ) <sup>(3)</sup>                        |                       | 1                    | 2.1                    | mA   |
|                  | Supply Current                                     | Normal Mode, EN = 1, Bus recessive                                                                        |                       | 300                  | 500                    | μA   |
| I <sub>CC</sub>  | Supply Current                                     | Standby Mode, EN = 0, Bus recessive                                                                       |                       | 300                  | 500                    | μA   |
|                  |                                                    | Low Power Mode, EN = 0, $V_{SUP}$ < 14 V,<br>NWake = $V_{SUP}$ , LIN = $V_{SUP}$                          |                       | 20                   | 50                     | μA   |
|                  |                                                    | Low Power Mode, EN = 0, 14 V < V <sub>SUP</sub> < 27 V, NWake = V <sub>SUP</sub> , LIN = V <sub>SUP</sub> |                       | 50                   | 100                    | μA   |
| RXD              | OUTPUT PIN                                         |                                                                                                           | <b>T</b>              |                      |                        |      |
| Vo               | Output voltage                                     |                                                                                                           | -0.3                  |                      | 5.5                    | V    |
| I <sub>OL</sub>  | Low-level output current, open drain               | LIN = 0 V, RXD = 0.4 V                                                                                    | 3.5                   |                      |                        | mA   |
| I <sub>IKG</sub> | Leakage current, high-level                        | $LIN = V_{SUP}, RXD = 5 V$                                                                                | -5                    | 0                    | 5                      | μA   |
| TXD I            | NPUT PIN                                           |                                                                                                           |                       |                      |                        |      |
| V <sub>IL</sub>  | Low-level input voltage <sup>(2)</sup>             |                                                                                                           | -0.3                  |                      | 0.8                    | V    |
| VIH              | High-level input voltage <sup>(2)</sup>            |                                                                                                           | 2                     |                      | 5.5                    | V    |
| V <sub>IT</sub>  | Input threshold hysteresis voltage <sup>(2)</sup>  |                                                                                                           | 30                    |                      | 500                    | mV   |
|                  | Pull-down resistor                                 |                                                                                                           | 125                   | 350                  | 800                    | kΩ   |
| I <sub>IL</sub>  | Low-level input current                            | TXD = 0                                                                                                   | -5                    | 0                    | 5                      | μA   |
| LIN P            | IN (Referenced to V <sub>SUP</sub> )               |                                                                                                           |                       |                      |                        |      |
| V <sub>ОН</sub>  | High-level output voltage <sup>(2)</sup>           | LIN recessive, TXD = High, $I_0 = 0 \text{ mA}$                                                           | V <sub>SUP</sub> -1V  |                      |                        | V    |
| V <sub>OL</sub>  | Low-level output voltage <sup>(2)</sup>            | LIN dominant, TXD = Low, I <sub>O</sub> = 40 mA                                                           | 0                     |                      | $0.2 \times V_{SUP}$   | V    |
|                  | Pull-up resistor to V <sub>SUP</sub>               |                                                                                                           | 20                    | 30                   | 60                     | kΩ   |
| ۱ <sub>L</sub>   | Limiting current                                   | TXD = Low                                                                                                 | 50                    | 150                  | 250                    | mA   |
| I <sub>IKG</sub> | Leakage current                                    | LIN = V <sub>SUP</sub>                                                                                    | -5                    | 0                    | 5                      | μA   |
| VIL              | Low-level input voltage <sup>(2)</sup>             | LIN dominant                                                                                              | 0×V <sub>SUP</sub>    |                      | 0.4×V <sub>SUP</sub>   | V    |
| VIH              | High-level input voltage <sup>(2)</sup>            | LIN recessive                                                                                             | 0.6×V <sub>SUP</sub>  |                      | V <sub>SUP</sub>       | V    |
| V <sub>IT</sub>  | Input threshold voltage <sup>(2)</sup>             |                                                                                                           | 0.4×V <sub>SUP</sub>  | 0.5×V <sub>SUP</sub> | $0.6 \times V_{SUP}$   | V    |
| V <sub>hys</sub> | Hysteresis voltage <sup>(2)</sup>                  |                                                                                                           | 0.05×V <sub>SUP</sub> |                      | 0.175×V <sub>SUP</sub> | V    |
| V <sub>IL</sub>  | Low-level input voltage for wake-up <sup>(2)</sup> |                                                                                                           | 0                     |                      | 0.4×V <sub>SUP</sub>   | V    |
| EN PI            | N                                                  |                                                                                                           |                       |                      |                        |      |
| VIL              | Low-level input voltage <sup>(2)</sup>             |                                                                                                           | -0.3                  |                      | 0.8                    | V    |
| VIH              | High-level input voltage <sup>(2)</sup>            |                                                                                                           | 2                     |                      | 5.5                    | V    |
| V <sub>hys</sub> | Hysteresis voltage <sup>(2)</sup>                  |                                                                                                           | 30                    |                      | 500                    | mV   |
|                  | Pull-down resistor                                 |                                                                                                           | 125                   | 350                  | 800                    | kΩ   |
|                  |                                                    |                                                                                                           | 1                     |                      |                        |      |

- Typical values are give for V<sub>SUP</sub> = 14 V at 25°C.
   All voltages are defined with respect to ground; positive currents flow into the TPIC1021 device.
- In the dominant state the supply current increases as the supply voltage increases due to the integrated LIN slave termination resistance. At higher voltages the majority of supply current is through the termination resistance. The minimum resistance of the LIN (3) slave termination is 20 k $\Omega$  so the maximum supply current attributed to the termination is: I<sub>SUP (dom) max termination</sub>  $\approx$  (V<sub>SUP</sub> –  $(V_{LIN_Dominant}+0.7 \text{ V}) / 20 \text{ k}\Omega.$

ÈXAS NSTRUMENTS

www.ti.com

## **Electrical Characteristics (continued)**

| $V_{SUP} = 7 \text{ V}$ to 27 V, $T_A = -40^{\circ}\text{C}$ to 125°C (unless otherwise noted) |
|------------------------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------------|

|                  | PARAMETER                               | TEST CONDITIONS                                                     | MIN                 | TYP <sup>(1)</sup> | MAX                   | UNIT |
|------------------|-----------------------------------------|---------------------------------------------------------------------|---------------------|--------------------|-----------------------|------|
| Vo               | DC output voltage                       | Transient voltage                                                   | -0.3                |                    | V <sub>SUP</sub> +0.3 | V    |
| lo               | Ouptut current                          |                                                                     | -50                 |                    | 2                     | mA   |
| R <sub>on</sub>  | On state resistance                     | Between $V_{SUP}$ and INH, INH = 2 mA drive, Normal or Standby Mode | 25                  | 40                 | 100                   | Ω    |
| I <sub>IKG</sub> | Leakage current                         | Low Power mode, 0 < INH < V <sub>SUP</sub>                          | -5                  | 0                  | 5                     | μA   |
| NWak             | ke PIN                                  |                                                                     |                     |                    | ·                     |      |
| V <sub>IL</sub>  | Low-level input voltage <sup>(2)</sup>  |                                                                     | -0.3                |                    | V <sub>SUP</sub> -3.3 | V    |
| VIH              | High-level input voltage <sup>(2)</sup> |                                                                     | V <sub>SUP</sub> -1 |                    | V <sub>SUP</sub> +0.3 | V    |
|                  | Pull-up current                         | NWake = 0 V                                                         | -40                 | -10                | -4                    | μA   |
| I <sub>IKG</sub> | Leakage current                         | V <sub>SUP</sub> = NWake                                            | -5                  | 0                  | 5                     | μA   |
| THER             | MAL SHUTDOWN                            |                                                                     |                     |                    |                       |      |
|                  | Shutdown junction thermal temperature   |                                                                     |                     | 185                |                       | °C   |

#### 7.6 Timing Requirements

|                     |                                                                 |                                                                                                                                                                                                                                                   | MIN   | NOM | MAX   | UNIT |
|---------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| D1                  | Duty cycle 1 <sup>(1)</sup> (2)                                 | $\begin{array}{l} TH_{REC(max)} = 0.744 \\ \textrm{xV}_{SUP}, \ TH_{DOM(max)} = 0.581 \\ \textrm{xV}_{SUP}, \ V_{SUP} \\ \textrm{=} 7.0 \ V \ to \ 18 \ V, \ t_{BIT} = 50 \ \mu s \ (20 \ kbps), \ See \ Figure \ 1 \end{array}$                  | 0.396 |     |       |      |
| D2                  | Duty cycle 2 <sup>(1)</sup> (2)                                 | $\label{eq:thmax} \begin{array}{l} TH_{REC(max)} = 0.284 \\ \textrm{xV}_{SUP}, \ TH_{DOM(max)} = 0.422 \\ \textrm{xV}_{SUP}, \ V_{SUP} \\ \textrm{=} 7.6 \ V \ to \ 18 \ V, \ t_{BIT} = 50 \ \mu s \ (20 \ kbps), \ See \ Figure \ 1 \end{array}$ |       |     | 0.581 |      |
| D3                  | Duty cycle 3 <sup>(1)</sup> (2)                                 | $\begin{array}{l} TH_{REC(max)} = 0.778 \times V_{SUP}, \ TH_{DOM(max)} = 0.616 \times V_{SUP}, \ V_{SUP} \\ = 7.0 \ V \ to \ 18 \ V, \ t_{BIT} = 96 \ \mu s \ (10.4 \ kbps), \ See \ Figure \ 1 \end{array}$                                     | 0.417 |     |       |      |
| D4                  | Duty cycle 4 <sup>(1)</sup> (2)                                 | $\label{eq:thmax} \begin{array}{l} TH_{REC(max)} = 0.251 \times V_{SUP}, \ TH_{DOM(max)} = 0.389 \times V_{SUP}, \ V_{SUP} \\ = 7.6 \ V \ to \ 18 \ V, \ t_{BIT} = 96 \ \mu s \ (10.4 \ kbps), \ See \ Figure \ 1 \end{array}$                    |       |     | 0.590 |      |
| t <sub>rx_pdr</sub> | Receiver rising propagation delay time                          | $R_L = 2.4 \text{ k}\Omega, C_L = 20 \text{ pF}, \text{ See Figure 1}$                                                                                                                                                                            |       |     | 6     | μs   |
| t <sub>rx_pdf</sub> | Receiver rising propagation delay time                          | $R_L = 2.4 \text{ k}\Omega, C_L = 20 \text{ pF}, \text{ See Figure 1}$                                                                                                                                                                            |       |     | 6     | μs   |
| t <sub>rx_sym</sub> | Symmetry of receiver propagation delay time (rising edge)       | with respect to falling edge, See Figure 1                                                                                                                                                                                                        | -2    |     | 2     | μs   |
| t <sub>NWake</sub>  | NWake filter time for local wake-<br>up                         | See Figure 1                                                                                                                                                                                                                                      | 25    | 50  | 100   | μs   |
| t <sub>LINBUS</sub> | LIN wake-up filter time (dominant time for wake-up via LIN bus) | See Figure 1                                                                                                                                                                                                                                      | 25    | 50  | 100   | μs   |
| t <sub>DST</sub>    | Dominant state timeout <sup>(3)</sup>                           | See Figure 1                                                                                                                                                                                                                                      | 6     | 9   | 14    | ms   |

(1)

Duty cycle =  $t_{BUS\_rec(min)}/(2xt_{BIT})$ Duty Cycles: LIN Driver bus load conditions (CLINBUS, RLINBUS): Load1 = 1 nF, 1 kΩ; Load2 = 6.8 nF, 660 Ω; Load3 = 10 nF, 500 Ω. Duty Cycles 3 and 4 are defined for 10.4 kbps operation. The TPIC1021 also meets these lower speed requirements, while it is capable of of the higher speed 20.0 kbps operation as specified by Duty Cycles 1 and 2. SAEJ2602 derives propagation delay equations from (2) the LIN 2.0 duty cycle definitions, for details please refer to the SAEJ2602 specification. Dominant state timeout will limit the minimum data rate to 2.4 kbps.

(3)





Figure 1. Definition of Bus Timing Parameters



# 7.7 Typical Characteristics

TPIC1021 SLIS113D – OCTOBER 2004 – REVISED JUNE 2015



## 8 Detailed Description

#### 8.1 Overview

The TPIC1021 is a LIN (Local Interconnect Network) physical layer transceiver which integrates a serial transceiver with wake up and protection features. The LIN bus is a single wire, bi-directional bus that typically is used in low speed in vehicle networks with data rates that range from 2.4 kbps to 20 kbps.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 LIN Bus Pin

This I/O pin is the single-wire LIN bus transmitter and receiver.

#### 8.3.1.1 Transmitter Characteristics

The driver is a low side transistor with internal current limitation and thermal shutdown. There is an internal 30k $\Omega$  pull-up resistor with a serial diode structure to V<sub>sup</sub> so no external pull-up components are required for LIN slave mode applications. An external pull-up resistor of 1 k $\Omega$  plus a series diode to V<sub>sup</sub> must be added when the device is used for master node applications.

Voltage on the LIN pin can go from -40 V to +40 V DC without any currents other than through the pull-up resistance. There are no reverse currents from the LIN bus to supply ( $V_{sup}$ ), even in the event of a ground shift or loss of supply ( $V_{sup}$ ).

The LIN thresholds and AC parameters are compatible LIN Protocol Specification Revision 2.0.

During a thermal shut down condition the driver is disabled.

#### 8.3.1.2 Receiver Characteristics

The characteristic thresholds of the receiver are ratio-metric with the device supply pin. Typical thresholds are 50%, with a hysteresis between 5% and 17.5% of supply.



#### Feature Description (continued)

#### 8.3.2 Transmit Input Pin (TXD)

This pin is the interface to the MCU's LIN Protocol Controller or SCI/UART used to control the state of the LIN output. When TXD is low, LIN output is dominant (near ground). When TXD is high, LIN output is recessive (near battery). TXD input structure is compatible with microcontrollers with 3.3 V and 5.0 V I/O. This pin has an internal pull-down resistor.

#### 8.3.2.1 TXD Dominant State Timeout

If the TXD pin is inadvertently driven permanently low by a hardware or software application failure, the LIN bus is protected by TPIC1021's Dominant State Timeout Timer. This timer is triggered by a falling edge on the TXD pin. If the low signal remains on the TXD pin for longer than  $t_{DST}$ , the transmitter is disabled thus allowing the LIN bus to return to the recessive state and communication to resume on the bus. The timer is reset by a rising edge on TXD pin.

#### 8.3.3 Receive Output Pin (RXD)

This pin is the interface to the LIN protocol controller or SCI/UART of the MCU, which reports the state of the LIN bus voltage. LIN recessive (near battery) is represented by a high level on RXD and LIN dominant (near ground) is represented by a low level on RXD. The RXD output structure is an open-drain output stage. This allows the TPIC1021 to be used with 3.3 V and 5 V I/O microcontrollers. If the microcontroller's RXD pin does not have an integrated pull-up, an external pull-up resistor to the microcontroller I/O supply voltage is required.

#### 8.3.3.1 RXD Wake-up Request

When the TPIC1021 has been in low power mode and encounters a wake-up event from the LIN bus or NWake pin the RXD pin will go LOW while the device enters and remains in Standby Mode (until EN is re-asserted high and the device enters Normal Mode).

#### 8.3.4 Ground (GND)

This is the TPIC1021 device ground connection. The TPIC1021 can operate with a ground shift as long as the ground shift does not reduce  $V_{SUP}$  below the minimum operating voltage. If there is a loss of ground at the ECU level, the TPIC1021 will not have a significant current consumption on the LIN pin while in the recessive state (<100 µA sourced via the LIN pin) and for the dominant state the pull-up resistor should be active.

#### 8.3.5 Enable Input Pin (EN)

The enable input pin controls the operation mode of the TPIC1021 (Normal or Low Power Mode). When enable is high, the TPIC1021 is in normal mode allowing a transmission path from TXD to LIN and from LIN to RXD. When the enable input is low, the device is put into low power (sleep) mode and there are no transmission paths. The device can enter normal operating mode only after being woken up. The enable pin has an internal pull-down resistor to ensure the device remains in low power mode even if the enable pin floats.

#### 8.3.6 NWake Input Pin (NWake)

The NWake input pin is a high-voltage input used to wake up the TPIC1021 from low power mode. NWake is usually connected to an external switch in the application. A falling edge on NWake with a low that is asserted longer than the filter time ( $t_{NWAKE}$ ) results in a local wake-up. The NWake pin provides an internal pull-up current source to  $V_{SUP}$ .

#### 8.3.7 Inhibit Output Pin (INH)

The inhibit output pin is used to control an external voltage regulator that has an inhibit input. When the TPIC1021 is in normal operating mode, the inhibit high-side switch is enabled and the external voltage regulator is activated. When TPIC1021 is in low power mode, the inhibit switch is turned off, which disables the voltage regulator. A wake-up event on for the TPIC1021 will return the INH pin to  $V_{SUP}$  level. The INH pin output current is limited to 2 mA. The INH pin can also drive an external transistor connected to an MCU interrupt input.

TPIC1021 SLIS113D – OCTOBER 2004 – REVISED JUNE 2015



www.ti.com

#### 8.4 Device Functional Modes

#### 8.4.1 Operating States



Figure 4. Operating States Diagram

#### Table 1. Operating Modes

| MODE      | EN | RXD          | LIN BUS<br>TERMINATION |                | TRANSMITTER | COMMENTS                                         |  |  |
|-----------|----|--------------|------------------------|----------------|-------------|--------------------------------------------------|--|--|
| Low Power | 0  | Floating     | High impedance         | High impedance | Off         |                                                  |  |  |
| Standby   | 0  | Low          | 30 kΩ (typical)        | High           | Off         | Wake-up event detected, waiting on MCU to set EN |  |  |
| Normal    | 1  | LIN bus data | 30 kΩ (typical)        | High           | On          |                                                  |  |  |

#### 8.4.1.1 Normal Mode

This is the normal operational mode where the receiver and driver are active. The receiver detects the data stream on the LIN bus and outputs it on the RXD pin for the LIN controller where recessive on the LIN bus is a digital high and dominate on the LIN bus is digital low. The driver will transmit input data on the TXD pin to the LIN bus.



#### 8.4.1.2 Low Power Mode

The power saving mode for the TPIC1021 and the default state after power-up (assuming EN=0). Even with the extremely low current consumption in this mode, the TPIC1021 can still wake-up from LIN bus activity, a falling edge on the NWake pin or if EN is set high. The LIN bus and NWake pins are filtered to prevent false wake-up

events. The wake-up events must be active for their respective time periods: t<sub>LINBUS</sub>, t<sub>NWake</sub>.

The low power mode is entered by setting the EN pin low.

While the device is in low power mode the following conditions exist:

- The LIN bus driver is disabled and the internal LIN bus termination is switched off (to minimize power loss if LIN is short-circuited to ground).
- The normal receiver is disabled.
- The INH pin is high impedance.
- EN input, NWake input and the LIN wake-up receiver are active.

#### 8.4.1.3 Wake-Up Events

There are three ways to wake-up the TPIC1021 from Low Power Mode.

- Remote wake-up via recessive (high) to dominant (low) state transition on LIN Bus where dominant bus state of 50% threshold is detected. The dominant state must be held for t<sub>LINBUS</sub> filter time (to eliminate false wake ups from disturbances on the LIN Bus).
- Local wake-up via falling edge on NWake pin which is held low for filter time t<sub>NWake</sub> (to eliminate false wake ups from disturbances on NWake).
- Local wake-up via EN being set high

#### 8.4.1.4 Standby Mode

This mode is entered whenever a wake-up event occurs via the LIN bus or NWake pin while the TPIC1021 is in low power mode. The LIN bus slave termination circuit and the INH pin are turned on when standby mode is entered. The application system will power up once the INH pin is driven high assuming it is using a voltage regulator connected via INH pin. Standby Mode is signaled via a low level on RXD pin.

When EN pin is set high while the TPIC1021 is in Standby Mode the device returns to Normal Mode and the normal transmission paths from TXD to LIN bus and LIN bus to RXD are turned on.



Figure 5. Wake-Up Via LIN Bus Timing Diagram

**TPIC1021** 

SLIS113D - OCTOBER 2004 - REVISED JUNE 2015





Figure 6. Wake-Up Via NWake Timing Diagram

## 8.4.2 Supply Voltage (V<sub>SUP</sub>)

This is the TPIC1021 device power supply pin. This pin is connected to the battery through an external reverse battery blocking diode. The continuous DC operating voltage range for the TPIC1021 is from 7 V to +27 V. The  $V_{SUP}$  is protected for harsh automotive conditions of up to + 40 V.

The device contains a reset circuit to avoid false bus messages during undervoltage conditions when  $V_{SUP}$  is less than  $V_{SUP\_UNDER}$ .



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPIC1021 can be used as both a slave device and a master device in a LIN network. It comes with the ability to support both remote wake-up requests and local wake-up requests.

#### 9.2 Typical Application

The device comes with an integrated 30-k $\Omega$  pullup resistor and series diode for slave applications, and for master applications an external 1-k $\Omega$  pullup with series blocking diode can be used. Figure 7 shows the device being used in both types of applications.



(1) See 1 in the *Design Requirements* section

(2) See 2 in the *Design Requirements* section

(3) See 3 in the Design Requirements section





#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

For this design, use these requirements:

- 1. RXD on MCU or LIN Slave has internal pullup, no external pullup resistor is needed.
- 2. RXD on MCU or LIN Slave without internal pull-up, requires external pullup resistor.
- 3. Master Node applications require an external  $1-k\Omega$  pullup resistor and serial diode.

#### 9.2.2 Detailed Design Procedure

The RXD output structure is an open-drain output stage. This allows the TPIC1021 to be used with 3.3-V and 5-V I/O microcontrollers. If the RXD pin of the microcontroller does not have an integrated pull-up, an external pullup resistor to the microcontroller I/O supply voltage is required.

The  $V_{SUP}$  pin of the device should be decoupled with a 100-nF capacitor as close to the supply pin of the device as possible.

The NWAKE pin is a high voltage wake-up input to the device. If this pin is not being used it should be tied to  $V_{SUP}$ .

#### 9.2.3 Application Curves

Figure 8 and Figure 9 show the propagation delay from the TXD pin to the LIN pin for both the recessive to dominant and dominant to recessive states under lightly loaded conditions.



## **10 Power Supply Recommendations**

The TPIC1021 was designed to operate directly off car battery, or any other DC supply ranging from 7 V to 27 V. A 100-nF decoupling capacitor should be placed as close to the  $V_{SUP}$  pin of the device as possible.



## 11 Layout

### 11.1 Layout Guidelines

- Pin 1 is the RXD output of the TPIC1021. It is an open drain output and requires an external pull-up resistor in the range of 1 to 10 kΩ to function properly. If the micro-processor paired with the transceiver does not have an integrated pullup and external resistor should be placed between RXD and the regulated voltage supply for the micro-processor.
- Pin 2 is the EN input pin for the device that is used to place the device in low power sleep mode. If this feature is not used on the device, the pin should be pulled high to the regulated voltage supply of the micro-processor through a series 1-kΩ to 10-kΩ series resistor. Additionally, a series resistor may be placed on the pin to limit the current on the digital lines in the case of a overvoltage fault.
- Pin 3 is a high-voltage local wake up input pin. The device is typically externally controlled by a normally open switch tied between NWAKE and ground. When the momentary switch is pressed the NWAKE pin is pulled to ground signaling a local wake-up event. A series resistor between VBATT and the switch, and NWAKE and the switch should be placed to limit current. If the NWAKE local wake-up feature is not used, the pin can be tied to V<sub>SUP</sub> through a 1-kΩ to 10-kΩ pullup resistor.
- Pin 4 is the transmit input signal to the device. A series resistor can be placed to limit the input current to the device in the case of a overvoltage on this pin. Also a capacitor to ground can be placed close to the input pin of the device to filter noise.
- Pin 5 is the ground connection of the device. This pin should be tied to a ground plane through a short trace with the use of two vias to limit total return inductance.
- Pin 6 is the LIN bus connection of the device. For slave applications a 220pF bus capacitor is implemented. For master applications an additional series resistor and blocking diode should be placed between the LIN pin and the V<sub>SUP</sub> pin.
- Pin 7 is the supply pin for the device. A 100-nF decoupling capacitor should be placed as close to the device as possible.
- Pin 8 is a high-voltage output pin that may be used to control the local power supplies. If this feature is not used the pin may be left floating.

# **NOTE** All ground and power connections should be made as short as possible and use at least two vias to minimize the total loop inductance.



## 11.2 Layout Example





## **12 Device and Documentation Support**

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPIC1021D        | NRND   | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T1021          |         |
| TPIC1021DG4      | NRND   | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | T1021          |         |
| TPIC1021DR       | NRND   | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T1021          |         |
| TPIC1021DRG4     | NRND   | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | T1021          |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



28-Jul-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| * | All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | TPIC1021DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|   | TPIC1021DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|   | TPIC1021DRG4               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Aug-2016



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPIC1021DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TPIC1021DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| TPIC1021DRG4 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated