**TMP103** ZHCS095B - FEBRUARY 2011 - REVISED JANUARY 2016 # TMP103 采用 WCSP 封装、具备双线制接口的低功耗数字温度传感器 ## 1 特性 - 多器件访问 (MDA): - 全局读/写操作 - 兼容 I<sup>2</sup>C™和 SMBus™的接口 - 分辨率: 8位 - 精度: ±1°C (-10°C 至 100°C 范围内的典型值) - 低静态电流: - 0.25Hz 频率下的工作 I<sub>O</sub> 为 3μA - 关断电流为 1µA - 电源范围: 1.4V 至 3.6V - 数字输出 - 4 焊球晶圆级芯片 (WCSP) (DSBGA) 封装 ## 应用 - 手持终端 - 笔记本电脑 - 固态硬盘 (SSD) - 服务器 - 电信 - 机顶盒 - 低功耗环境 - 传感器 ## 3 说明 TMP103 是一款采用 4 焊球晶圆级芯片规模封装 (WCSP) 的数字输出温度传感器。TMP103 读取温度 的分辨率可达 1℃。 TMP103 特有 一个兼容 $I^2C$ 和 SMBus 接口的双线制 接口。此外, 该接口还支持多器件存取 (MDA) 命令, 允许主控器与总线上的多个器件同时进行通信,从而不 必向总线上的每个 TMP103 单独发送命令。 最多可并联 8 个 TMP103 并由主机轻松进行读取。 TMP103 尤其适合 必须 监视多个温度测量区域的空间 受限类功率敏感型应用。 TMP103 的额定运行温度范围为 -40°C 至 + 125°C。 中) #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |--------|-----------|-----------------| | TMP103 | DSBGA (4) | 0.76mm x 0.76mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 ## 典型应用图 | | 目茅 | Ċ. | | | |---|--------------------------------------|----|--------------------------------|------------| | 1 | 特性 1 | | 7.4 Device Functional Modes | <u>1</u> 1 | | 2 | 应用 1 | | 7.5 Programming | <u>1</u> 1 | | 3 | 说明 1 | | 7.6 Register Maps | 16 | | 4 | 修订历史记录 2 | 8 | Application and Implementation | 19 | | 5 | Pin Configurations and Functions | | 8.1 Application Information | 19 | | 6 | Specifications | | 8.2 Typical Application | 19 | | ٠ | 6.1 Absolute Maximum Ratings | 9 | Power Supply Recommendations | <u>2</u> 1 | | | 6.2 ESD Ratings | 10 | Layout | 21 | | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | <u>2</u> 1 | | | 6.4 Thermal Information | | 10.2 Layout Example | <u>2</u> 1 | | | 6.5 Electrical Characteristics | 11 | 器件和文档支持 | 22 | | | 6.6 Timing Requirements 5 | | 11.1 社区资源 | | | | 6.7 Typical Characteristics9 | | 11.2 商标 | 22 | | 7 | Detailed Description 10 | | 11.3 静电放电警告 | | | | 7.1 Overview | | 11.4 Glossary | 22 | | | 7.2 Functional Block Diagram 10 | 12 | 机械、封装和可订购信息 | 22 | | | 7.3 Feature Description | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Cł | nanges from Revision A (March 2011) to Revision B | Page | |----------|--------------------------------------------------------------------------------------|------| | • | 已添加 <i>ESD</i> 额定值表,特性 说明 部分,器件功能模式部分,应用和实施部分,电源相关建议部分,布局部分,器件和文档支持部分以及机械、封装和可订购信息部分 | 1 | | <u>.</u> | 已添加 SSD、服务器、电信、机顶盒、低功耗环境和传感器至 <i>应用</i> 部分 | | | Cł | nanges from Original (February 2011) to Revision A | Page | | • | 已将封装由 WCSP-4 改为 DSBGA-4(位于 <i>器件信息</i> 表 | 1 | ## 5 Pin Configurations and Functions ### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | |-----|----------------|-----|-----------------------| | NO. | NAME | I/O | DESCRIPTION | | A1 | V <sup>+</sup> | I | Supply voltage | | A2 | GND | I | Ground | | B1 | SDA | I/O | Input/output data pin | | B2 | SCL | I | Input clock pin | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|------------------------------|------|---------------|------| | V+ | Supply voltage | | 3.6 | V | | | Input voltage <sup>(2)</sup> | -0.3 | $(V^+) + 0.3$ | V | | | Operating temperature | -55 | 150 | °C | | TJ | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -60 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V | | | | Machine model (MM) | ±200 | | <sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |----------------|--------------------------------|-----|-----|------| | V <sup>+</sup> | Supply voltage | 1.4 | 3.6 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | <sup>(2)</sup> Input voltage rating applies to all TMP103 input voltages. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.4 Thermal Information | | | TMP103 | | |----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | YFF (DSBGA) | UNIT | | | | 4 BALLS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 160 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 75 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 76 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 74 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ## 6.5 Electrical Characteristics at $T_A = 25$ °C and V<sup>+</sup> = 1.4 V to 3.6 V (unless otherwise noted) | PARAMETER TEMPERATURE INDUT | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------|---------------------|----------------------------------------------------------------|----------|------|-----------------------|--------| | TEMPERATURE INPU | Т | | | | | | | Range | | | -40 | | 125 | °C | | Accuracy (temperature error) vs supply Resolution | | -10°C to 100°C, V <sup>+</sup> = 1.8 V | -2 | 0 | 2 | °C | | | | -40°C to 125°C, V <sup>+</sup> = 1.8 V | -3 | ±1 | 3 | °C | | Resolution | | | -0.5 | ±0.2 | 0.5 | °C/V | | Resolution | | | | 1 | | °C | | DIGITAL INPUT/OUTP | PUT | | | | | | | VIH | | | 0.7 (V+) | | V <sup>+</sup> | V | | Input logic levels Input current Output logic levels | V <sub>IL</sub> | | -0.5 | | 0.3 (V+) | V | | Input current | I <sub>IN</sub> | $0 < V_{IN} < (V^{+}) + 0.3 V$ | | | 1 | μΑ | | Output logic levels Resolution | V 65. | $V^+ > 2 \text{ V}, I_{OL} = 2 \text{ mA}$ | 0 | | 0.4 | V | | Output logic levels | V <sub>OL</sub> SDA | V <sup>+</sup> < 2 V, I <sub>OL</sub> = 2 mA | 0 | | 0.2 (V <sup>+</sup> ) | V | | Resolution | * | | | 8 | | Bit | | Conversion time | | | | 26 | 35 | ms | | Conversion modes | | CR1 = 0, CR0 = 0 (default) | | 0.25 | | Conv/s | | | | CR1 = 0, CR0 = 1 | | 1 | | Conv/s | | | | CR1 = 1, CR0 = 0 | | 4 | | Conv/s | | | | CR1 = 1, CR0 = 1 | | 8 | | Conv/s | | Timeout time | | | | 30 | 40 | ms | | POWER SUPPLY | | | | | | | | Operating supply range | ) | | 1.4 | | 3.6 | V | | | | Serial bus inactive, CR1 = 0, CR0 = 0 (default), $V^+$ = 1.8 V | | 1.5 | 3 | μΑ | | Quiescent current | $I_Q$ | Serial bus active, SCL frequency = 400 kHz | | 15 | | μΑ | | | | Serial bus active, SCL frequency = 3.4 MHz | | 85 | | μΑ | | | | Serial bus inactive, V <sup>+</sup> = 1.8 V | | 0.5 | 1 | μΑ | | Shutdown current | $I_{SD}$ | Serial bus active, SCL frequency = 400 kHz | | 10 | | μΑ | | | | Serial bus active, SCL frequency = 3.4 MHz | | 80 | | μΑ | | TEMPERATURE | | | | | | | | Specified range | | | -40 | | 125 | °C | | Operating range | | | -55 | | 150 | °C | #### 6.6 Timing Requirements See (1) | | | FAST MO | DE | HIGH-SPEED | MODE | LINUT | |----------------------|--------------------------------------------------------------------------------------------|---------|------|------------|------|-------| | | | MIN | MAX | MIN | MAX | UNIT | | f <sub>(SCL)</sub> | SCL operating frequency, V <sub>S</sub> > 1.7 V | 0.001 | 0.4 | 0.001 | 3.4 | MHz | | f <sub>(SCL)</sub> | SCL operating frequency, V <sub>S</sub> < 1.7 V | 0.001 | 0.4 | 0.001 | 2.75 | MHz | | t <sub>(BUF)</sub> | Bus free time between STOP and START condition | 600 | | 160 | | ns | | t <sub>(HDSTA)</sub> | Hold time after repeated START condition. After this period, the first clock is generated. | 100 | | 100 | | ns | | t <sub>(SUSTA)</sub> | Repeated START condition setup time | 100 | | 100 | | ns | | t <sub>(SUSTO)</sub> | STOP condition setup Time | 100 | | 100 | | ns | | t <sub>(HDDAT)</sub> | Data hold time | 20 | 400 | 10 | 125 | ns | | t <sub>(SUDAT)</sub> | Data setup time | 100 | | 10 | | ns | | t <sub>(LOW)</sub> | SCL clock low period, V <sub>S</sub> > 1.7 V | 1300 | | 160 | | ns | | t <sub>(LOW)</sub> | SCL clock low period, V <sub>S</sub> < 1.7 V | 1300 | | 200 | | ns | | t <sub>(HIGH)</sub> | SCL clock high period | 600 | | 60 | | ns | | t <sub>F</sub> | Clock/data fall time | | 300 | | | ns | | t <sub>R</sub> | Clock/data rise time | | 300 | | 160 | ns | | t <sub>R</sub> | Clock/data rise time for SCLK ≤ 100 kHz | | 1000 | | | ns | <sup>(1)</sup> Values based on a statistical analysis of a one-time sample of devices. Minimum and maximum values are not guaranteed and not production tested. The TMP103 is two-wire and SMBus compatible. Figure 1 to Figure 5 describe the various operations on the TMP103. Parameters for Figure 1 are defined in Timing Requirements. Bus definitions are: Bus Idle: Both SDA and SCL lines remain high. **Start Data Transfer:** A change in the state of the SDA line, from high to low, while the SCL line is high, defines a START condition. Each data transfer is initiated with a START condition. **Stop Data Transfer:** A change in the state of the SDA line from low to high while the SCL line is high defines a STOP condition. Each data transfer is terminated with a repeated START or STOP condition. **Data Transfer:** The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the master device. **Acknowledge:** Each receiving device, when addressed, is obliged to generate an Acknowledge bit. A device that acknowledges must pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the Acknowledge clock pulse. Setup and hold times must be taken into account. On a master receive, the termination of the data transfer can be signaled by the master generating a *Not-Acknowledge* (1) on the last byte transmitted by the slave. NOTE: P = STOP, S = START. Figure 1. Two-Wire Timing Diagram (1) The value of A0, A1, and A2 are determined by the TMP103 version; see Table 2. Figure 2. Two-Wire Timing Diagram for Write Word Format (1) The value of A0, A1, and A2 are determined by the TMP103 version; see Table 2. Figure 3. Two-Wire Timing Diagram for Read Word Format (1) All TMP103 devices on the bus acknowledge the byte. Figure 4. Two-Wire Timing Diagram MDA Write Word Format - (1) All TMP103 devices on the bus acknowledge the byte. - (2) The master must issue an acknowledge for each byte read to read all of the TMP103 devices on the bus. - (3) Three TMP103 devices used in this case; up to eight devices can be used (see Table 2). Figure 5. Two-Wire Timing Diagram MDA Read Word Format Using Figure 16 (Typical Application) ## 6.7 Typical Characteristics At $T_A = 25$ °C and V<sup>+</sup> = 1.8 V, unless otherwise noted. ## 7 Detailed Description #### 7.1 Overview The TMP103 is a digital output temperature sensor in a wafer chip-scale package (WCSP) that is optimal for thermal management and thermal profiling. The TMP103 includes a two-wire interface that is compatible with both I<sup>2</sup>C and SMBus interfaces. In addition, the TMP103 has the capability of executing multiple device access (MDA) commands that allow multiple TMP103 devices to respond to a single global bus command. MDA commands reduce communication time and power in a bus that contains multiple TMP103 devices. The TMP103 is specified over a temperature range of –40°C to 125 °C. The TMP103 serial interface is designed to support up to eight TMP103 devices on a single bus. The TMP103 is offered with eight internal interface addresses. Each unique address option can be used as a location or temperature zone designator. The TMP103 responds to standard I<sup>2</sup>C and SMBus slave protocols that allow the internal registers to be written to or read from on an individual basis. The TMP103 also responds to MDA commands that allow all the devices on the bus to be written to or read from, without having to send the individual address and commands to each device. Pullup resistors are required on SCL and SDA. TI also recommends a 0.01-μF bypass capacitor, as shown in Figure 11. NOTE: SCL and SDA pins require pullup resistors. Figure 11. Typical Connections The temperature sensor in the TMP103 is the chip itself. Thermal paths run through the package bumps as well as the package. The lower thermal resistance of metal causes the bumps to provide the primary thermal path. To maintain accuracy in applications that require air or surface temperature measurement, take care to isolate the package from ambient air temperature. #### 7.2 Functional Block Diagram #### 7.3 Feature Description The TMP103 is a 1°C resolution digital output temperature sensor offered in a four-ball wafer chip-scale package (WCSP). The TMP103 features a two-wire interface that is compatible with both I<sup>2</sup>C and SMBus interfaces. The serial interface supports multiple device access (MDA) commands that allow the master to communicate with multiple devices on the bus simultaneously, eliminating the need to send individual commands to each TMP103 device on the bus. Up to eight TMP103 devices can be tied together in parallel and easily read by the host. The TMP103 is an ideal choice for space-constrained and power-sensitive applications with multiple temperature measurement zones to be monitored. #### 7.4 Device Functional Modes #### 7.4.1 Shutdown Mode Shutdown mode saves maximum power by shutting down all device circuitry other than the serial interface, reducing current consumption to typically less than 0.5 $\mu$ A. For details on how to enter shutdown mode, see *Shutdown Mode (M1 = 0, M0 = 0)* in *Programming*. #### 7.4.2 One-Shot Mode The TMP103 features a One-Shot Temperature Measurement mode. When the device is in Shutdown mode, the device can be instructed to complete a one-time temperature measurement before returning to the shutdown state. This feature is useful for reducing power consumption in the TMP103 when continuous temperature monitoring is not required. As a result of the short conversion time, the TMP103 can achieve a higher conversion rate. A single conversion typically takes 26 ms and a read can take place in less than 20 $\mu$ s. When using One-Shot mode, 30 or more conversions per second are possible. For details on how to enter One-Shot mode, see One-Shot (M1 = 0, M0 = 1) in Programming. #### 7.4.3 Continuous Conversion Mode In Continuous Conversion mode, the TMP103 performs temperature conversion at a rate determined by the conversion rate bits (CR1 and CR0) set in the configuration register. Because the actual temperature conversion takes only 26 mS, the TMP103 powers down in between conversions and waits for the appropriate delay. For details on how to enter One-Shot mode, see *Continuous Conversion Mode (M1 = 1)* and *Conversion Rate* in *Programming*. #### 7.5 Programming #### 7.5.1 Temperature Watchdog Function The TMP103 contains a watchdog function that monitors device temperature and compares the result to the values stored in the temperature limit registers ( $T_{HIGH}$ and $T_{LOW}$ ) to determine if the device temperature is within these set limits. If the temperature of the TMP103 becomes greater than the value in the $T_{HIGH}$ register, then the flag-high bit (FH) in the configuration register is set to 1. If the temperature falls below the value in the $T_{LOW}$ register, then the flag-low bit (FL) is set to 1. If both flag bits remain 0, then the temperature is within the temperature *window* set by the temperature limit registers, as shown in Figure 12. ## **Programming (continued)** Figure 12. Temperature Flag Functional Diagram The latch bit (LC) in the configuration register is used to latch the value of the flag bits (FH and FL) until the master issues a read command to the configuration register. The flag bits are set to 0 if a read command is received by the TMP103, or if LC = 0 and the temperature is within the temperature limits. The power-on default values for these bits are FH = 0, FL = 0, and LC = 0. #### 7.5.2 Conversion Rate The conversion rate bits, CR1 and CR0 located in the Configuration Register, configure the TMP103 for conversion rates of 8 Hz, 4 Hz, 1 Hz, or 0.25 Hz (default). The TMP103 has a typical conversion time of 26 ms. To achieve different conversion rates, the TMP103 performs a single conversion and then powers down and waits for the appropriate delay set by CR1 and CR0. Table 1 lists the settings for CR1 and CR0. **Table 1. Conversion Rate Settings** | CR1 | CR0 | CONVERSION RATE | |-----|-----|-------------------| | 0 | 0 | 0.25 Hz (default) | | 0 | 1 | 1 Hz | | 1 | 0 | 4 Hz | | 1 | 1 | 8 Hz | After power up or general-call reset, the TMP103 immediately starts a conversion, as shown in Figure 13. The first result is available after 26 ms (typical). The active quiescent current during conversion is 40 $\mu$ A (typical at 27°C, V<sup>+</sup> = 1.8 V). The quiescent current during delay is 1 $\mu$ A (typical at 27°C, V<sup>+</sup> = 1.8 V). (1) Delay is set by CR1 and CR0. Figure 13. Conversion Start #### 7.5.3 Shutdown Mode (M1 = 0, M0 = 0) Shutdown mode saves maximum power by shutting down all device circuitry other than the serial interface, reducing current consumption to typically less than 0.5 $\mu$ A. Shutdown mode is enabled when bits M1 and M0 (in the Configuration Register) = 00. The device shuts down when the current conversion is completed. #### 7.5.4 One-Shot (M1 = 0, M0 = 1) The TMP103 features a One-Shot Temperature Measurement mode. When the device is in Shutdown mode, writing a 01 to bits M1 and M0 starts a single temperature conversion. During the conversion, bits M1 and M0 read 01. The device returns to the shutdown state at the completion of the single conversion. After the conversion, bits M1 and M0 read 00. This feature is useful for reducing power consumption in the TMP103 when continuous temperature monitoring is not required. As a result of the short conversion time, the TMP103 can achieve a higher conversion rate. A single conversion typically takes 26 ms and a read can take place in less than 20 $\mu$ s. When using One-Shot mode, 30 or more conversions per second are possible. #### 7.5.5 Continuous Conversion Mode (M1 = 1) When the TMP103 is in Continuous Conversion mode (M1 = 1), a single conversion is performed at a rate determined by the conversion rate bits, CR1 and CR0 (in the Configuration Register). The TMP103 performs a single conversion and then powers down and waits for the appropriate delay set by CR1 and CR0. See Table 1 for CR1 and CR0 settings. #### 7.5.6 Bus Overview The device that initiates the transfer is called a *master*, and the devices controlled by the master are *slaves*. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions. To address a specific device, a START condition is initiated, indicated by pulling the data line (SDA) from a high to low logic level while SCL is high. All slaves on the bus shift in the slave address byte on the rising edge of the clock, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the slave being addressed responds to the master by generating an Acknowledge and pulling SDA low. Data transfer is then initiated and sent over eight clock pulses followed by an Acknowledge Bit. During data transfer, SDA must remain stable while SCL is high, because any change in SDA while SCL is high is interpreted as a START or STOP signal. Once all data have been transferred, the master generates a STOP condition indicated by pulling SDA from low to high, while SCL is high. #### 7.5.7 Serial Interface The TMP103 operates as a slave device only on the two-wire bus and SMBus. Connections to the bus are made through the open-drain I/O lines SDA and SCL. The SDA and SCL pins feature integrated spike suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The TMP103 supports the transmission protocol for both fast (1 kHz to 400 kHz) and high-speed (1 kHz to 3.4 MHz) modes. All data bytes are transmitted MSB first. #### 7.5.8 Serial Bus Address To communicate with the TMP103, the master must first address slave devices through a slave address byte. The slave address byte consists of seven address bits, and a direction bit that indicates the intent of executing a read or write operation. The TMP103 is available in eight versions, each with a different slave address, as shown in Table 2. These addresses can be used as either a location or a temperature zone designator. **TWO-WIRE ADDRESS PRODUCT TEMPERATURE ZONE** TMP103A 1110000 Zone1 TMP103B 1110001 Zone2 TMP103C 1110010 Zone3 TMP103D 1110011 Zone4 TMP103E 1110100 Zone5 TMP103F 1110101 Zone6 TMP103G 1110110 Zone7 TMP103H 1110111 Zone8 **Table 2. Device Slave Addresses** #### 7.5.9 Writing and Reading Operation Accessing a particular register on the TMP103 is accomplished by writing the appropriate value to the Pointer Register. The value for the Pointer Register is the first byte transferred after the slave address byte with the R/W bit low. Every write operation to the TMP103 requires a value for the Pointer Register (see Figure 2). When reading from the TMP103, the last value stored in the Pointer Register by a write operation is used to determine which register is read by a read operation. To change the register pointer for a read operation, a new value must be written to the Pointer Register. This action is accomplished by issuing a slave address byte with the R/W bit low, followed by the Pointer Register byte. No additional data are required. The master can then generate a START condition and send the slave address byte with the R/W bit high to initiate the read command. See Figure 3 for details of this sequence. If repeated reads from the same register are desired, it is not necessary to continually send the Pointer Register bytes; the TMP103 remembers the Pointer Register value until it is changed by the next write operation, or the TMP103 is reset. #### 7.5.10 Slave Mode Operations The TMP103 can operate as a slave receiver or slave transmitter. As a slave device, the TMP103 never drives the SCL line. #### 7.5.10.1 Slave Receiver Mode The first byte transmitted by the master is the slave address, with the $R/\overline{W}$ bit low. The TMP103 then acknowledges reception of a valid address. The next byte transmitted by the master is the Pointer Register. The TMP103 then acknowledges reception of the Pointer Register byte. The next byte is written to the register addressed by the Pointer Register. The TMP103 acknowledges reception of the data byte. The master can terminate data transfer by generating a START or STOP condition. #### 7.5.10.2 Slave Transmitter Mode The first byte transmitted by the master is the slave address, with the $R/\overline{W}$ bit high. The slave acknowledges reception of a valid slave address. The next byte is transmitted by the slave of the register indicated by the Pointer Register. The master acknowledges reception of the data byte. The master can terminate data transfer by generating a *Not-Acknowledge* on reception of the data byte, or generating a START or STOP condition. #### 7.5.11 General Call The TMP103 responds to a two-wire General Call address (0000000) if the eighth bit is 0. The device acknowledges the General Call address and responds to commands in the second byte. If the second byte is 00000110, the TMP103 internal registers are reset to power-up values. The TMP103 does not support the General Address acquire command. ## 7.5.12 High-Speed (Hs) Mode For the two-wire bus to operate at frequencies greater than 400 kHz, the master device must issue an Hs-mode master code (00001xxx) as the first byte after a START condition to switch the bus to high-speed operation. The TMP103 does not acknowledge this byte, but switches its input filters on SDA and SCL and its output filters on SDA to operate in Hs-mode, allowing transfers at up to 3.4 MHz. After the Hs-mode master code has been issued, the master transmits a START condition followed by a two-wire slave address to initiate a data transfer operation. The bus continues to operate in Hs-mode until a STOP condition occurs on the bus. Upon receiving the STOP condition, the TMP103 switches the input and output filters back to the default fast-mode operation. #### 7.5.13 Timeout Function The TMP103 resets the serial interface if SCL is held low for 30 ms (typical). The TMP103 releases the bus if it is pulled low and waits for a START condition. To avoid activating the timeout function, it is necessary to maintain a communication speed of at least 1 kHz for SCL operating frequency. #### 7.5.14 Multiple Device Access The TMP103 supports Multiple Device Access (MDA), which allows the master to communicate with multiple TMP103 devices on the same bus interface with one interface transaction. MDA commands consist of an MDA read address (00000001) and an MDA write address (00000000). The device acknowledges the MDA address and responds to the command accordingly. For the MDA to function correctly, different product versions of the TMP103 must be used in the system; see Table 2. #### 7.5.14.1 Multiple Device Access Write The master transmits an MDA write address followed by the pointer address of the register to be accessed; see Table 4. Following the pointer, all of the TMP103 devices on the bus acknowledge and wait for the next byte of data to be written to the addressed registers. When the data byte is received by the TMP103 devices, they store and acknowledge the transmitted byte. The TMP103 devices store the same data on all devices on the bus in one transaction; see Figure 4. ## 7.5.14.2 Multiple Device Access Read Before an MDA read transaction can begin, the master must first send an MDA write transaction to set the appropriate pointer address of the register to be accessed, as stated in the previous section. The master can then transmit an MDA read address followed by a read byte for each TMP103 used on the bus. For example, if a TMP103A and TMP103B are used on the same bus and an MDA read address is sent, the address must be followed by two bytes of data and two master acknowledges. The TMP103A sends data on the first byte and the TMP103B sends data on the second byte. The master must issue an acknowledge for each byte read to read all of the TMP103 devices on the bus; see Figure 5. If the master does not acknowledge each byte of data, the TMP103s stop sending subsequent data for any remaining devices. Up to eight TMP103 devices can be on the same bus and respond to MDA commands; see Table 2. #### NOTE If the bus contains an incomplete sequence of TMP103 device addresses, the master must transmit all required dummy bytes for the missing device address to allow for normal MDA read operation. For example, if the TMP103A, TMP103B, and TMP103D devices are on the bus, the master must transmit an MDA read address followed by four bytes and four acknowledges to complete the MDA read transaction. #### 7.5.15 NOISE The TMP103 is a very low-power device and generates very low noise on the supply bus. Applying an RC filter to the V<sup>+</sup> pin of the TMP103 can further reduce any noise the TMP103 might propagate to other components. $R_F$ in Figure 14 should be less than 5 k $\Omega$ and $C_F$ should be greater than 10 nF. Figure 14. Noise Reduction #### 7.6 Register Maps #### 7.6.1 Pointer Register Figure 15 shows the internal register structure of the TMP103. The 8-bit Pointer Register of the device is used to address a given data register. The Pointer Register uses the two LSBs to identify which of the data registers should respond to a read or write command. Table 3 identifies the bits of the Pointer Register byte. During a write command, P2 through P7 must always be 0. Table 4 describes the pointer address of the registers available in the TMP103. Power-up reset value of P1/P0 is 00. By default, the TMP103 reads the temperature on power up. Figure 15. Internal Register Structure ## **Register Maps (continued)** #### **Table 3. Pointer Register Byte** | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | |----|----|----|----|----|----|--------|----------| | 0 | 0 | 0 | 0 | 0 | 0 | Regist | ter Bits | #### **Table 4. Pointer Addresses** | P1 | P0 | REGISTER | |----|----|-----------------------------------------| | 0 | 0 | Temperature Register (Read Only) | | 0 | 1 | Configuration Register (Read/Write) | | 1 | 0 | T <sub>LOW</sub> Register (Read/Write) | | 1 | 1 | T <sub>HIGH</sub> Register (Read/Write) | ## 7.6.2 Temperature Register The Temperature Register of the TMP103 device is configured as an eight-bit, read-only register that stores the output of the most recent conversion. A single byte must be read to obtain data, and is described in Table 5. The data format for temperature is summarized in Table 6. One LSB equals 1°C. **Table 5. Temperature Register** | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | Negative numbers are represented in binary twos complement format. Following power up or reset, the Temperature Register reads 0°C until the first conversion is complete. Table 6. 8-Bit Temperature Data Format<sup>(1)</sup> | TEMPERATURE (°C) | DIGITAL OUTPUT (BINARY) | HEX | |------------------|-------------------------|-----| | 128 | 0111 1111 | 7F | | 127 | 0111 1111 | 7F | | 100 | 0110 0100 | 64 | | 80 | 0101 0000 | 50 | | 75 | 0100 1011 | 4B | | 50 | 0011 0010 | 32 | | 25 | 0001 1001 | 19 | | 0 | 0000 0000 | 00 | | -1 | 1111 1111 | FF | | -25 | 1110 0111 | E7 | | <b>-</b> 55 | 1100 1001 | C9 | <sup>(1)</sup> The resolution for the ADC is 1°C/count, where count is equal to the digital output of the ADC. For positive temperatures (for example, 50°C): Twos complement is not performed on positive numbers. Therefore, simply convert the number to binary code, left-justified format. Denote a positive number with MSB = 0. Example: $(50^{\circ}\text{C})/(1^{\circ}\text{C/count}) = 50 = 32\text{h} = 0011\ 0010$ For negative temperatures (for example, -25°C): Generate the twos complement of a negative number by complementing the absolute value binary number and adding 1. Denote a negative number with MSB = 1. Example: $(|-25^{\circ}C|)/(1^{\circ}C/count) = 25 = 19h = 0001 1001$ Twos complement format: 1110 0110 + 1 = 1110 0111 #### 7.6.3 Configuration Register The Configuration Register is an eight-bit read/write register used to store bits that control the operational modes of the temperature sensor. Read/write operations are performed MSB first. The format and power-up and reset value of the Configuration Register is shown in Table 7. All registers are updated at the end of the data byte. Table 7. Configuration and Power-Up and Reset Format | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-----|-----|----|----|----|----|----| | ID | CR1 | CR0 | FH | FL | LC | M1 | MO | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | #### 7.6.4 Temperature Limit Registers The $T_{HIGH}$ and $T_{LOW}$ registers are used to store the temperature limit thresholds for the TMP103 watchdog function. At the end of each temperature measurement, the TMP103 compares the temperature results to each of these limits. If the temperature result is greater than the $T_{HIGH}$ limit, then the FH bit in the configuration register is set to 1. If the temperature result is less than the $T_{LOW}$ limit, then the FL bit in the configuration register is set to 1; see Figure 12. Table 8 and Table 9 describe the format for the $T_{HIGH}$ and $T_{LOW}$ registers. Power-up reset values for $T_{HIGH}$ and $T_{LOW}$ are: $T_{HIGH} = 60^{\circ}\text{C}$ and $T_{LOW} = -10^{\circ}\text{C}$ . The format of the data for $T_{HIGH}$ and $T_{LOW}$ is the same as for the Temperature Register. #### Table 8. T<sub>HIGH</sub> Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | H7 | H6 | H5 | H4 | H3 | H2 | H1 | H0 | #### Table 9. T<sub>LOW</sub> Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | L7 | L6 | L5 | L4 | L3 | L2 | L1 | L0 | ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TMP103 is a digital output temperature sensor in a DSBGA package that is optimal for thermal management and thermal profiling. The TMP103 includes a two-wire interface that is compatible with both I<sup>2</sup>C and SMBus interfaces. In addition, the TMP103 has the capability of executing multiple device access (MDA) commands that allows multiple TMP103 devices to respond to a single global bus command. MDA commands reduce communication time and power in a bus that contains multiple TMP103 devices. The TMP103 is specified over a temperature range of –40°C to 125°C. The TMP103 serial interface is designed to support up to eight TMP103 devices on a single bus. The TMP103 is offered with eight internal interface addresses. Each unique address option can be used as a location or temperature zone designator. The TMP103 responds to standard I<sup>2</sup>C and SMBus slave protocols that allow the internal registers to be written to or read from on an individual basis. The TMP103 also responds to MDA commands that allow all the devices on the bus to be written to or read from, without having to send the individual address and commands to each device. #### 8.2 Typical Application Figure 16. Typical Application Diagram #### 8.2.1 Design Requirements The TMP103 device requires pullup resistors on the SCL and SDA pins. The pullup resistor values must be selected such that the maximum current sinking capability of I/O pins is not violated. TI recommends a $0.01-\mu F$ bypass capacitor on the supply. #### 8.2.2 Detailed Design Procedure The TMP103 devices must be placed in close proximity to the heat source that must be monitored, with a proper layout for good thermal coupling. This placement ensures that temperature changes are captured within the shortest possible time interval. To maintain accuracy in applications that require air or surface temperature measurement, take care to isolate the package and leads from ambient air temperature. The TMP103 device is a very low-power device and generates very low noise on the supply bus. Applying an RC filter to the V<sup>+</sup> pin of the TMP103 device can further reduce any noise that the TMP103 device might propagate to other components. ## **Typical Application (continued)** ## 8.2.3 Application Curve Table 9 shows the step response of the TMP103 device to a submersion in an oil bath of $100^{\circ}$ C from room temperature (25°C). The time-constant, or the time for the output to reach 63% of the input step, is 1.4 s. The time-constant result depends on the printed-circuit-board (PCB) that the TMP103 device is mounted. For this test, there are eight TMP103 devices soldered to a two-layer PCB that measured 2 in $\times$ 2 in, and the PCB thickness is 64 mils. Figure 17. Temperature vs Time ## 9 Power Supply Recommendations The TMP103 device operates with power supply in the range of 1.4 V to 3.6 V. The device is optimized for operation at 3.3-V supply but can measure temperature accurately in the full supply range. A power-supply bypass capacitor is required for proper operation. Place this capacitor as close as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is 0.01 $\mu$ F. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise. ## 10 Layout ## 10.1 Layout Guidelines Place the power-supply bypass capacitor as close as possible to the supply pin. The recommended value of this bypass capacitor is 0.01 $\mu$ F. Additional decoupling capacitance can be added to compensate for noisy or high-impedance power supplies. Pull up the SDA and SCL pins through 5-k $\Omega$ pullup resistors. #### 10.2 Layout Example Figure 18. Recommended Layout Example #### 11 器件和文档支持 #### 11.1 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ## 11.2 商标 E2E is a trademark of Texas Instruments. SMBus is a trademark of Intel. 兼容 I<sup>2</sup>C is a trademark of NXP Semiconductors. All other trademarks are the property of their respective owners. ## 11.3 静电放电警告 这些裝置包含有限的內置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 11.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司 14-Apr-2016 ## **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Sample | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|--------| | TMP103AYFFR | ACTIVE | DSBGA | YFF | 4 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TA | Sample | | TMP103AYFFT | ACTIVE | DSBGA | YFF | 4 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TA | Sample | | TMP103BYFFR | ACTIVE | DSBGA | YFF | 4 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | ТВ | Sample | | TMP103BYFFT | ACTIVE | DSBGA | YFF | 4 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | ТВ | Sample | | TMP103CYFFR | ACTIVE | DSBGA | YFF | 4 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TC | Sample | | TMP103CYFFT | ACTIVE | DSBGA | YFF | 4 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TC | Sample | | TMP103DYFFR | ACTIVE | DSBGA | YFF | 4 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TD | Sample | | TMP103DYFFT | ACTIVE | DSBGA | YFF | 4 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TD | Sample | | TMP103EYFFR | ACTIVE | DSBGA | YFF | 4 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TE | Sample | | TMP103EYFFT | ACTIVE | DSBGA | YFF | 4 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TE | Sample | | TMP103FYFFR | ACTIVE | DSBGA | YFF | 4 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TF | Sample | | TMP103FYFFT | ACTIVE | DSBGA | YFF | 4 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TF | Sample | | TMP103GYFFR | ACTIVE | DSBGA | YFF | 4 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TG | Sample | | TMP103GYFFT | ACTIVE | DSBGA | YFF | 4 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TG | Sample | | TMP103HYFFR | ACTIVE | DSBGA | YFF | 4 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | ТН | Sample | | TMP103HYFFT | ACTIVE | DSBGA | YFF | 4 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | TH | Sample | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. ## PACKAGE OPTION ADDENDUM 14-Apr-2016 LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 17-Jan-2018 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMP103AYFFR | DSBGA | YFF | 4 | 3000 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103AYFFT | DSBGA | YFF | 4 | 250 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103BYFFR | DSBGA | YFF | 4 | 3000 | 180.0 | 8.4 | 0.85 | 0.85 | 0.72 | 2.0 | 8.0 | Q1 | | TMP103BYFFT | DSBGA | YFF | 4 | 250 | 180.0 | 8.4 | 0.85 | 0.85 | 0.72 | 2.0 | 8.0 | Q1 | | TMP103CYFFR | DSBGA | YFF | 4 | 3000 | 180.0 | 8.4 | 0.85 | 0.85 | 0.72 | 2.0 | 8.0 | Q1 | | TMP103CYFFT | DSBGA | YFF | 4 | 250 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103DYFFR | DSBGA | YFF | 4 | 3000 | 180.0 | 8.4 | 0.85 | 0.85 | 0.72 | 2.0 | 8.0 | Q1 | | TMP103DYFFT | DSBGA | YFF | 4 | 250 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103EYFFR | DSBGA | YFF | 4 | 3000 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103EYFFT | DSBGA | YFF | 4 | 250 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103FYFFR | DSBGA | YFF | 4 | 3000 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103FYFFT | DSBGA | YFF | 4 | 250 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103GYFFR | DSBGA | YFF | 4 | 3000 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103GYFFT | DSBGA | YFF | 4 | 250 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | | TMP103HYFFR | DSBGA | YFF | 4 | 3000 | 180.0 | 8.4 | 0.85 | 0.85 | 0.64 | 4.0 | 8.0 | Q1 | www.ti.com 17-Jan-2018 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMP103AYFFR | DSBGA | YFF | 4 | 3000 | 182.0 | 182.0 | 20.0 | | TMP103AYFFT | DSBGA | YFF | 4 | 250 | 182.0 | 182.0 | 20.0 | | TMP103BYFFR | DSBGA | YFF | 4 | 3000 | 182.0 | 182.0 | 20.0 | | TMP103BYFFT | DSBGA | YFF | 4 | 250 | 182.0 | 182.0 | 20.0 | | TMP103CYFFR | DSBGA | YFF | 4 | 3000 | 182.0 | 182.0 | 20.0 | | TMP103CYFFT | DSBGA | YFF | 4 | 250 | 182.0 | 182.0 | 20.0 | | TMP103DYFFR | DSBGA | YFF | 4 | 3000 | 182.0 | 182.0 | 20.0 | | TMP103DYFFT | DSBGA | YFF | 4 | 250 | 182.0 | 182.0 | 20.0 | | TMP103EYFFR | DSBGA | YFF | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TMP103EYFFT | DSBGA | YFF | 4 | 250 | 210.0 | 185.0 | 35.0 | | TMP103FYFFR | DSBGA | YFF | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TMP103FYFFT | DSBGA | YFF | 4 | 250 | 210.0 | 185.0 | 35.0 | | TMP103GYFFR | DSBGA | YFF | 4 | 3000 | 182.0 | 182.0 | 20.0 | | TMP103GYFFT | DSBGA | YFF | 4 | 250 | 182.0 | 182.0 | 20.0 | | TMP103HYFFR | DSBGA | YFF | 4 | 3000 | 182.0 | 182.0 | 20.0 | DIE SIZE BALL GRID ARRAY #### NOTES: NanoFree Is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. NanoFree<sup>™</sup> package configuration. DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017). DIE SIZE BALL GRID ARRAY NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 已认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和和该等应用所用 TI 产品的功能而设计。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时,才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准而设计。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非已由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司