**TCA9546A** ZHCSDC5A - APRIL 2014-REVISED FEBRUARY 2015 #### TCA9546A 具有复位功能的低压 4 通道 I<sup>2</sup>C 和系统管理总线 (SMbus) ## 1 特性 - 4 选 1 双向转换开关 - 与 I<sup>2</sup>C 总线和系统管理总线 (SMBus) 兼容 - 低电平有效复位输入 - 三个地址引脚,可在 I<sup>2</sup>C 总线上支持最多八个 TCA9546A 器件 - 以任意组合通过 I<sup>2</sup>C 总线实现通道选择 - 加电时所有开关通道取消选定 - 低 R<sub>ON</sub> 开关 - 支持 1.8V, 2.5V, 3.3V 和 5V 总线间的电压电平转换 - 加电时无毛刺脉冲 - 支持热插入 - 低待机电流 - 工作电源电压范围为 1.65V 至 5.5V - 5.5V 耐受输入 - 0 至 400kHz 时钟频率 - 锁断性能超过了 100mA, 符合 JESD 78 规范 - 静电放电 (ESD) 保护性能超过 JESD 22 规范要求 - 4000V 人体模型 (A114-A) - 1500V 充电器件模型 (C101) ## 2 应用范围 - 服务器 - 路由器(电信交换设备) - 工厂自动化 - 具有 I<sup>2</sup>C 从地址冲突(例如,多个、完全一样的温 度传感器)的产品 ## 3 说明 TCA9546A 是一款通过 I<sup>2</sup>C 总线控制的四路双向转换 开关。 串行时钟/串行数据 (SCL/SDA) 上行对分散到 四个下行对,或者通道。 根据可编程控制寄存器的内 容,可选择任一单独 SCn/SDn 通道或者通道组合。 一个低电平有效 (RESET) 输入使得 TCA9546A 能够 在其中一个下行 I2C 总线长时间处于低电平状态时恢 复。将 $\overline{RESET}$ 下拉为低电平会使 $I^2C$ 状态机复位, 并且使所有通道取消选中,这一功能与内部加电复位功 能的作用一样。 开关上建有导通栅极,这样 VCC 端子引脚便可用于限 制 TCA9546A 传递的最大高压。 这允许在每个对上使 用不同的总线电压,这样在不需要任何额外保护的情况 下, 1.8V, 2.5V 或者 3.3V 部件可以与 5V 部件通信。 对于每个通道,外部上拉电阻器将总线电压上拉至所需 的电压电平。 所有 I/O 引脚为 5.5V 耐压。 #### 器件信息(1) | 器件名称 | 封装 | 封装尺寸 (标称值) | | | | | | | |----------------|------------|-----------------|--|--|--|--|--|--| | TC 4 0 5 4 6 4 | TSSOP (16) | 5.00mm x 4.40mm | | | | | | | | TCA9546A | SOIC (16) | 9.90mm x 3.91mm | | | | | | | (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 #### 简化应用示意图 Parameter Measurement Information ...... 8 Detailed Description ...... 10 14 机械封装和可订购信息 ...... 22 | | | 目录 | | | | | |---------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------|----|---------------------------------------------------------------|---------------------------------------------------------|----------------------| | 1<br>2<br>3<br>4<br>5<br>6<br>7 | 特性应用范围说明简化应用示意图简化应用示意图<br>修订历史记录。<br>Pin Configuration and Functions。<br>Specifications | 1<br>1<br>1<br>1<br>2<br>3<br>4<br>4<br>4 | | 9.2<br>9.3<br>9.4<br>9.5<br>9.6<br><b>App</b><br>10.1<br>10.2 | Overview Functional Block Diagram Feature Description | | | | 7.3 Recommended Operating Conditions | 4<br>5<br>6<br>6 | 12 | 11.1<br><b>Layo</b><br>12.1<br>12.2 | Power-On Reset Requirements | 19<br>21<br>21<br>21 | # 5 修订历史记录 | CI | hanges from Original (April 2014) to Revision A | Page | |----|---------------------------------------------------|------| | • | 已添加 <b>D</b> 封装到数据表中。 | 1 | | • | Changed Handling Ratings table to ESD Ratings. | 4 | | • | Added D package to the Thermal Information table. | 4 | # 6 Pin Configuration and Functions 11 SD3 10 SC2 9 SD2 **Pin Functions** SD1 6 SC1 7 GND 8 | P | IN | | |-------|-------|----------------------------------------------------------------------------------------------------------| | NAME | NO. | DESCRIPTION | | NAME | D, PW | | | A0 | 1 | Address input 0. Connect directly to V <sub>CC</sub> or ground. | | A1 | 2 | Address input 1. Connect directly to V <sub>CC</sub> or ground. | | RESET | 3 | Active low reset input. Connect to $V_{CC}$ or $V_{DPUM}^{(1)}$ through a pull-up resistor, if not used. | | SD0 | 4 | Serial data 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor. | | SC0 | 5 | Serial clock 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor. | | SD1 | 6 | Serial data 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor. | | SC1 | 7 | Serial clock 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor. | | GND | 8 | Ground | | SD2 | 9 | Serial data 2. Connect to V <sub>DPU2</sub> <sup>(1)</sup> through a pull-up resistor. | | SC2 | 10 | Serial clock 2. Connect to V <sub>DPU2</sub> <sup>(1)</sup> through a pull-up resistor. | | SD3 | 11 | Serial data 3. Connect to V <sub>DPU3</sub> <sup>(1)</sup> through a pull-up resistor. | | SC3 | 12 | Serial clock 3. Connect to V <sub>DPU3</sub> <sup>(1)</sup> through a pull-up resistor. | | A2 | 13 | Address input 2. Connect directly to V <sub>CC</sub> or ground. | | SCL | 14 | Serial clock line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor. | | SDA | 15 | Serial data line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor. | | VCC | 16 | Supply power | <sup>(1)</sup> $V_{DPUX}$ is the pull-up reference voltage for the associated data line. $V_{DPUM}$ is the master $I^2C$ master reference voltage and $V_{DPU0}$ - $V_{DPU3}$ are the slave channel reference voltages. # 7 Specifications # 7.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|------|------|------| | $V_{CC}$ | Supply voltage range | -0.5 | 7 | V | | VI | Input voltage range <sup>(2)</sup> | -0.5 | 7 | V | | I | Input current | | ±20 | mA | | Io | Output current | | ±25 | mA | | | Continuous current through V <sub>CC</sub> | | ±100 | mA | | | Continuous current through GND | | ±100 | mA | | P <sub>tot</sub> | Total power dissipation | | 400 | mW | | T <sub>A</sub> | Operating free-air temperature range | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------| | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. # 7.3 Recommended Operating Conditions<sup>(1)</sup> | | modellinionada oporating | Containono | | | | |-----------------|--------------------------------|--------------|-----------------------|-----------------------|------| | | | | MIN | MAX | UNIT | | $V_{CC}$ | Supply voltage | | 1.65 | 5.5 | V | | \/ | High lovel input voltage | SCL, SDA | $0.7 \times V_{CC}$ | 6 | V | | V <sub>IH</sub> | High-level input voltage | A2-A0, RESET | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | ., | Laur laurel import vielte me | SCL, SDA | -0.5 | $0.3 \times V_{CC}$ | V | | $V_{IL}$ | Low-level input voltage | A2-A0, RESET | -0.5 | 0.3 × V <sub>CC</sub> | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | | | | | | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### 7.4 Thermal Information | | | TCA9 | | | |--------------------|----------------------------------------------|---------|---------|------| | | THERMAL METRIC <sup>(1)</sup> | D | PW | UNIT | | | | 16 PINS | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 92.3 | 122.3 | | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 52.3 | 56.6 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 50.1 | 57.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 17.7 | 10.9 | | | ΨЈВ | Junction-to-board characterization parameter | 49.8 | 66.8 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. #### Electrical Characteristics(1) 7.5 over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETE | R | TEST CO | NDITIONS | V <sub>CC</sub> | MIN | TYP <sup>(2)</sup> | MAX | UNIT | | |----------------------|-------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------|-------|--------------------|------|------|---| | V <sub>PORR</sub> | Power-on reset v | oltage, V <sub>CC</sub> | No load, $V_I = V_{CC}$ or $GND^{(3)}$ | | | | 1.2 | 1.5 | V | | | $V_{PORF}$ | Power-on reset versalling (4) | oltage, V <sub>CC</sub> | No load, | $V_I = V_{CC}$ or $GND^{(3)}$ | | 0.8 | 1 | | | | | | | | | | 5 V | | 3.6 | | | | | | | | | | 4.5 V to 5.5 V | 2.6 | | 4.5 | | | | | | | | | 3.3 V | | 1.9 | | | | | | Constally and and continue | | V V | 100 | 3 V to 3.6 V | 1.6 | | 2.8 | V | | | $V_{pass}$ | Switch output vol | tage | $V_{SWin} = V_{CC}$ | $I_{SWout} = -100 \mu A$ | 2.5 V | | 1.4 | | V | | | | | | | | 2.3 V to 2.7 V | 1.0 | | 1.8 | | | | | | | | | 1.8 V | | 0.8 | | | | | | | | | | 1.65 V to 1.95 V | 0.5 | | 1.1 | | | | | 004 | | | | 1.65 V to 5.5 V | 3 | 7 | | | | | I <sub>OL</sub> | SDA | | $V_{OL} = 0.4 \text{ V}$ $V_{OL} = 0.6 \text{ V}$ | OL = 0.6 V | | 6 | 10 | | mA | | | | SCL, SDA | | | | | | | ±1 | | | | | SC3-SC0, SD3- | SD0 | 3) | | | | | ±1 | | | | l <sub>l</sub> | A2-A0<br>RESET | | V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup> | | 1.65 V to 5.5 V | | | ±1 | μA | | | | | | | | | | | ±1 | • | | | | | | | | 5.5 V | | 50 | | | | | | Operating mode | | $V_{CL} = 400 \text{ kHz}$ $V_{I} = V_{CC} \text{ or GND}^{(3)}$ $V_{I} = V_{CC} \text{ or GND}^{(3)}$ $V_{I} = V_{CC} \text{ or GND}^{(3)}$ $V_{I} = V_{CC} \text{ or GND}^{(3)}$ | | 3.6 V | | 20 | | † | | | | | 9 | | | 2.7 V | | 11 | | • | | | | | | t <sub>r,max</sub> = 300 HS | | 1.65 V | | 6 | | • | | | | | | f <sub>SCL</sub> = 100 kHz V <sub>I</sub> = V <sub>CC</sub> V <sub>I</sub> = 0 | | | 5.5 V | | 35 | | • | | | | | | $V_I = V_{CC}$ or $GND^{(3)}$<br>$I_O = 0$ | | 3.6 V | | 14 | | • | | | | | | 0 = 0<br>= 1 us | | 2.7 V | | 5 | | : | | | | | $t_{r,max} = 1 \mu s$ | | 1.65 V | | 2 | | | | | I <sub>CC</sub> | | | | | 5.5 V | | 1.6 | 2 | μA | | | | | | $V_I = GND^{(3)}$ | | 3.6 V | | 1.0 | 1.3 | • | | | | | Low inputs | $I_0 = 0$ | | 2.7 V | | 0.7 | 1.1 | • | | | | | | | | 1.65 V | | 0.4 | 0.55 | • | | | | Standby mode | | | | 5.5 V | | 1.6 | 2 | : | | | | | | V. <b>-</b> Voo | | 3.6 V | | 1.0 | 1.3 | : | | | | | High inputs | $V_I = V_{CC}$<br>$I_O = 0$ | | 2.7 V | | 0.7 | 1.1 | • | | | | | | | | 1.65 V | | 0.4 | 0.55 | | | | | Supply-current | SCL or SDA input at 0.6 V, Other inputs at V <sub>CC</sub> or GND <sup>(3)</sup> 1.65 V to | 1.65 V to 5.5 V | | 2 | 15 | | | | | | ΔI <sub>CC</sub> | change SCL, SDA | | SCL or SDA input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND <sup>(3)</sup> | | 1.65 V to 5.5 V | | 2 | 15 | μA | | | 0 | A2-A0 | • | | | 4.05.1/1. 5.5.1/ | | 4.5 | 6 | | | | C <sub>i</sub> | RESET | | $V_I = V_{CC}$ or $GND^{(3)}$ | | 1.65 V to 5.5 V | | 4.5 | 5.5 | pF | | | Ciaroses | SCL, SDA | | (2) | <b>.</b> | | | 15 | 19 | _ | | | C <sub>io(OFF)</sub> | SC3-SC0, SD3- | SD0 | $V_I = V_{CC}$ or $GND^{(3)}$ | Switch OFF | 1.65 V to 5.5 V | | 6 | 8 | pF | | <sup>(1)</sup> For operation between specified voltage ranges, refer to the worst-case parameter in both applicable ranges. <sup>(3)</sup> All typical values are at nominal supply voltage (1.8-V, 2.5-V, 3.3-V, or 5-V $V_{CC}$ ), $T_A = 25^{\circ}C$ . RESET = $V_{CC}$ (held high) when all other input voltages, $V_I = GND$ . The power-on reset circuit resets the $I^2C$ bus logic with $V_{CC} < V_{PORF}$ . $C_{io(ON)}$ depends on internal capacitance and external capacitance added to the SCn lines when channels(s) are ON. # Electrical Characteristics<sup>(1)</sup> (continued) over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | V <sub>CC</sub> | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |----------------------|----------------------------|-------------------------------------------------|------------------------------|------------------|-----|--------------------|-----|------| | R <sub>ON</sub> Swit | | V 0.4.V | 0.4 V I <sub>O</sub> = 15 mA | 4.5 V to 5.5 V | 4 | 10 | 16 | | | | Cuitab an atata rasiatanas | $V_0 = 0.4 \text{ V}$ | | 3 V to 3.6 V | 5 | 13 | 20 | | | | Switch on-state resistance | V 0.4.V | Ι 40 Δ | 2.3 V to 2.7 V | 7 | 16 | 45 | Ω | | | | $V_{O} = 0.4 \text{ V}$ $I_{O} = 10 \text{ mA}$ | | 1.65 V to 1.95 V | 10 | 25 | 70 | | ## 7.6 I<sup>2</sup>C Interface Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | | | | STANDARD<br>I <sup>2</sup> C BU | | FAST MODE<br>I <sup>2</sup> C BUS | | UNIT | | | |------------------------|----------------------------------------------------|-------------------------------------------|----------------------------------|------|---------------------------------------|-----|------|--|----| | | | | MIN | MAX | MIN | MAX | | | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 100 | 0 | 400 | kHz | | | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | I <sup>2</sup> C clock high time | | 4 | | 0.6 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 4.7 | | 1.3 | | μs | | | | t <sub>sp</sub> | I <sup>2</sup> C spike time | I <sup>2</sup> C spike time | | | | 50 | ns | | | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | | 250 | | 100 | | ns | | | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | | 0 <sup>(1)</sup> | | 0 <sup>(1)</sup> | | μs | | | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | | 1000 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns | | | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | | 300 | 20 + 0.1C <sub>b</sub> (2) | 300 | ns | | | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time | 10-pF to 400-pF bus | | 300 | 20 + 0.1C <sub>b</sub> (2) | 300 | ns | | | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between stop and | d start | 4.7 | | 1.3 | | μs | | | | t <sub>sts</sub> | I <sup>2</sup> C start or repeated start condition | n setup | 4.7 | | 0.6 | | μs | | | | t <sub>sth</sub> | I <sup>2</sup> C start or repeated start condition | n hold | 4 | | 0.6 | | μs | | | | t <sub>sps</sub> | I <sup>2</sup> C stop condition setup | | 4 | | 0.6 | | μs | | | | t <sub>vdL(Data)</sub> | Valid-data time (high to low) (3) | SCL low to SDA output low valid | | 1 | | 1 | μs | | | | t <sub>vdH(Data)</sub> | Valid-data time (low to high) (3) | SCL low to SDA output high valid | | 0.6 | | 0.6 | μs | | | | t <sub>vd(ack)</sub> | Valid-data time of ACK condition | ACK signal from SCL low to SDA output low | | 1 | | 1 | μs | | | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | | 400 | | 400 | pF | | | <sup>(1)</sup> A device internally must provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub> min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL. #### 7.7 Switching Characteristics over recommended operating free-air temperature range, C<sub>L</sub> ≤ 100 pF (unless otherwise noted) (see Figure 5) | | PARAMETE | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT | |---------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------|------------|------| | <b>.</b> (1) | Propagation delay time $ \frac{R_{ON} = 20 \ \Omega, \ C_L = 15 \ pF}{R_{ON} = 20 \ \Omega, \ C_L = 50 \ pF} $ SDA or SCL | CDn or CCn | 0.3 | | | | t <sub>pd</sub> ''' | | $R_{ON} = 20 \Omega, C_{L} = 50 pF$ | SDA OF SCL | SDn or SCn | 1 | <sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>(2)</sup> C<sub>b</sub> = total bus capacitance of one bus line in pF <sup>(3)</sup> Data taken using a 1-kΩ pullup resistor and 50-pF load (see Figure 5) ## 7.8 Interrupt and Reset Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | MAX | UNIT | |-----------------------|-----------------------------------|-----|-----|------| | t <sub>WL</sub> | Pulse duration, RESET low | 6 | | ns | | t <sub>rst</sub> (1) | RESET time (SDA clear) | | 500 | ns | | t <sub>REC(STA)</sub> | Recovery time from RESET to start | 0 | | ns | <sup>(1)</sup> t<sub>rst</sub> is the propagation delay measured from the time the RESET pin is first asserted low to the time the SDA pin is asserted high, signaling a stop condition. It must be a minimum of t<sub>WL</sub>. ## 7.9 Typical Characteristics ## 8 Parameter Measurement Information #### I<sup>2</sup>C PORT LOAD CONFIGURATION | BYTE | DESCRIPTION | |------|--------------------------------| | 1 | I <sup>2</sup> C address + R/W | | 2 | Control register data | ## **VOLTAGE WAVEFORMS** - A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f/t_f \leq 30 \text{ ns}$ . - C. The outputs are measured one at a time, with one transition per measurement. Figure 5. I<sup>2</sup>C Interface Load Circuit, Byte Descriptions, and Voltage Waveforms # **Parameter Measurement Information (continued)** Figure 6. Reset Timing ## 9 Detailed Description #### 9.1 Overview The TCA9546A is a 4-channel, bidirectional translating I<sup>2</sup>C switch. The master SCL/SDA signal pair is directed to four channels of slave devices, SC0/SD0-SC3/SD3. Any individual downstream channel can be selected as well as any combination of the four channels. The device offers an active-low RESET input which resets the state machine and allows the TCA9546A to recover should one of the downstream I<sup>2</sup>C buses get stuck in a low state. The state machine of the device can also be reset by cycling the power supply, V<sub>CC</sub>, also known as a power-on reset (POR). Both the RESET function and a POR will cause all channels to be deselected. The connections of the I<sup>2</sup>C data path are controlled by the same I<sup>2</sup>C master device that is switched to communicate with multiple I<sup>2</sup>C slaves. After the successful acknowledgment of the slave address (hardware selectable by A0 and A1 pins), a single 8-bit control register is written to or read from to determine the selected channels. The TCA9546A may also be used for voltage translation, allowing the use of different bus voltages on each SCn/SDn pair such that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts. This is achieved by using external pull-up resistors to pull the bus up to the desired voltage for the master and each slave channel. #### 9.2 Functional Block Diagram #### 9.3 Feature Description The TCA9546A is a 4-channel, bidirectional translating switch for I<sup>2</sup>C buses that supports Standard-Mode (100 kHz) and Fast-Mode (400 kHz) operation. The TCA9546A features I<sup>2</sup>C control using a single 8-bit control register in which the four least significant bits control the enabling and disabling of the 4 switch channels of I<sup>2</sup>C data flow. Depending on the application, voltage translation of the I<sup>2</sup>C bus can also be achieved using the TCA9546A to allow 1.8-V, 2.5-V, or 3.3-V parts to communicate with 5-V parts. Additionally, in the event that communication on the I<sup>2</sup>C bus enters a fault state, the TCA9546A can be reset to resume normal operation using the RESET pin feature or by a power-on reset which results from cycling power to the device. #### 9.4 Device Functional Modes ## 9.4.1 RESET Input The $\overline{\text{RESET}}$ input is an active-low signal that may be used to recover from a bus-fault condition. When this signal is asserted low for a minimum of $t_{WL}$ , the TCA9546A resets its registers and I<sup>2</sup>C state machine and deselects all channels. The $\overline{\text{RESET}}$ input must be connected to $V_{CC}$ through a pull-up resistor. #### 9.4.2 Power-On Reset When power is applied to $V_{CC}$ , an internal power-on reset holds the TCA9546A in a reset condition until $V_{CC}$ has reached $V_{POR}$ . At this point, the reset condition is released, and the TCA9546A registers and $I^2C$ state machine are initialized to their default states, all zeroes, causing all the channels to be deselected. Thereafter, $V_{CC}$ must be lowered below $V_{POR}$ to reset the device. ## 9.5 Programming #### 9.5.1 I<sup>2</sup>C Interface The I<sup>2</sup>C bus is for two-way two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer can be initiated only when the bus is not busy. One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse, as changes in the data line at this time are interpreted as control signals (see Figure 7). Figure 7. Bit Transfer Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the start condition (S). A low-to-high transition of the data line while the clock is high is defined as the stop condition (P) (see Figure 8). #### **Programming (continued)** Figure 8. Definition of Start and Stop Conditions A device generating a message is a transmitter; a device receiving is the receiver. The device that controls the message is the master, and the devices that are controlled by the master are the slaves (see Figure 9). Figure 9. System Configuration The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge (ACK) bit. The transmitter must release the SDA line before the receiver can send an ACK bit. When a slave receiver is addressed, it must generate an ACK after the reception of each byte. Also, a master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 10). Setup and hold times must be taken into account. # **Programming (continued)** Figure 10. Acknowledgment on the I<sup>2</sup>C Bus Data is transmitted to the TCA9546A control register using the write mode shown in Figure 11. Figure 11. Write Control Register Data is read from the TCA9546A control register using the read mode shown in Figure 12. Figure 12. Read Control Register #### 9.6 Control Register #### 9.6.1 Device Address Following a start condition, the bus master must output the address of the slave it is accessing. The address of the TCA9546A is shown in Figure 13. To conserve power, no internal pullup resistors are incorporated on the hardware-selectable address pins, and they must be pulled high or low. Figure 13. TCA9546A Address The last bit of the slave address defines the operation to be performed. When set to a logic 1, a read is selected, while a logic 0 selects a write operation. #### 9.6.2 Control Register Description Following the successful acknowledgment of the slave address, the bus master sends a byte to the TCA9546A, which is stored in the control register (see Figure 14). If multiple bytes are received by the TCA9546A, it will save the last byte received. This register can be written and read via the I<sup>2</sup>C bus. Figure 14. Control Register #### 9.6.3 Control Register Definition One or several SCn/SDn downstream pairs, or channels, are selected by the contents of the control register (see Table 1). This register is written after the TCA9546A has been addressed. The four LSBs of the control byte are used to determine which channel or channels are to be selected. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition always must occur right after the acknowledge cycle. # **Control Register (continued)** Table 1. Control Register Write (Channel Selection), Control Register Read (Channel Status)<sup>(1)</sup> | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | COMMAND | |----|----|----|----|----|-----------|----------|-------------------|---------------------------------------------------| | Х | X | X | X | X | Х | X | 0 | Channel 0 disabled | | ^ | ^ | ^ | ^ | ^ | ^ | ^ | 1 | Channel 0 enabled | | V | X | X | X | X | Х | 0 | ~ | Channel 1 disabled | | X | ^ | ^ | ^ | ^ | ^ ^ 1 | <b>X</b> | Channel 1 enabled | | | V | X | X | V | X | 0 | V | V | Channel 2 disabled | | X | ^ | ^ | X | ^ | 1 | X | X | Channel 2 enabled | | V | Х | X | X | 0 | Х | X | ~ | Channel 3 disabled | | X | ^ | ^ | ^ | 1 | ^ | ^ | X | Channel 3 enabled | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No channel selected, power-up/reset default state | <sup>(1)</sup> Several channels can be enabled at the same time. For example, B3 =0, B2 = 1, B1 = 1, B0 = 0 means that channels 0 and 3 are disabled, and channels 1 and 2 are enabled. Care should be taken not to exceed the maximum bus capacity. ## 10 Application and Implementation #### 10.1 Application Information Applications of the TCA9546A will contain an I<sup>2</sup>C (or SMBus) master device and up to four I<sup>2</sup>C slave devices. The downstream channels are ideally used to resolve I<sup>2</sup>C slave address conflicts. For example, if four identical digital temperature sensors are needed in the application, one sensor can be connected at each channel: 0, 1, 2, and 3. When the temperature at a specific location needs to be read, the appropriate channel can be enabled and all other channels switched off, the data can be retrieved, and the I<sup>2</sup>C master can move on and read the next channel. In an application where the I<sup>2</sup>C bus will contain many additional slave devices that do not result in I<sup>2</sup>C slave address conflicts, these slave devices can be connected to any desired channel to distribute the total bus capacitance across multiple channels. If multiple switches will be enabled simultaneously, additional design requirements must be considered (See Design Requirements and Detailed Design Procedure). #### 10.2 Typical Application A typical application of the TCA9546A will contain anywhere from 1 to 5 separate data pull-up voltages, $V_{DPUX}$ , one for the master device ( $V_{DPUM}$ ) and one for each of the selectable slave channels ( $V_{DPU0} - V_{DPU3}$ ). In the event where the master device and all slave devices operate at the same voltage, then the pass voltage, $V_{pass} = V_{DPUX}$ . Once the maximum $V_{pass}$ is known, $V_{cc}$ can be selected easily using Figure 16. In an application where voltage translation is necessary, additional design requirements must be considered (See Design Requirements). Figure 15 shows an application in which the TCA9546A can be used. Figure 15. TCA9546A Typical Application Schematic #### Typical Application (continued) #### 10.2.1 Design Requirements The A0, A1, and A2 pins are hardware selectable to control the slave address of the TCA9546A. These pins may be tied directly to GND or $V_{CC}$ in the application. If multiple slave channels will be activated simultaneously in the application, then the total $I_{OL}$ from SCL/SDA to GND on the master side will be the sum of the currents through all pull-up resistors, $R_p$ . The pass-gate transistors of the TCA9546A are constructed such that the $V_{CC}$ voltage can be used to limit the maximum voltage that is passed from one $I^2C$ bus to another. Figure 16 shows the voltage characteristics of the pass-gate transistors (note that the graph was generated using data specified in the Electrical Characteristics section of this data sheet). In order for the TCA9546A to act as a voltage translator, the V<sub>pass</sub> voltage must be equal to or lower than the lowest bus voltage. For example, if the main bus is running at 5 V and the downstream buses are 3.3 V and 2.7 V, V<sub>pass</sub> must be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in Figure 16, V<sub>pass(max)</sub> is 2.7 V when the TCA9546A supply voltage is 4 V or lower, so the TCA9546A supply voltage could be set to 3.3 V. Pull-up resistors then can be used to bring the bus voltages to their appropriate levels (see Figure 15). #### 10.2.2 Detailed Design Procedure Once all the slaves are assigned to the appropriate slave channels and bus voltages are identified, the pull-up resistors, $R_p$ , for each of the buses need to be selected appropriately. The minimum pull-up resistance is a function of $V_{DPUX}$ , $V_{OL.(max)}$ , and $I_{OL}$ : function of $$V_{DPUX}$$ , $V_{OL,(max)}$ , and $I_{OL}$ : $$R_{p(min)} = \frac{V_{DPUX} - V_{OL(max)}}{I_{OL}}$$ (1) The maximum pull-up resistance is a function of the maximum rise time, $t_r$ (300 ns for fast-mode operation, $f_{SCL}$ = 400 kHz) and bus capacitance, $C_b$ : $$\mathsf{R}_{\mathsf{p}(\mathsf{max})} = \frac{t_{\mathsf{r}}}{0.8473 \times \mathsf{C}_{\mathsf{b}}} \tag{2}$$ The maximum bus capacitance for an $I^2C$ bus must not exceed 400 pF for fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9546A, $C_{io(OFF)}$ , the capacitance of wires/connections/traces, and the capacitance of each individual slave on a given channel. If multiple channels will be activated simultaneously, each of the slaves on all channels will contribute to total bus capacitance. ## **Typical Application (continued)** ## 10.2.3 TCA9546A Application Curves ## 11 Power Supply Recommendations The operating power-supply voltage range of the TCA9546A is 1.65 V to 5.5 V applied at the VCC pin. When the TCA9546A is powered on for the first time or anytime the device needs to be reset by cycling the power supply, the power-on reset requirements must be followed to ensure the I<sup>2</sup>C bus logic is initialized properly. ## 11.1 Power-On Reset Requirements In the event of a glitch or data corruption, TCA9546A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application. A power-on reset is shown in Figure 19. Figure 19. V<sub>CC</sub> is Lowered Below the POR Threshold, Then Ramped Back Up to V<sub>CC</sub> Table 2 specifies the performance of the power-on reset feature for TCA9546A for both types of power-on reset. | Table 2. Recommended | Supply 9 | Sequencina | And Ram | n Rates <sup>(1)</sup> | |----------------------|----------|------------|-------------|------------------------| | Table 2. Necommende | Cuppiy | ocquencing | Alia Italii | Pitales | | | | • | | | | |---------------------|--------------------------------------------------------------------------------------------------------------|---------------|------|--------|--------| | | PARAMETER | | MIN | TYP MA | X UNIT | | V <sub>CC_FT</sub> | Fall time | See Figure 19 | 1 | 10 | 0 ms | | V <sub>CC_RT</sub> | Rise time | See Figure 19 | 0.1 | 10 | 0 ms | | V <sub>CC_TRR</sub> | Time to re-ramp (when $V_{CC}$ drops below $V_{PORF(min)}$ – $50$ mV or when $V_{CC}$ drops to GND) | See Figure 19 | 40 | | μs | | V <sub>CC_GH</sub> | Level that $V_{CC}$ can glitch down to, but not cause a functional disruption when $V_{CC\_GW}$ = 1 $\mu s$ | See Figure 20 | | 1 | 2 V | | V <sub>CC_GW</sub> | Glitch width that will not cause a functional disruption when $V_{\text{CC\_GH}} = 0.5 \times V_{\text{CC}}$ | See Figure 20 | | 1 | 0 µs | | V <sub>PORF</sub> | Voltage trip point of POR on falling V <sub>CC</sub> | See Figure 21 | 0.8 | 1.2 | 5 V | | $V_{PORR}$ | Voltage trip point of POR on rising V <sub>CC</sub> | See Figure 21 | 1.05 | 1 | 5 V | <sup>(1)</sup> All supply sequencing and ramp rate values are measured at $T_A = 25^{\circ}C$ Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width $(V_{CC\_GW})$ and height $(V_{CC\_GH})$ are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 20 and Table 2 provide more information on how to measure these specifications. Figure 20. Glitch Width and Glitch Height $V_{POR}$ is critical to the power-on reset. $V_{POR}$ is the voltage level at which the reset condition is released and all the registers and the $I^2C/SMBus$ state machine are initialized to their default states. The value of $V_{POR}$ differs based on the $V_{CC}$ being lowered to or from 0. Figure 21 and Table 2 provide more details on this specification. 20 #### 12 Layout ## 12.1 Layout Guidelines For PCB layout of the TCA9546A, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. It is common to have a dedicated ground plane on an inner layer of the board and pins that are connected to ground should have a low-impedance path to the ground plane in the form of wide polygon pours and multiple vias. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. In an application where voltage translation is not required, all $V_{DPUX}$ voltages and $V_{CC}$ could be at the same potential and a single copper plane could connect all of pull-up resistors to the appropriate reference voltage. In an application where voltage translation is required, $V_{DPUM}$ , $V_{DPU0}$ , $V_{DPU1}$ , $V_{DPU2}$ , and $V_{DPU3}$ may all be on the same layer of the board with split planes to isolate different voltage potentials. To reduce the total I<sup>2</sup>C bus capacitance added by PCB parasitics, data lines (SCn and SDn) should be a short as possible and the widths of the traces should also be minimized (e.g. 5-10 mils depending on copper weight). #### 12.2 Layout Example ## 13 器件和文档支持 ## 13.1 商标 All trademarks are the property of their respective owners. ## 13.2 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 13.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 ## 14 机械封装和可订购信息 以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 如需本数据表的浏览器版本,请查阅左侧的导航栏 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 德州仪器半导体技术(上海)有限公司 ## PACKAGE OPTION ADDENDUM 23-Apr-2015 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | TCA9546ADR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TCA9546A | Samples | | TCA9546APWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PW546A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 23-Apr-2015 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 23-Apr-2015 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Ī | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------------------------------------------------------|---|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | | l | TCA9546ADR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | TCA9546ADR SOIC D 16 2500 330.0 16.4 6.5 10.3 2.1 8.0 16.0 Q1 | | TCA9546APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 23-Apr-2015 #### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------| | Ī | TCA9546ADR | SOIC | D | 16 | 2500 | 367.0 | 367.0 | 38.0 | | Ī | TCA9546APWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. PW (R-PDSO-G16) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司