

Is Now Part of



# **ON Semiconductor**®

# To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="https://www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="https://www.onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized applications, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an equif prese

FAIRCHILD

SEMICONDUCTOR

# T974

# MM74HCT373 • MM74HCT374 3-STATE Octal D-Type Latch • 3-STATE Octal D-Type Flip-Flop

## **General Description**

The MM74HCT373 octal D-type latches and MM74HCT374 Octal D-type flip flops advanced silicon-gate CMOS technology, which provides the inherent benefits of low power consumption and wide power supply range, but are LS-TTL input and output characteristic & pin-out compatible. The 3-STATE outputs are capable of driving 15 LS-TTL loads. All inputs are protected from damage due to static discharge by internal diodes to  $V_{CC}$  and ground.

When the MM74HCT373 LATCH ENABLE input is HIGH, the Q outputs will follow the D inputs. When the LATCH ENABLE goes LOW, data at the D inputs will be retained at the outputs until LATCH ENABLE returns HIGH again. When a high logic level is applied to the OUTPUT CON-TROL input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The MM74HCT374 are positive edge triggered flip-flops. Data at the D inputs, meeting the setup and hold time requirements, are transferred to the Q outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.

# Features

TTL input characteristic compatible

February 1984

Revised May 2005

- Typical propagation delay: 20 ns
- Low input current: 1 μA maximum
- Low quiescent current: 80 μA maximum
- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads

Ordering Code:

| 0                        |                         |                                                                             |
|--------------------------|-------------------------|-----------------------------------------------------------------------------|
| Order Number             | Package Number          | Package Descriptions                                                        |
| MM74HCT373WM             | M20B                    | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| MM74HCT373SJ             | M20D                    | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| MM74HCT373MTC            | MTC20                   | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |
| MM74HCT373N              | N20A                    | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide      |
| MM74HCT374WM             | M20B                    | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| MM74HCT374SJ             | M20D                    | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| MM74HCT374MTC            | MTC20                   | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |
| MM74HCT374N              | N20A                    | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide      |
| Devices also suchable in | Trans and Deal Orasiful |                                                                             |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

www.fairchildsemi.com

MM74HCT373 • MM74HCT374 3-STATE Octal D-Type Latch • 3-STATE Octal D-Type Flip-Flop





# **Truth Tables**

| MM74HCT373 |     |   |                |  |  |  |  |
|------------|-----|---|----------------|--|--|--|--|
| Output     | 373 |   |                |  |  |  |  |
| Control    |     |   | Output         |  |  |  |  |
| L          | Н   | Н | Н              |  |  |  |  |
| L          | Н   | L | L              |  |  |  |  |
| L          | L   | х | Q <sub>0</sub> |  |  |  |  |
| н          | Х   | Х | Z              |  |  |  |  |

 $\label{eq:constraint} \begin{array}{c} \label{eq:constraint} H = HIGH Level \\ L = LOW Level \\ Q_0 = Level of output before steady-state input conditions were established. \\ Z = High Impedance \end{array}$ 

### MM74HCT374

| Output<br>Control | Clock | Data | Output<br>(374) |
|-------------------|-------|------|-----------------|
| L                 | 1     | Н    | H               |
| L                 | 1     | L    | L               |
| L                 | L     | х    | Q <sub>0</sub>  |
| н                 | Х     | Х    | Z               |

 $\label{eq:constraint} \begin{array}{|c|c|c|} \hline & & & \\ \end{tabular} H = HIGH Level \\ L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tabular} L = LOW Level \\ \hline & & \\ \end{tab$ established.



# Absolute Maximum Ratings(Note 1) (Note 2)

| Supply Voltage (V <sub>CC</sub> )                        | -0.5 to +7.0V                 |
|----------------------------------------------------------|-------------------------------|
| DC Input Voltage (V <sub>IN</sub> )                      | –1.5 to V <sub>CC</sub> +1.5V |
| DC Output Voltage (V <sub>OUT</sub> )                    | –0.5 to V <sub>CC</sub> +0.5V |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> ) | ±20 mA                        |
| DC Output Current, per pin (I <sub>OUT</sub> )           | ±35 mA                        |
| DC $V_{CC}$ or GND Current, per pin (I <sub>CC</sub> )   | ±70 mA                        |
| Storage Temperature Range (T <sub>STG</sub> )            | -65°C to +150°C               |
| Power Dissipation (P <sub>D</sub> )                      |                               |
| (Note 3)                                                 | 600 mW                        |
| S.O. Package only                                        | 500 mW                        |
| Lead Temperature (T <sub>L</sub> )                       |                               |
| (Soldering 10 seconds)                                   | 260°C                         |
|                                                          |                               |

# Recommended Operating Conditions

|                                                                         | Min       | Max       | Units   |  |
|-------------------------------------------------------------------------|-----------|-----------|---------|--|
| Supply Voltage (V <sub>CC</sub> )                                       | 4.5       | 5.5       | V       |  |
| DC Input or Output Voltage                                              | 0         | $V_{CC}$  | V       |  |
| (V <sub>IN</sub> , V <sub>OUT</sub> )                                   |           |           |         |  |
| Operating Temperature Range $(T_A)$                                     | -40       | +85       | °C      |  |
| Input Rise or Fall Times                                                |           |           |         |  |
| (t <sub>r</sub> , t <sub>f</sub> )                                      |           | 500       | ns      |  |
| Note 1: Absolute Maximum Ratings are those age to the device may occur. | values be | eyond whi | ch dam- |  |
|                                                                         |           |           |         |  |

Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation temperature derating — plastic "N" package: – 12 mW/°C from 65°C to 85°C.

# **DC Electrical Characteristics**

## $V_{CC} = 5V \pm$ 10% (unless otherwise specified)

| Symbol          | Parameter          | Conditions                                          | $T_A = 25^{\circ}C$ |                       | $T_A = -40$ to $85^{\circ}C$ | $T_A = -55$ to $125^{\circ}C$ | Units |
|-----------------|--------------------|-----------------------------------------------------|---------------------|-----------------------|------------------------------|-------------------------------|-------|
| Symbol          | Farameter          | Conditions                                          | Тур                 |                       | Guaranteed Li                | mits                          | Units |
| V <sub>IH</sub> | Minimum HIGH Level |                                                     |                     | 2.0                   | 2.0                          | 2.0                           | V     |
|                 | Input Voltage      |                                                     |                     | 2.0                   | 2.0                          | 2.0                           | v     |
| VIL             | Maximum LOW Level  |                                                     |                     | 0.8                   | 0.8                          | 0.8                           | V     |
|                 | Input Voltage      |                                                     |                     | 0.8                   | 0.8                          | 0.8                           | v     |
| V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH} \text{ or } V_{IL}$                |                     |                       |                              |                               |       |
|                 | Output Voltage     | I <sub>OUT</sub>   = 20 μA                          | V <sub>CC</sub>     | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.1        | V <sub>CC</sub> - 0.1         | V     |
|                 |                    | $ I_{OUT}  = 6.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 4.2                 | 3.98                  | 3.84                         | 3.7                           | V     |
|                 |                    | $ I_{OUT}  = 7.2 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 5.7                 | 4.98                  | 4.84                         | 4.7                           | V     |
| V <sub>OL</sub> | Maximum LOW Level  | $V_{IN} = V_{IH} \text{ or } V_{IL}$                |                     |                       |                              |                               |       |
|                 | Voltage            | I <sub>OUT</sub>   = 20 μA                          | 0                   | 0.1                   | 0.1                          | 0.1                           | V     |
|                 |                    | $ I_{OUT}  = 6.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 0.2                 | 0.26                  | 0.33                         | 0.4                           | V     |
|                 |                    | $ I_{OUT}  = 7.2 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 0.2                 | 0.26                  | 0.33                         | 0.4                           | V     |
| I <sub>IN</sub> | Maximum Input      | $V_{IN} = V_{CC}$ or GND,                           |                     | ±0.1                  | 10                           | 11.0                          | •     |
|                 | Current            | V <sub>IH</sub> or V <sub>IL</sub>                  |                     | ±0.1                  | ±1.0                         | ±1.0                          | μA    |
| I <sub>OZ</sub> | Maximum 3-STATE    | $V_{OUT} = V_{CC} \text{ or } GND$                  |                     |                       |                              |                               |       |
|                 | Output Leakage     | Enable = V <sub>IH</sub> or VIL                     |                     | ±0.5                  | ±5.0                         | ±10                           | μA    |
|                 | Current            |                                                     |                     |                       |                              |                               |       |
| I <sub>CC</sub> | Maximum Quiescent  | $V_{IN} = V_{CC}$ or GND                            |                     | 8.0                   | 80                           | 160                           | μA    |
|                 | Supply Current     | $I_{OUT} = 0 \ \mu A$                               |                     | 0.0                   | 80                           | 160                           | μΑ    |
|                 |                    | V <sub>IN</sub> = 2.4V or 0.5V (Note 4)             |                     | 1.0                   | 1.3                          | 1.5                           | mA    |

Note 4: Measured per pin. All others tied to  $\mathsf{V}_{\mathsf{CC}}$  or ground.

|                                     | $\times$ V <sub>CC</sub> = 5.0V, t <sub>r</sub> = t <sub>f</sub> = 6 ns T <sub>A</sub> = 25°C (u | mess otherwise specified)                          |     |                     |       |
|-------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|---------------------|-------|
| Symbol                              | Parameter                                                                                        | Conditions                                         | Тур | Guaranteed<br>Limit | Units |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>Data to Output                                                      | C <sub>L</sub> = 45 pF                             | 18  | 25                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>Latch Enable to Output                                              | С <sub>L</sub> = 45 рF                             | 21  | 30                  | ns    |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Enable Propagation Delay<br>Control to Output                                            | $C_L = 45 \text{ pF}$<br>$R_L = 1 \text{ k}\Omega$ | 20  | 28                  | ns    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Disable Propagation Delay<br>Control to Output                                           | $C_L = 5 \text{ pF}$<br>$R_L = 1 \text{ k}\Omega$  | 18  | 25                  | ns    |
| t <sub>W</sub>                      | Minimum Clock Pulse Width                                                                        |                                                    |     | 16                  | ns    |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock                                                                 |                                                    | 1   | 5                   | ns    |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data                                                                  |                                                    |     | 10                  | ns    |

# **AC Electrical Characteristics**

MM74HCT373: V\_{CC} = 5.0V  $\pm$  10%,  $t_{f}$  =  $t_{f}$  = 6 ns (unless otherwise specified)

| Symbol                              | Parameter                        | Conditions              | T <sub>A</sub> =      | 25°C | T <sub>A</sub> =-40 to 85°C | T <sub>A</sub> =-55 to 125°C | Units   |
|-------------------------------------|----------------------------------|-------------------------|-----------------------|------|-----------------------------|------------------------------|---------|
| Symbol                              |                                  |                         | Typ Guaranteed Limits |      |                             | imits                        | - Onits |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation              | C <sub>L</sub> = 50 pF  | 22                    | 30   | 37                          | 45                           | ns      |
|                                     | Delay Data to Output             | C <sub>L</sub> = 150 pF | 30                    | 40   | 50                          | 60                           | ns      |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay        | C <sub>L</sub> = 50 pF  | 25                    | 35   | 44                          | 53                           | ns      |
|                                     | Latch Enable to Output           | C <sub>L</sub> = 150 pF | 32                    | 45   | 56                          | 68                           | ns      |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Enable Propagation       | C <sub>L</sub> = 50 pF  | 21                    | 30   | 37                          | 45                           | ns      |
|                                     | Delay Control to Output          | C <sub>L</sub> = 150 pF | 30                    | 40   | 50                          | 60                           | ns      |
|                                     |                                  | $R_L = 1 k\Omega$       |                       |      |                             |                              |         |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Disable Propagation      | C <sub>L</sub> = 50 pF  | 21                    | 30   | 37                          | 45                           | ns      |
|                                     | Delay Control to Output          | $R_L = 1 k\Omega$       |                       |      |                             |                              |         |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Rise              | C <sub>L</sub> = 50 pF  | 8                     | 12   | 15                          | 18                           | ns      |
|                                     | and Fall Time                    |                         |                       |      |                             |                              |         |
| t <sub>W</sub>                      | Minimum Clock Pulse Width        |                         |                       | 16   | 20                          | 24                           | ns      |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock |                         |                       | 5    | 6                           | 8                            | ns      |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data  |                         |                       | 10   | 13                          | 20                           | ns      |
| CIN                                 | Maximum Input Capacitance        |                         |                       | 10   | 10                          | 10                           | pF      |
| C <sub>OUT</sub>                    | Maximum Output Capacitance       |                         |                       | 20   | 20                          | 20                           | pF      |
| C <sub>PD</sub>                     | Power Dissipation Capacitance    | $OC = V_{CC}$           |                       | 5    |                             |                              | pF      |
|                                     | (Note 5)                         | OC = GND                |                       | 52   |                             |                              | pF      |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} V_{CC} 2 f + I_{CC} V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} V_{CC} 2 f + I_{CC} V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} V_{CC} 2 f + I_{CC} V_{CC}$ .

# **AC Electrical Characteristics**

| Symbol                              | Parameter                                              | Conditions                                         | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|--------------------------------------------------------|----------------------------------------------------|-----|---------------------|-------|
| MAX                                 | Maximum Clock Frequency                                |                                                    | 50  | 30                  | MHz   |
| PHL, <sup>t</sup> PLH               | Maximum Propagation Delay<br>to Output                 | C <sub>L</sub> = 45 pF                             | 20  | 32                  | ns    |
| PZH, <sup>t</sup> PZL               | Maximum Enable Propagation Delay<br>Control to Output  | $C_L = 45 \text{ pF}$<br>$R_L = 1 \text{ k}\Omega$ | 19  | 28                  | ns    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Disable Propagation Delay<br>Control to Output | $C_L = 5 \text{ pF}$<br>$R_L = 1 \text{ k}\Omega$  | 17  | 25                  | ns    |
| w                                   | Minimum Clock Pulse Width                              |                                                    |     | 20                  | ns    |
| s                                   | Minimum Setup Time Data to Clock                       |                                                    |     | 5                   | ns    |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data                        |                                                    |     | 16                  | ns    |

# **AC Electrical Characteristics**

MM74HCT374: V\_{CC} = 5.0V  $\pm$  10%,  $t_{f}$  =  $t_{f}$  = 6 ns (unless otherwise specified)

| Symbol                              | Parameter                        | Conditions              | T <sub>A</sub> = | 25°C | $T_A = -40$ to $85^{\circ}C$ | $T_A = -55$ to $125^{\circ}C$ | Units |
|-------------------------------------|----------------------------------|-------------------------|------------------|------|------------------------------|-------------------------------|-------|
| Symbol                              | i di di litte                    | Conditions              | Тур              |      | Guaranteed L                 | imits                         | Units |
| f <sub>MAX</sub>                    | Maximum Clock Frequency          |                         |                  | 30   | 24                           | 20                            | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay        | C <sub>L</sub> = 50 pF  | 22               | 36   | 45                           | 48                            | ns    |
|                                     | to Output                        | C <sub>L</sub> = 150 pF | 30               | 46   | 57                           | 69                            | ns    |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Enable Propagation       | C <sub>L</sub> = 50 pF  | 21               | 30   | 37                           | 45                            | ns    |
|                                     | Delay Control to Output          | C <sub>L</sub> = 150 pF | 30               | 40   | 50                           | 60                            | ns    |
|                                     |                                  | $R_L = 1 k\Omega$       |                  |      |                              |                               |       |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Disable Propagation      | C <sub>L</sub> = 50 pF  | 21               | 30   | 37                           | 45                            | ns    |
|                                     | Delay Control to Output          | $R_L = 1 k\Omega$       |                  |      |                              |                               |       |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Rise              | C <sub>L</sub> = 50 pF  | 8                | 12   | 15                           | 18                            | ns    |
|                                     | and Fall Time                    |                         |                  |      |                              |                               |       |
| t <sub>W</sub>                      | Minimum Clock Pulse Width        |                         |                  | 16   | 20                           | 24                            | ns    |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock |                         |                  | 20   | 25                           | 30                            | ns    |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data  |                         |                  | 5    | 5                            | 5                             | ns    |
| CIN                                 | Maximum Input Capacitance        |                         |                  | 10   | 10                           | 10                            | pF    |
| C <sub>OUT</sub>                    | Maximum Output Capacitance       |                         |                  | 20   | 20                           | 20                            | pF    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance    | $OC = V_{CC}$           |                  | 5    |                              |                               | pF    |
|                                     | (Note 6)                         | OC = GND                |                  | 58   |                              |                               | pF    |

Note 6:  $C_{PD}$  determines the no load power consumption,  $P_D = C_{PD} V_{CC} 2 f + I_{CC} V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} V_{CC} f + I_{CC}$ .









ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor haves against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly ori indirectly, any claim of personal injury or death

### PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC