# SiI9535 Port Processor Data Sheet October 2013 #### **Copyright Notice** Copyright © 2012-2013 Silicon Image, Inc. All rights reserved. The contents of these materials contain proprietary and confidential information (including trade secrets, copyright, and other Intellectual Property interests) of Silicon Image, Inc. or its affiliates. All rights are reserved and contents, (in whole or in part) may not be reproduced, downloaded, disseminated, published, or transferred in any form or by any means, except with the prior written permission of Silicon Image, Inc. or its affiliates. You may not use these materials except only for your bona fide non-commercial evaluation of your potential purchase of products and/or services from Silicon Image or its affiliates; and only in connection with your purchase of products or services from Silicon Image or its affiliates, and only in accordance with the terms and conditions stipulated. Copyright infringement is a violation of federal law subject to criminal and civil penalties. You have no right to copy, modify, transfer, sublicense, publicly display, create derivative works of, distribute these materials, or otherwise make these materials available, in whole or in part, to any third party. #### **Patents** The subject matter described herein may contain one or more inventions claimed in patents or patents pending owned by Silicon Image, Inc. or its affiliates. ### Trademark Acknowledgment Silicon Image<sup>®</sup>, the Silicon Image logo, Instaport<sup>®</sup>, the Instaport logo, InstaPrevue<sup>®</sup>, Simplay<sup>®</sup>, Simplay HD<sup>®</sup>, and UltraGig<sup>TM</sup> are trademarks or registered trademarks of Silicon Image, Inc. in the United States or other countries. HDMI<sup>®</sup> and the HDMI logo with High-Definition Multimedia Interface are trademarks or registered trademarks of, and are used under license from, HDMI Licensing, LLC. in the United States or other countries. MHL® and the MHL logo are trademarks or registered trademarks of, and are used under license from, MHL, LLC. in the United States or other countries. WirelessHD<sup>®</sup>, the WirelessHD logo, WiHD<sup>®</sup> and the WiHD logo are trademarks, registered trademarks or service marks of SiBeam, Inc. in the United States or other countries. HDMI Licensing, LLC; MHL, LLC; Simplay Labs, LLC; and SiBeam, Inc. are wholly owned subsidiaries of Silicon Image, Inc. All other trademarks and registered trademarks are the property of their respective owners in the United States or other countries. The absence of a trademark symbol does not constitute a waiver of Silicon Image's trademarks or other intellectual property rights with regard to a product name, logo or slogan. #### **Export Controlled Document** This document contains information subject to the Export Administration Regulations. Transfer of this information by any means to a foreign destination may require a license. Transfer of this information to any Group E:1 or foreign national thereof (whether in the U.S. or abroad) requires an export license or other approval from the U.S. Department of Commerce. For more information, contact the Silicon Image Director of Global Trade Compliance. #### **Further Information** To request other materials, documentation, and information, contact your local Silicon Image, Inc. sales office or visit the Silicon Image, Inc. web site at <a href="https://www.siliconimage.com">www.siliconimage.com</a>. #### **Revision History** | Revision | Date | Comment | |----------|---------|----------------------------------| | A | 9/2013 | First production release. | | В | 10/2013 | Support for 4K @ 50/60 Hz added. | # **Table of Contents** | General Description | | |----------------------------------------------------|----| | HDMI Inputs and Output | | | Performance Improvement Features | 1 | | Audio Inputs and Outputs | 2 | | ESD and Latch-up | 2 | | Control Capability | 2 | | Packaging | 2 | | Pin Diagram | 3 | | Functional Description | 4 | | Always-on Section | 4 | | Serial Ports Block | 5 | | Static RAM Block | 5 | | NVRAM Block | 5 | | HDCP Registers Block | 5 | | OTP ROM Block | 5 | | Booting Sequencer | 5 | | Configuration, Status, and Interrupt Control Block | 6 | | Mobile HD Control Block | 6 | | Power Block | 6 | | Power-down Section | 6 | | Input Multiplexer Blocks | 6 | | TMDS Receiver Blocks | 6 | | HDMI, MHL, and InstaPort S Receiver Blocks | 6 | | Video/Audio Splitter Block | 7 | | InstaPrevue Block | 7 | | Stream Mixer Block | 7 | | Video Pattern Generator Block | 7 | | Audio Sampling Rate Converter Block | 8 | | On-screen Display Controller | 8 | | Audio Input Block | 8 | | Audio Output Block | 9 | | Audio Return Channel Input and Output | 9 | | TMDS Transmitter Block | 9 | | Electrical Specifications | | | Absolute Maximum Conditions | 10 | | Normal Operating Conditions | 10 | | DC Specifications | 11 | | AC Specifications | 13 | | Control Signal Timing Specifications | 14 | | Audio Input Timing | 15 | | Audio Output Timing | | | Serial Flash SPI Interface Specifications | 16 | | Timing Diagrams | 17 | | Reset Timing Diagrams | | | I <sup>2</sup> C Timing Diagrams | 17 | | Digital Audio Input Timing | 18 | | Digital Audio Output Timing | 19 | | Pin Descriptions | 21 | | HDMI Receiver and MHL Port Pins | 21 | | HDMI Transmitter Port Pins | 22 | | Audio Pins | 22 | | Configuration Pins | | | Control Pins | 23 | | Crystal Pins | | | DDC I <sup>2</sup> C Pins | 24 | | SPI Interface Pins | 24 | |--------------------------------------------|----| | System Switching Pins | 25 | | Power and Ground Pins | 25 | | Reserved | | | Feature Information | | | Standby and HDMI Port Power Supplies | | | InstaPort S | | | InstaPrevue | 27 | | MHL Receiver | | | 3D Video Formats | 28 | | Design Recommendations | | | Power Supply Decoupling | | | Power Supply Control Timing and Sequencing | | | Package Information | | | ePad Requirements | | | Package Dimensions | | | Marking Specification | | | Ordering Information | | | References | | | Standards Documents | 34 | | Silicon Image Documents | 34 | # **List of Figures** | Figure 1. Typical Application1Figure 2. Pin Diagram2Figure 3. Functional Block Diagram4Figure 4. I²C Control Mode Configuration5Figure 5. Test Point VDDTP for AVDD33 Noise Tolerance Specification11Figure 6. Audio Crystal Schematic15Figure 7. Conditions for Use of RESET_N17Figure 8. RESET_N Minimum Timing17Figure 9. I²C Data Valid Delay, Driving Read Cycle Data17Figure 10. I²S Input Timing18Figure 11. S/PDIF Input Timing18Figure 12. I²S Output Timing19Figure 13. S/PDIF Output Timing19Figure 14. MCLK Timing19Figure 15. SPI Flash Memory Timing20Figure 17. Decoupling and Bypass Schematic Diagram26Figure 18. Decoupling and Bypass Capacitor Placement36Figure 19. Package Diagram36Figure 20. Marking Diagram37Figure 20. Marking Diagram36 | Figure 1. Typical Application | 1 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----| | Figure 4. I*C Control Mode Configuration | Figure 2. Pin Diagram | 3 | | Figure 4. I*C Control Mode Configuration | Figure 3. Functional Block Diagram | 4 | | Figure 5. Test Point VDDTP for AVDD33 Noise Tolerance Specification | Figure 4. I <sup>2</sup> C Control Mode Configuration | 5 | | Figure 6. Audio Crystal Schematic | | | | Figure 7. Conditions for Use of RESET_N | Figure 6. Audio Crystal Schematic | 15 | | Figure 8. RESET_N Minimum Timing17Figure 9. I²C Data Valid Delay, Driving Read Cycle Data17Figure 10. I²S Input Timing18Figure 11. S/PDIF Input Timing18Figure 12. I²S Output Timing19Figure 13. S/PDIF Output Timing19Figure 14. MCLK Timing19Figure 15. SPI Flash Memory Timing20Figure 16. Standby Power Supply Diagram20Figure 17. Decoupling and Bypass Schematic Diagram30Figure 18. Decoupling and Bypass Capacitor Placement30Figure 19. Package Diagram30 | Figure 7. Conditions for Use of RESET_N | 17 | | Figure 9. I²C Data Valid Delay, Driving Read Cycle Data17Figure 10. I²S Input Timing18Figure 11. S/PDIF Input Timing18Figure 12. I²S Output Timing19Figure 13. S/PDIF Output Timing19Figure 14. MCLK Timing19Figure 15. SPI Flash Memory Timing20Figure 16. Standby Power Supply Diagram20Figure 17. Decoupling and Bypass Schematic Diagram30Figure 18. Decoupling and Bypass Capacitor Placement30Figure 19. Package Diagram32 | | | | Figure 10. I²S Input Timing18Figure 11. S/PDIF Input Timing18Figure 12. I²S Output Timing19Figure 13. S/PDIF Output Timing19Figure 14. MCLK Timing19Figure 15. SPI Flash Memory Timing20Figure 16. Standby Power Supply Diagram26Figure 17. Decoupling and Bypass Schematic Diagram30Figure 18. Decoupling and Bypass Capacitor Placement30Figure 19. Package Diagram30 | | | | Figure 11. S/PDIF Input Timing | Figure 10. I <sup>2</sup> S Input Timing | 18 | | Figure 13. S/PDIF Output Timing19Figure 14. MCLK Timing19Figure 15. SPI Flash Memory Timing20Figure 16. Standby Power Supply Diagram26Figure 17. Decoupling and Bypass Schematic Diagram30Figure 18. Decoupling and Bypass Capacitor Placement30Figure 19. Package Diagram30 | Figure 11. S/PDIF Input Timing | 18 | | Figure 13. S/PDIF Output Timing19Figure 14. MCLK Timing19Figure 15. SPI Flash Memory Timing20Figure 16. Standby Power Supply Diagram26Figure 17. Decoupling and Bypass Schematic Diagram30Figure 18. Decoupling and Bypass Capacitor Placement30Figure 19. Package Diagram30 | Figure 12. I <sup>2</sup> S Output Timing | 19 | | Figure 14. MCLK Timing | Figure 13. S/PDIF Output Timing | 19 | | Figure 15. SPI Flash Memory Timing20Figure 16. Standby Power Supply Diagram26Figure 17. Decoupling and Bypass Schematic Diagram30Figure 18. Decoupling and Bypass Capacitor Placement30Figure 19. Package Diagram32 | Figure 14. MCLK Timing | 19 | | Figure 16. Standby Power Supply Diagram26Figure 17. Decoupling and Bypass Schematic Diagram30Figure 18. Decoupling and Bypass Capacitor Placement30Figure 19. Package Diagram32 | | | | Figure 17. Decoupling and Bypass Schematic Diagram | | | | Figure 18. Decoupling and Bypass Capacitor Placement | | | | Figure 19. Package Diagram | | | | | | | | | | | # **List of Tables** | Table 1. Pixel Clock Source and Frequency | 7 | |------------------------------------------------------------------------|----| | Table 2. Absolute Maximum Conditions | | | Table 3. Normal Operating Conditions | 10 | | Table 4. Digital I/O DC Specifications | | | Table 5. TMDS Input DC Specifications - HDMI Mode | | | Table 6. TMDS Input DC Specifications - MHL Mode | 11 | | Table 7. TMDS Output DC Specifications | | | Table 8. Single Mode Audio Return Channel DC Specifications | | | Table 9. S/PDIF Input Port DC Specifications | | | Table 10. CBUS DC Specifications | | | Table 11. Power Requirements | 13 | | Table 12. TMDS Input Timing AC Specifications - HDMI Mode | 13 | | Table 13. TMDS Input Timing AC Specifications - MHL Mode | 13 | | Table 14. TMDS Output Timing AC Specifications | 13 | | Table 15. Single Mode Audio Return Channel AC Specifications | 14 | | Table 16. CBUS AC Specifications | 14 | | Table 17. Control Signal Timing Specifications | 14 | | Table 18. Audio Crystal Frequency | 14 | | Table 19. S/PDIF Input Port AC Specifications | 15 | | Table 20. I <sup>2</sup> S Input Port AC Specifications | 15 | | Table 21. I <sup>2</sup> S Output Port AC Specifications | 15 | | Table 22. S/PDIF Output Port AC Specifications | | | Table 23. Serial Flash AC Specifications | 16 | | Table 24. Description of Power Modes | | | Table 25. Supported Conditions of Main Video and InstaPreview Displays | 27 | | Table 26. Supported 3D Video Formats | 29 | | Table 27. Referenced Documents | | | Table 28. Standards Groups Contact Information | 34 | | Table 29. Silicon Image Publications | 34 | # **General Description** The Silicon Image SiI9535 Port Processor is the latest HDMI<sup>®</sup> port processor targeted at Audio Video Receiver (AVR), Home Theater in a Box (HTiB), and Soundbar applications. The port processor features InstaPort<sup>TM</sup> S and InstaPrevue<sup>TM</sup> technologies, Mobile High-definition Link 2.1 (MHL<sup>®</sup>), 300 MHz HDMI, On-screen Display (OSD), and Audio Return Channel (ARC). MHL allows the user to attach a device to the HTiB or soundbar and view high-definition content while the mobile device battery is charging. MHL 2.1 supports 3D and PackedPixel Mode (PPM) in SiI9535 port processor and is supported on two input ports. The SiI9535 port processor offers an extensive set of audio features, including audio extraction and insertion. Multi-channel audio from the active HDMI input can be extracted and sent to the audio output port. Additionally, a 2-channel PCM or bitstream audio from an audio DSP or an SoC can be inserted and sent to the HDMI output. The SiI9535 port processor supports an ARC transceiver that is configurable as either receiver or transmitter. As an ARC receiver in an AVR or HTiB design, the HDMI transceiver output can receive an ARC signal from a Digital Television (DTV). The ARC channel is configurable as an ARC transmitter, and data from S/PDIF can be routed to the ARC transmitter. ## **HDMI Inputs and Output** - Four 300 MHz HDMI input ports and one output port - 3.0 Gb/s TMDS<sup>TM</sup> cores - HDMI, MHL, HDCP 1.4, and DVI compatible - Supports video resolutions up to 8-bit 4K @ 25/30 Hz, 12-bit 1080p @ 60 Hz, or 12-bit 720p/1080i @ 120 Hz - HDMI 2.0 Specification format supports 4K @ 50/60 Hz (when Pixel Encoding method is YCbCr 4:2:0 and OSD and InstaPrevue are disabled). - Supports all the mandatory and some optional 3D formats up to 300 MHz - Supports up to 1080p @ 60 Hz on two MHL input ports - Supports 3D video in MHL mode - Preprogrammed with HDCP keys - Repeater function supports up to 127 devices ## **Performance Improvement Features** - InstaPort S viewing technology reduces port switching time to less than one second - InstaPrevue technology provides a Picture-in-Picture (PIP) preview of connected source devices - AVI, Audio InfoFrame, and video input resolution detection for all input ports, accessible port-by-port - Hardware-based HDCP error detection and recovery minimizes firmware intervention - Automatic output mute and unmute based on link stability, such as cable connect/detach Figure 1. Typical Application ## **Audio Inputs and Outputs** - S/PDIF input and output support PCM and compressed audio formats up to 192 kHz, such as Dolby<sup>®</sup> TrueHD, DTS-HD Master Audio<sup>TM</sup>, Dolby<sup>®</sup> Digital and AC-3 - DSD output supports Super Audio CD applications, up to six channels - I<sup>2</sup>S outputs support PCM and DVD-audio output, up to eight channels at 192 kHz - I<sup>2</sup>S inputs support PCM and DVD-audio input, up to two channels at 192 kHz - High bitrate audio output support, such as DTS-HD Master Audio and Dolby TrueHD - Sample Rate Converter (SRC) supports down sampling 2:1 and 4:1 - One ARC input or output support ## **ESD** and Latch-up Conforming to JEDEC standards ## **Control Capability** - Individual control of Hot Plug Detect (HPD) for every input port - Achieved through the local I<sup>2</sup>C bus ## **Packaging** • 100-pin, 14 mm × 14 mm, 0.5 mm pitch TQFP package with enhanced pad (ePad) # Pin Diagram Figure 2 shows the pin assignments of the SiI9535 port processor. The Pin Descriptions section beginning on page 21 describes the pin functions. The package is a 100-pin 14 mm $\times$ 14 mm, 0.5 mm pitch TQFP with ePad, which *must* be connected to ground. Figure 2. Pin Diagram # **Functional Description** Figure 3 shows the functional block diagram of the SiI9535 port processor. Figure 3. Functional Block Diagram ## **Always-on Section** The Always-on section contains the low-speed control circuits of the HDMI connection, and includes the I<sup>2</sup>C interfaces, internal memory blocks, and the registers that control the blocks of the Always-on section. #### **Serial Ports Block** The Serial Ports block provides five I<sup>2</sup>C serial interfaces: four DDC ports to communicate with the HDMI or DVI hosts, and one local I<sup>2</sup>C port for initialization and control by a local microcontroller in the AVR or display. Each interface is 5 V tolerant. Figure 4 shows the connection of the local I<sup>2</sup>C port to the system microcontroller. Figure 4. I<sup>2</sup>C Control Mode Configuration The four DDC interfaces (DDC 0–3) on the SiI9535 port processor are slave interfaces that can run up to 400 kHz. Each interface connects to one E-DDC bus and is used to read the integrated EDID and HDCP authentication information. The port is accessible on the E-DDC bus at device addresses 0xA0 for EDID, and 0x74 for HDCP control. The transmitter DDC master controller supports accessing HDCP and EDID up to 100 kHz. Local I<sup>2</sup>C can also access the transmitter DDC bus in bypass mode in which case the local I<sup>2</sup>C clock becomes the clock source. #### Static RAM Block The Static RAM (SRAM) block contains 1792 bytes of RAM. Each port is allocated a 256-byte block for DDC; this allows all ports to be read simultaneously from four different sources connected to the SiI9535 device. 640 bytes are available for the Key Selection Vectors (KSV), while 128 bytes are used for the auto-boot feature. Every EDID and SHA KSV has an offset location. The SRAM can be written to and read from using the local I<sup>2</sup>C interface and also read through the DDC interface. The memory can be read through the DDC interface using only 5 V power from the HDMI connector. #### **NVRAM Block** The port processor contains 512 bytes of NVRAM. Of these, 256 bytes are used to store common EDID data that is used by each of the ports, 128 bytes are used by the auto-boot feature, and 128 bytes are unused. Both NVRAM EDID data and NVRAM auto-boot data should be initialized by software, using the local I<sup>2</sup>C bus at least once during the time of manufacture. ## **HDCP Registers Block** The HDCP Registers block controls the necessary logic to decrypt the incoming audio and video data. The decryption process is controlled entirely by the host-side microcontroller using a set sequence of register reads and writes through the local I<sup>2</sup>C channel. The decryption process uses preprogrammed HDCP keys and a Key Selection Vector (KSV) stored in the on-chip nonvolatile memory. #### **OTP ROM Block** The receiver One-time Programmable (OTP) ROM block is programmed at the factory and contains the preprogrammed HDCP keys. System manufacturers do not need to purchase key sets from Digital Content Protection, LLC. Silicon Image handles all purchasing, programming, and security for the HDCP keys. The preprogrammed HDCP keys provide the highest level of security possible, as keys cannot be read out of the device after they are programmed. ### **Booting Sequencer** The Booting Sequencer boots up the required data, such as EDID, initial HPD status, and MHL port selection from NVRAM during power on. ## Configuration, Status, and Interrupt Control Block The Configuration, Status, and Interrupt Control Registers block contains the registers required for configuring and managing the features of the SiI9535 port processor. The registers are used to perform audio, video, and auxiliary format processing. The registers are also used for HDMI InfoFrame packet format and power-down control. The registers are accessible from the local I<sup>2</sup>C port. This block also handles interrupt operation. #### Mobile HD Control Block The Mobile HD Control block handles MHL DDC control. This block handles CBUS conversion to DDC signals for accessing the EDID and HDCP interface blocks. #### **Power Block** The Power Block features an analog power multiplexer with inputs from the +5 V power from the R[0–3]PWR5V and the SBVCC5V sources. The output of the analog power multiplexer supplies power to the Always-on section. #### **Power-down Section** The Power-down section contains the HDMI high-speed data paths, including the analog TMDS input and output blocks and the digital logic for HDMI data and HDCP processing. ## **Input Multiplexer Blocks** There are five Input Multiplexer blocks in the Power-down section. Blocks A and B are 4:1 Input Multiplexers, while Blocks C, D and E are 2:1 Input Multiplexers. Input Multiplexer Block A selects one of the four TMDS inputs and sends it to the main pipe while Input Multiplexer Block B selects one of the four TMDS inputs and sends it to the roving pipe. The specific function of the multiplexers is determined by whether InstaPort S or InstaPrevue is enabled. In InstaPort S or InstaPrevue modes, Multiplexer Block A selects the active input and sends it to the main pipe for processing. Multiplexer Block B sequentially selects one of the three inactive inputs and sends it to the InstaPort S or InstaPrevue blocks for processing. Input Multiplexer Block C selects either main pipe or video pattern generator source and sends it to HDMI output transmitter. Input Multiplexer Block D selects either the decoded audio stream from the TMDS input to main pipe, or the roving pipe, and sends it to Audio Output block. Input Multiplexer Block E selects either the inserted audio, or the audio coming from the Multiplexer Block D, and sends it to the transmitter. #### TMDS Receiver Blocks The TMDS Receiver blocks, defined as Port 0, Port 1, Port 2, and Port 3, are terminated separately, equalized under the control of the receiver digital block, and controlled by the local I<sup>2</sup>C bus. Input data is oversampled by five to enable the downstream DPLL block to capture the most stable signal. #### HDMI, MHL, and InstaPort S Receiver Blocks The HDMI, MHL, and InstaPort S Receiver blocks perform: - Deskewing - Packet analysis - Processing the main pipe and roving pipe - Multiplexing - Repeater functions #### HDCP authentication The SiI9535 device supports four 300 MHz HDMI input ports. MHL can be enabled on any two input ports, by programming a register in the NVRAM. See MHL Receiver section on page 28. ## Video/Audio Splitter Block The Video/Audio Splitter block separates the video and audio data from the TMDS stream for the roving pipe. The video is sent to the InstaPrevue block and the audio is sent to Multiplexer Block D. This can be used in the InstaPrevue Picture-in-Picture (PIP) mode where a single subwindow is displayed on the main video. The audio from the subwindow replaces the audio from the main video before it is sent to the transmitter. #### InstaPrevue Block The InstaPrevue block captures and processes all of the preauthenticated HDMI/DVI/MHL subframe images from the roving pipe. The operating preview mode is configured in this block. #### **Stream Mixer Block** The Stream Mixer block replaces a region of the main port video with a subframe image from the InstaPrevue block. It merges subframes with the main video input at the proper screen locations specified by external software register settings. #### **Video Pattern Generator Block** The Video Pattern Generator (VPG) block supplies one of eight predefined video patterns to the HDMI transmitter. The predefined video patterns are: - Solid red - Solid green - Solid blue - Solid black - Solid white - Ramp - 8 x 6 chessboard - Color bars The resolutions of the video patterns in the RGB color space are: 480p, 576p, 720p @ 50/60 Hz, and 1080p @ 50 Hz video resolutions. An example use of the VPG is to combine the predefined video pattern with an external audio input to create a complete HDMI stream that can be sent out of the HDMI transmitter to a soundbar. The VPG can be used for test purposes during product development. The VPG requires a pixel clock for its operation. The crystal oscillator (XCLK), audio VCO clock, HDMI input clock or roving pipe clock can be used to generate the pixel clock for the VPG. If the crystal oscillator (XCLK) or the audio VCO clock is used as the clock source for the VPG, the frequency of the external audio crystal must be 27 MHz to generate the correct pixel clock frequencies for the VPG. Incorrect pixel clock frequencies are generated if the external audio crystal used is not 27 MHz. The XCLK is generated from the external audio crystal. Table 1 shows the pixel clock source and frequency for the VPG at 480p, 576p, 720p and 1080p video resolutions. Refer to the *SiI9533 and SiI9535 Port Processor Programmer Reference* document (see Table 29 on page 34) for details about configuring the VPG. Table 1. Pixel Clock Source and Frequency | | * * | | | | | | | |------------------|----------------------------------|-----------------------------------------------------|--|--|--|--|--| | Video Resolution | Pixel Clock Source | Pixel Clock Frequency | | | | | | | 480p, 576p | XCLK/Main/Roving Pipe | 27 MHz | | | | | | | 720p @ 50/60 Hz | Audio VCO clock/Main/Roving Pipe | $(27 \text{ MHz}) \cdot (11/4) = 74.25 \text{ MHz}$ | | | | | | | 1080p @ 50/60 Hz | Main/Roving Pipe | 148.5 MHz | | | | | | The audio VCO clock PLL is shared with the audio extraction logic. Therefore, if the audio VCO clock is used for the VPG, the audio extraction mode must be disabled. ## **Audio Sampling Rate Converter Block** The audio Sampling Rate Converter (SRC) block allows the inserted 2-channel PCM audio from the audio port to be downsampled before combining with the HDMI stream from the main pipe and sending to the transmitter. The audio data can be downsampled by a factor of two or four by register control. Conversions from the following frequencies are supported: - 192 kHz to 48 kHz - 176.4 kHz to 44.1 kHz - 96 kHz to 48 kHz - 88.2 kHz to 44.1 kHz ## **On-screen Display Controller** The On-screen Display Controller (OSD) block supports a text-based on-screen display that allows for up to four character-based windows to be overlaid onto the video displayed from the transmitter HDMI output. The OSD supports three font sizes: 12 x 16, 16 x 24 and 24 x 32 pixels, to provide flexibility for choosing the character and icon size in the OSD windows. All HDMI 2D as well as the 3D video formats support OSD as shown in Table 26 on page 29. OSD can be combined on the displayed video along with InstaPrevue windows to form a complete menu system. A 12 kB on-chip RAM stores the OSD font bitmaps and window index information. The OSD memory can be loaded by the host microcontroller through the I<sup>2</sup>C bus or from an external flash memory though the Serial Peripheral Interface (SPI). The SPI supports clock frequencies of 1.6875 MHz, 3.375 MHz, 13.5 MHz and 27 MHz. This interface reads and writes the external flash memory. The host microcontroller can program the external flash memory using I<sup>2</sup>C through the SPI interface. Some of the supported Serial Flash commands are: - WREN Write Enable - CPER Chip Erase - PROG Program ### **Audio Input Block** The Audio Input block supports external audio insertion into the transmitted HDMI streams. The inserted audio to the audio port is 2-channel I<sup>2</sup>S or S/PDIF. Audio port insertion supports the following audio formats: - I<sup>2</sup>S, two channels: PCM, two channels - S/PDIF, IEC 60958 - PCM, two channels - Compressed bitstream: Dolby Digital, Dolby Digital Plus, Dolby Digital EX, Dolby Digital Surround EX DTS, DTS ES The SiI9535 I<sup>2</sup>S audio port insertion requires SCK, WS, and SD0 signals for 2-channel I<sup>2</sup>S. The SiI9535 device supports CTS and N value generation without requiring an MCLK input. The SiI9535 audio port S/PDIF insertion shares the same pin with SD0 of the I<sup>2</sup>S insertion. The function of this pin is configured by software. The audio inserted into the audio port can be combined with the audio dropped HDMI stream from the main pipe and sent to the transmitter. ### **Audio Output Block** The Audio Output block supports audio extraction from the received HDMI/MHL streams. The extracted audio is 8-channel $I^2S$ , 6-channel DSD, or S/PDIF audio. The audio port extraction includes: - I<sup>2</sup>S, eight channels - PCM, up to eight channels - HBR, such as Dolby TrueHD, DTS-HD Master Audio - DSD, six channels - S/PDIF, IEC 60958 - PCM, two channels - Compressed bitstream: Dolby Digital, Dolby Digital Plus, Dolby Digital EX, Dolby Digital Surround EX DTS, DTS ES By default, the audio port is configured for 8-channel I<sup>2</sup>S audio extraction from the main pipe. The SiI9535 port processor I<sup>2</sup>S audio extraction provides MUTEOUT, MCLK, SCK, WS, SD0, SD1, SD2, and SD3 signals for 8-channel I<sup>2</sup>S from the audio port. The SiI9535 port processor audio port I<sup>2</sup>S, DSD, and S/PDIF audio extraction pins are shared. The functions of these pins are configured by software. ## **Audio Return Channel Input and Output** The Audio Return Channel (ARC) feature eliminates an extra cable when it sends audio from an HDMI sink device to an adjacent HDMI source or repeater device. This is done by allowing a single IEC60958-1 audio stream to travel in the opposite direction of the TMDS signal on its own conductor in the HDMI cable. The HDMI sink device implements the ARC transmitter, and the HDMI source or repeater device implements the ARC receiver. The SiI9535 device provides an ARC transceiver channel. The pin can be configured to operate as an ARC transmitter or an ARC receiver. The SiI9535 device designed into an AVR can use the ARC receiver feature. For an ARC transmitter, the ARC transceiver pin is connected to the ARC pin of the connector for the HDMI receiver port that is designated as ARC-capable. For an ARC receiver, the ARC transceiver pin is connected to the ARC pin of the HDMI connector for the transmitter port that is designated as ARC-capable. The SiI9535 device supports only single-mode ARC. #### **TMDS Transmitter Block** The TMDS Transmitter block performs HDCP encryption and 8-to-10-bit TMDS encoding on the data to be transmitted over the HDMI link. The encoded data is sent to the three TMDS differential data lines, along with a TMDS differential clock line. Internal source termination eliminates the use of external R-C components for signal shaping. The internal source termination can be disabled by register settings. # **Electrical Specifications** ### **Absolute Maximum Conditions** **Table 2. Absolute Maximum Conditions** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |------------------|--------------------------------------------|------|-----|---------------|------|-------| | AVDD33 | TMDS Core Supply Voltage | -0.3 | _ | 4.0 | V | 1, 2 | | IOVCC33 | I/O Supply Voltage | -0.3 | _ | 4.0 | V | 1, 2 | | SBVCC5V | 5 V Standby Power Supply Voltage | -0.3 | _ | 5.7 | V | 1, 2 | | R[0-3]PWR5V | 5 V Input from Power Pin of HDMI Connector | -0.3 | _ | 5.7 | V | 1, 2 | | XTALVCC33 | PLL Crystal Oscillator Power | -0.3 | _ | 4.0 | V | 1, 2 | | AVDD10 | TMDS Receiver Core Supply Voltage | -0.3 | _ | 1.5 | V | 1, 2 | | APLL10 | PLL Analog VCC | -0.3 | _ | 1.5 | V | 1, 2 | | CVDD10 | Digital Core Supply Voltage | -0.3 | _ | 1.5 | V | 1, 2 | | TDVDD10 | TMDS Transmitter Core Supply Voltage | -0.3 | _ | 1.5 | V | 1, 2 | | TPVDD10 | TMDS Transmitter Core Supply Voltage | -0.3 | _ | 1.5 | V | 1, 2 | | V <sub>I</sub> | Input Voltage | -0.3 | _ | IOVCC33 + 0.3 | V | 1, 2 | | Vo | Output Voltage | -0.3 | _ | IOVCC33 + 0.3 | V | 1, 2 | | $T_{\mathrm{J}}$ | Junction Temperature | 0 | _ | 125 | °C | _ | | T <sub>STG</sub> | Storage Temperature | -65 | _ | 150 | °C | _ | #### Notes: - 1. Permanent device damage can occur if absolute maximum conditions are exceeded. - 2. Functional operation should be restricted to the conditions described in the Normal Operating Conditions section below. ## **Normal Operating Conditions** The supply voltage noise is measured at test point VDDTP shown in Figure 5 on the next page. The ferrite bead provides filtering of power supply noise. The figure also applies to other VDD pins. **Table 3. Normal Operating Conditions** | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------|--------------------------------------------|------|------|------|------------| | AVDD33 | TMDS Core Supply Voltage | 3.14 | 3.3 | 3.46 | V | | IOVCC33 | I/O Supply Voltage | 3.14 | 3.3 | 3.46 | V | | SBVCC5V | 5 V Standby Power Supply Voltage | 4.5 | 5.0 | 5.5 | V | | R[0-3]PWR5V | 5 V Input from Power Pin of HDMI Connector | 4.5 | 5.0 | 5.5 | V | | XTALVCC33 | PLL Crystal Oscillator Power | 3.14 | 3.3 | 3.46 | V | | AVDD10 | TMDS Receiver Core Supply Voltage | 0.95 | 1.0 | 1.05 | V | | APLL10 | PLL Analog VCC | 0.95 | 1.0 | 1.05 | V | | CVDD10 | Digital Core Supply Voltage | 0.95 | 1.0 | 1.05 | V | | TDVDD10 | TMDS Transmitter Core Supply Voltage | 0.95 | 1.0 | 1.05 | V | | TPVDD10 | TMDS Transmitter Core Supply Voltage | 0.95 | 1.0 | 1.05 | V | | $V_{\mathrm{DDN}}$ | Supply Voltage Noise | _ | _ | 100 | $mV_{P-P}$ | | $T_A$ | Ambient Temperature (with power applied) | 0 | +25 | +70 | °C | | $\Theta_{\mathrm{ja}}$ | Ambient Thermal Resistance (Theta JA)* | _ | 27.3 | _ | °C/W | | $\Theta_{ m jc}$ | Junction to Case Resistance (Theta JC)* | | _ | 11.0 | °C/W | Note: 4-layer PCB. Figure 5. Test Point VDDTP for AVDD33 Noise Tolerance Specification # **DC Specifications** Table 4. Digital I/O DC Specifications | Symbol | Parameter | Pin Type | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------|----------|---------------------------|-----|-----|-----|------| | $V_{IH}$ | HIGH-level Input Voltage | LVTTL | _ | 2.0 | _ | _ | V | | $V_{\rm IL}$ | LOW-level Input Voltage | LVTTL | _ | _ | _ | 0.8 | V | | V <sub>TH+DDC</sub> | LOW-to-HIGH Threshold,<br>DDC Buses | Schmitt | _ | 3.0 | _ | _ | V | | V <sub>TH-DDC</sub> | HIGH-to-LOW Threshold,<br>DDC Buses | Schmitt | _ | _ | _ | 1.5 | V | | V <sub>TH+I2C</sub> | LOW-to-HIGH Threshold, I <sup>2</sup> C Buses | Schmitt | _ | 2.0 | _ | _ | V | | V <sub>TH-I2C</sub> | HIGH-to-LOW Threshold, I <sup>2</sup> C Buses | Schmitt | _ | _ | _ | 0.8 | V | | $V_{OH}$ | HIGH-level Output Voltage | LVTTL | _ | 2.4 | _ | _ | V | | V <sub>OL</sub> | LOW-level Output Voltage | LVTTL | _ | _ | _ | 0.4 | V | | I <sub>OL</sub> | Output Leakage Current | _ | High-<br>impedance | -10 | _ | 10 | μΑ | | т | 4 A Di-it-l Ontont Driver | LATTI | $V_{OUT} = 2.4 \text{ V}$ | 4 | _ | _ | mA | | $I_{OD4}$ | 4 mA Digital Output Driver | LVTTL | $V_{OUT} = 0.4 \text{ V}$ | 4 | _ | _ | mA | | V <sub>TH+RESET</sub> | LOW-to-HIGH Threshold,<br>Reset | Schmitt | _ | 2.0 | _ | _ | V | | V <sub>TH-RESET</sub> | HIGH-to-LOW Threshold,<br>Reset | Schmitt | _ | _ | _ | 0.8 | V | Table 5. TMDS Input DC Specifications – HDMI Mode | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|---------------------------------|------------|-----------------|-----|------------------|-------| | $V_{\mathrm{ID}}$ | Differential Mode Input Voltage | _ | 150 | _ | 1200 | mV | | V <sub>ICM</sub> | Common Mode Input Voltage | _ | AVDD33<br>- 400 | _ | AVDD33<br>- 37.5 | mV | Table 6. TMDS Input DC Specifications - MHL Mode | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|---------------------------------------|------------|------------------|-----|----------------------------------------------|-------| | V <sub>IDC</sub> | Single-ended Input DC Voltage | _ | AVDD33<br>- 1200 | _ | AVDD33 - 300 | mV | | $V_{IDF}$ | Differential Mode Input Swing Voltage | _ | 200 | _ | 1000 | mV | | V <sub>ICM</sub> | Common Mode Input Swing Voltage | _ | 170 | _ | The smaller of 720 and 0.85 V <sub>IDF</sub> | mV | ### **Table 7. TMDS Output DC Specifications** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|----------------------------------------|------------------------|-----------------|-----|-----------------|-------| | V <sub>SWING</sub> | Single-ended Output Swing Voltage | $R_{LOAD} = 50 \Omega$ | 400 | | 600 | mV | | $V_{\mathrm{H}}$ | Single-ended HIGH-level Output Voltage | _ | AVDD33<br>- 200 | | AVDD33<br>+ 10 | mV | | $V_{\rm L}$ | Single-ended LOW-level Output Voltage | _ | AVDD33<br>- 700 | _ | AVDD33<br>- 400 | mV | ### **Table 8. Single Mode Audio Return Channel DC Specifications** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------|----------------------|------------|-----|-----|-----|-------| | $V_{el}$ | Operating DC Voltage | _ | 0 | _ | 5 | V | | V <sub>el swing</sub> | Swing Amplitude | _ | 400 | _ | 600 | mV | #### **Table 9. S/PDIF Input Port DC Specifications** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | Notes | |----------------|-----------------------|------------------------------------|-----|-----|-----|-----------|-------| | $Z_{I\_SPDIF}$ | Termination Impedance | _ | _ | 75 | _ | Ω | 1 | | | | _ | _ | 4 | | kΩ | 2 | | $V_{I\_SPDIF}$ | Input Voltage | 75 Ω<br>termination,<br>AC-coupled | 400 | | 600 | $mV_{PP}$ | 3 | #### **Notes:** - 1. This impedance is implemented with an external 75 $\Omega$ resistor to ground and is used when the interconnection is over a 75 $\Omega$ COAX cable. - 2. This is the internal impedance of the S/PDIF input. - 3. The S/PDIF input can also be safely driven at LVTTL voltage levels without AC-coupling. The 75 $\Omega$ termination is not required in this case. ## **Table 10. CBUS DC Specifications** | Symbol | Parameter | Conditions Min | | Тур | Max | Units | |----------------------|----------------------------------|-----------------------|-----|------|------|-------| | $V_{IH\_CBUS}$ | HIGH-level Input Voltage | | 1.0 | | | V | | $V_{IL\_CBUS}$ | LOW-level Input Voltage | | | | 0.6 | V | | V <sub>OH_CBUS</sub> | HIGH-level Output Voltage | $I_{OH} = -100 \mu A$ | 1.5 | | | V | | V <sub>OL_CBUS</sub> | LOW-level Output Voltage | $I_{OL} = 100 \mu A$ | | | 0.2 | V | | $Z_{DSC\_CBUS}$ | Pull-down Resistance – Discovery | _ | 800 | 1000 | 1200 | Ω | | Z <sub>ON_CBUS</sub> | Pull-down Resistance – Active | | 90 | 100 | 110 | kΩ | | $I_{IL\_CBUS}$ | Input Leakage Current | High-impedance | | | 1 | μΑ | | $C_{CBUS}$ | Capacitance | Power Off | | | 30 | pF | **Table 11. Power Requirements** | Symbol | Parameter | Min | Тур | Max | Unit | Note | |------------------------|--------------------------------------------|-----|-----|------|------|------| | I <sub>APLL10</sub> | Supply Current for APLL10 | | _ | 2 | mA | 1 | | I <sub>AVDD10</sub> | Supply Current for AVDD10 | | _ | 145 | mA | 1 | | I <sub>AVDD33</sub> | Supply Current for AVDD33 | | _ | 204 | mA | 1 | | I <sub>IOVCC33</sub> | Supply Current for IOVCC33 | | _ | 6 | mA | 1 | | I <sub>XTALVCC33</sub> | Supply Current for XTALVCC33 | | _ | 6 | mA | 1 | | $I_{CVDD10}$ | Supply Current for CVDD10 | | _ | 371 | mA | 1 | | $I_{SBVCC5STBY}$ | Supply Current for SBVCC5V in Standby mode | | _ | 21 | mA | 2 | | I <sub>SBVCC5ACT</sub> | Supply Current for SBVCC5V in Active mode | _ | _ | 28 | mA | 1 | | $I_{TDVDD10}$ | Supply Current for TDVDD10 | | _ | 28 | mA | 1 | | $I_{TPVDD10}$ | Supply Current for TPVDD10 | _ | _ | 7 | mA | 1 | | Total | Total Power | _ | _ | 1.54 | W | 1 | #### **Notes:** - 1. With all 300 MHz HDMI receiver inputs, InstaPort S, InstaPrevue, audio outputs, and OSD On and 300 MHz transmitter output. - 2. With no active AV sources connected to the HDMI receiver inputs. ## **AC Specifications** Table 12. TMDS Input Timing AC Specifications – HDMI Mode | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|-------------------------------------------------------------------|------------|------|-----|----------------------------------|-----------| | T <sub>RXDPS</sub> | Intrapair Differential Input Skew | _ | _ | _ | 0.4 | $T_{BIT}$ | | T <sub>RXCCS</sub> | Channel-to-Channel Differential Input Skew | _ | _ | _ | 0.2 T <sub>PIXEL</sub><br>+ 1.78 | ns | | F <sub>RXC</sub> | Differential Input Clock Frequency | _ | 25 | _ | 300 | MHz | | T <sub>RXC</sub> | Differential Input Clock Period | _ | 3.33 | _ | 40 | ns | | T <sub>IJIT</sub> | Differential Input Clock Jitter Tolerance (0.3 T <sub>BIT</sub> ) | 300 MHz | _ | _ | 100 | ps | Table 13. TMDS Input Timing AC Specifications – MHL Mode | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|------------------------------------|------------|-------|-----|----------------------|-------| | $T_{SKEW\_DF}$ | Input Differential Intrapair Skew | | | | 93 | ps | | $T_{SKEW\_CM}$ | Input Common-mode Intrapair Skew | | | | 93 | ps | | $F_{RXC}$ | Differential Input Clock Frequency | | 25 | | 75 | MHz | | $T_{RXC}$ | Differential Input Clock Period | | 13.33 | | 40 | ns | | $T_{CLOCK\_JIT}$ | Common-mode Clock Jitter Tolerance | | | | 0.9 T <sub>BIT</sub> | ps | | $T_{DATA\_JIT}$ | Differential Data Jitter Tolerance | _ | | | 0.6 T <sub>BIT</sub> | ps | **Table 14. TMDS Output Timing AC Specifications** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|--------------------------------------|------------|------|-----|------|------------------| | $T_{TXDPS}$ | Intrapair Differential Output Skew | | | | 0.15 | $T_{BIT}$ | | $T_{TXRT}$ | Data/Clock Rise Time | 20%-80% | 75 | | _ | ps | | T <sub>TXFT</sub> | Data/Clock Fall Time | 80%-20% | 75 | _ | _ | ps | | F <sub>TXC</sub> | Differential Output Clock Frequency | _ | 25 | _ | 300 | MHz | | $T_{TXC}$ | Differential Output Clock Period | | 3.33 | | 40 | ns | | T <sub>DUTY</sub> | Differential Output Clock Duty Cycle | _ | 40% | _ | 60% | $T_{TXC}$ | | Толт | Differential Output Clock Jitter | _ | _ | _ | 0.25 | T <sub>BIT</sub> | Table 15. Single Mode Audio Return Channel AC Specifications | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|---------------------------|------------|-------|-----|------|-------| | $T_{ASMRT}$ | Rise Time | 10%-90% | _ | _ | 60 | ns | | T <sub>ASMFT</sub> | Fall Time | 90%-10% | _ | _ | 60 | ns | | T <sub>ASMJIT</sub> | Jitter Max | _ | _ | _ | 0.05 | UI* | | F <sub>ASMDEV</sub> | Clock Frequency Deviation | | -1000 | | 1000 | ppm | <sup>\*</sup>Note: Proportional to unit time (UI), according to sample rate. Refer to S/PDIF Specification. #### **Table 16. CBUS AC Specifications** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|------------------------------|-------------|-----|-----|-----|-----------------------| | T <sub>BIT_CBUS</sub> | Bit Time | 1 MHz clock | 0.8 | _ | 1.2 | μs | | $T_{BJIT\_CBUS}$ | Bit-to-Bit Jitter | | -1% | | +1% | T <sub>BIT_CBUS</sub> | | T <sub>DUTY_CBUS</sub> | Duty Cycle of 1 Bit | _ | 40% | _ | 60% | T <sub>BIT_CBUS</sub> | | $T_{R\_CBUS}$ | Rise Time | 0.2 V-1.5 V | 5 | _ | 200 | ns | | $T_{F\_CBUS}$ | Fall Time | 0.2 V-1.5 V | 5 | | 200 | ns | | $\Delta T_{RF}$ | Rise-to-Fall Time Difference | _ | _ | _ | 100 | ns | ### **Control Signal Timing Specifications** Under normal operating conditions, unless otherwise specified. **Table 17. Control Signal Timing Specifications** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | Note | |---------------------|-----------------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|-------|---------| | $T_{RESET}$ | RESET_N Signal LOW Time required for reset | _ | 50 | _ | _ | μs | 1 | | T <sub>I2CDVD</sub> | SDA Data Valid Delay from SCL falling edge on READ command | $C_L = 400 \text{ pF}$ | _ | _ | 700 | ns | 2, 5 | | T <sub>HDDAT</sub> | I <sup>2</sup> C Data Hold Time | 0–400 kHz | 0 | _ | _ | ns | 3, 5, 6 | | T <sub>INT</sub> | Response Time for INT output pin from change in input condition (HPD, Receiver Sense, VSYNC change, etc.) | RESET_N =<br>HIGH | _ | _ | 100 | μs | _ | | F <sub>SCL</sub> | Frequency on Master DDC SCL Signal | _ | 40 | 70 | 100 | kHz | 4 | | F <sub>CSCL</sub> | Frequency on Master CSCL Signal | | 40 | _ | 400 | kHz | | #### Notes: - 1. Reset on RESET\_N signal can be LOW as the supply becomes stable (shown in Figure 7 on page 17), or pulled LOW for at least T<sub>RESET</sub> (shown in Figure 8 on page 17). - 2. All standard-mode (100 kHz) I<sup>2</sup>C timing requirements are guaranteed by design. These timings apply to the slave I<sup>2</sup>C port (pins CSDA and CSCL) and to the master I<sup>2</sup>C port (pins DSDA and DSCL). - 3. This minimum hold time is required by CSCL and CSDA signals as an I<sup>2</sup>C slave. The device does not include the 300 ns internal delay required by the I<sup>2</sup>C Specification (Version 2.1, Table 5, note 2). - The master DDC block provides an SCL signal for the E-DDC bus. The HDMI Specification limits this to I<sup>2</sup>C Standard Mode or 100 kHz. - Operation of I<sup>2</sup>C pins above 100 kHz is defined by LVTTL levels V<sub>IH</sub>, V<sub>IL</sub>, V<sub>OH</sub>, and V<sub>OL</sub>. For these levels, I<sup>2</sup>C speed up to 400 kHz (fast mode) is supported. - 6. All I<sup>2</sup>C timings for 400 kHz operation follow those defined for Fast-Mode I<sup>2</sup>C #### **Table 18. Audio Crystal Frequency** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------|----------------------------|------------|-----|-----|------|-------| | $F_{XTAL}$ | External Crystal Frequency | _ | 26 | 27 | 28.5 | MHz | Note: F<sub>XTAL</sub> must be 27 MHz if the crystal oscillator (XCLK) is used as the clock source for the Video Pattern Generator. Figure 6. Audio Crystal Schematic **Note:** The XTALIN/XTALOUT pin pair must be driven with a clock in all applications. ## **Audio Input Timing** **Table 19. S/PDIF Input Port AC Specifications** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | Figure | Notes | |--------------------|-------------------|-----------------------|-----|-----|------|-------|-----------|-------| | $F_{S\_SPDIF}$ | Sample Rate | 2-Channel | 32 | | 192 | kHz | _ | _ | | T <sub>SPCYC</sub> | S/PDIF Cycle Time | $C_L = 10 \text{ pF}$ | _ | _ | 1.0 | UI | Figure 11 | 1 | | $T_{SPDUTY}$ | S/PDIF Duty Cycle | $C_L = 10 \text{ pF}$ | 90% | _ | 110% | UI | Figure 11 | 1 | Note: Refer to the notes for Table 20. Table 20. I<sup>2</sup>S Input Port AC Specifications | Symbol | Parameter | Conditions | Min | Тур | Max | Units | Figure | Notes | |---------------------|-----------------------------|-----------------------|-----|-----|------|-------|-----------|-------| | F <sub>S_I2S</sub> | Sample Rate | _ | 32 | _ | 192 | kHz | _ | _ | | T <sub>SCKCYC</sub> | I <sup>2</sup> S Cycle Time | $C_L = 10 \text{ pF}$ | _ | _ | 1.0 | UI | Figure 10 | 1 | | $T_{SCKDUTY}$ | I <sup>2</sup> S Duty Cycle | $C_L = 10 \text{ pF}$ | 90% | _ | 110% | UI | Figure 10 | _ | | T <sub>I2SSU</sub> | I <sup>2</sup> S Setup Time | $C_L = 10 \text{ pF}$ | 15 | _ | _ | ns | Figure 10 | 2 | | T <sub>I2SHD</sub> | I <sup>2</sup> S Hold Time | $C_L = 10 \text{ pF}$ | 0 | _ | _ | ns | Figure 10 | 2 | #### Notes: - 1. Proportional to unit time (UI) according to sample rate. Refer to the I<sup>2</sup>S or S/PDIF Specifications. - 2. Setup and hold minimum times are based on 13.388 MHz sampling, which is adapted from Figure 3 of the Philips I<sup>2</sup>S Specification. ## **Audio Output Timing** Table 21. I<sup>2</sup>S Output Port AC Specifications | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|--------------------------|-----------------------|------------------|-----|-----|-------------------| | $T_{TR}$ | SCK Clock Period (Tx) | $C_L = 10 \text{ pF}$ | 1.0 | _ | _ | $T_{TR}$ | | $T_{HC}$ | SCK Clock HIGH Time | $C_L = 10 \text{ pF}$ | 0.35 | _ | _ | $T_{TR}$ | | $T_{LC}$ | SCK Clock LOW Time | $C_L = 10 \text{ pF}$ | 0.35 | _ | _ | $T_{TR}$ | | $T_{SU}$ | Setup Time, SCK to SD/WS | $C_L = 10 \text{ pF}$ | $0.4 T_{TR} - 5$ | _ | _ | ns | | $T_{HD}$ | Hold Time, SCK to SD/WS | $C_L = 10 \text{ pF}$ | $0.4 T_{TR} - 5$ | _ | _ | ns | | $T_{SCKDUTY}$ | SCK Duty Cycle | $C_L = 10 \text{ pF}$ | 40 | _ | 60 | % T <sub>TR</sub> | | T <sub>SCK2SD</sub> | SCK to SD or WS Delay | $C_L = 10 \text{ pF}$ | -5.0 | _ | 5.0 | ns | Note: Refer to Figure 12 on page 19. Table 22. S/PDIF Output Port AC Specifications | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------|------------------|-----------------------|------|-----|-------|------------------------| | $T_{SPCYC}$ | SPDIF Cycle Time | $C_L = 10 \text{ pF}$ | _ | 1.0 | _ | UI <sup>1</sup> | | F <sub>SPDIF</sub> | SPDIF Frequency | _ | 4.0 | _ | 24.0 | MHz | | $T_{SPDUTY}$ | SPDIF Duty Cycle | $C_L = 10 \text{ pF}$ | 90.0 | _ | 110.0 | % T <sub>SPCYC</sub> | | $T_{MCLKCYC}$ | MCLK Cycle Time | $C_L = 10 \text{ pF}$ | 20.0 | _ | 250 | ns | | F <sub>MCLK</sub> | MCLK Frequency | $C_L = 10 \text{ pF}$ | 4.0 | _ | 50.0 | MHz | | T <sub>MCLKDUTY</sub> | MCLK Duty Cycle | $C_L = 10 \text{ pF}$ | 45 | | 65 | % T <sub>MCLKCYC</sub> | #### **Notes:** - 1. Proportional to unit time (UI), according to sample rate. Refer to the S/PDIF Specification. - 2. Refer to Figure 13 and Figure 14 on page 19. # **Serial Flash SPI Interface Specifications** Table 23. Serial Flash AC Specifications | Symbol | Parameter | Min | Тур | Max | Units | |-------------|-------------------------------|--------|-----|-----|-------| | $F_{SCLK}$ | Clock Frequency | 1.6875 | | 27 | MHz | | $T_{SCLKH}$ | Clock HIGH Time | 16 | | _ | ns | | $T_{SCLKL}$ | Clock LOW Time | 16 | | _ | ns | | $T_{SLCH}$ | SS Active Setup Time | 11 | _ | _ | ns | | $T_{CHSH}$ | SS not Active Hold Time | 11 | _ | _ | ns | | $T_{DVCH}$ | SDI Data Out Setup Time | 6 | _ | _ | ns | | $T_{CHDX}$ | SDI Data Out Hold Time | 6 | | _ | ns | | $T_{CLQV}$ | Clock LOW-to-SDO Data Invalid | _ | | 16 | ns | **Note:** Refer to Figure 15 on page 20. # **Timing Diagrams** ## **Reset Timing Diagrams** VCC must be stable between the limits shown in the Normal Operating Conditions section on page 10 for $T_{RESET}$ before RESET\_N goes HIGH, as shown in Figure 7. Before accessing registers, RESET\_N must be pulled LOW for $T_{RESET}$ . This can be done by holding RESET\_N LOW until $T_{RESET}$ after stable power, or by pulling RESET\_N LOW from a HIGH state for at least $T_{RESET}$ , as shown in Figure 8. Note: VCC can be one of RnPPWR5V or SBVCC5V. Figure 7. Conditions for Use of RESET\_N Figure 8. RESET\_N Minimum Timing # I<sup>2</sup>C Timing Diagrams Figure 9. I<sup>2</sup>C Data Valid Delay, Driving Read Cycle Data # **Digital Audio Input Timing** Figure 10. I<sup>2</sup>S Input Timing Figure 11. S/PDIF Input Timing # **Digital Audio Output Timing** Figure 12. I<sup>2</sup>S Output Timing Figure 13. S/PDIF Output Timing Figure 14. MCLK Timing Figure 15. SPI Flash Memory Timing # **Pin Descriptions** ## **HDMI Receiver and MHL Port Pins** | Name | Pin | Type | Dir | Description | |-------|-----|-------------|-------|---------------------------------------------| | R0X0+ | 8 | TMDS Analog | Input | HDMI Receiver Port 0 TMDS Input Data Pairs. | | R0X0- | 7 | | | | | R0X1+ | 10 | | | | | R0X1- | 9 | | | | | R0X2+ | 12 | | | | | R0X2- | 11 | | | | | R0XC+ | 6 | TMDS Analog | Input | HDMI Receiver Port 0 TMDS Input Clock Pair. | | R0XC- | 5 | | | | | R1X0+ | 19 | TMDS Analog | Input | HDMI Receiver Port 1TMDS Input Data Pairs. | | R1X0- | 18 | | | | | R1X1+ | 21 | | | | | R1X1- | 20 | | | | | R1X2+ | 23 | | | | | R1X2- | 22 | | | | | R1XC+ | 17 | TMDS Analog | Input | HDMI Receiver Port 1 TMDS Input Clock Pair. | | R1XC- | 16 | | | | | R2X0+ | 27 | TMDS Analog | Input | HDMI Receiver Port 2 TMDS Input Data Pairs. | | R2X0- | 26 | | | | | R2X1+ | 29 | | | | | R2X1- | 28 | | | | | R2X2+ | 31 | | | | | R2X2- | 30 | | | | | R2XC+ | 25 | TMDS Analog | Input | HDMI Receiver Port 2 TMDS Input Clock Pair. | | R2XC- | 24 | | | | | R3X0+ | 38 | TMDS Analog | Input | HDMI Receiver Port 3 TMDS Input Data Pairs. | | R3X0- | 37 | | | | | R3X1+ | 40 | | | | | R3X1- | 39 | | | | | R3X2+ | 42 | | | | | R3X2- | 41 | | | | | R3XC+ | 36 | TMDS Analog | Input | HDMI Receiver Port 3 TMDS Input Clock Pair. | | R3XC- | 35 | | | | **Note:** For any two ports, such as Port n and Port m that have been configured as MHL inputs, the RnX0+ and RnX0- pin pair and the RmX0+ and RmX0- pin pair carry the respective MHL signals. # **HDMI Transmitter Port Pins** | Name | Pin | Type | Dir | Description | |------|-----|-------------|--------|----------------------------------------------------| | TX0+ | 80 | TMDS Analog | Output | HDMI Transmitter TMDS Output Data Pairs. | | TX0- | 79 | | | Main HDMI transmitter output port TMDS data pairs. | | TX1+ | 83 | | | | | TX1- | 82 | | | | | TX2+ | 85 | | | | | TX2- | 84 | | | | | TXC+ | 78 | TMDS Analog | Output | HDMI Transmitter TMDS Output Clock Pair. | | TXC- | 77 | | | Main HDMI transmitter output port TMDS clock pair. | ## **Audio Pins** | Name | Pin | Type | Dir | Description | Default State | |-----------------------|-----|--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | MCLK | 91 | LVTTL<br>8mA | Output | Master Clock Output. | _ | | SCK0_DCK | 89 | LVTTL<br>4mA | Output | I <sup>2</sup> S Serial Clock Output/DSD Clock Output. | SCK0 | | WS0_OUT_DR0_<br>GPIO7 | 88 | LVTTL<br>4mA | Output | I <sup>2</sup> S Word Select Output/DSD Data Right Bit 0/<br>Programmable GPIO 7. | GPIO7 | | SD0_0_DL0 | 90 | LVTTL<br>4mA | Input/<br>Output | I <sup>2</sup> S Serial Data 0 Output/DSD Data Left Bit 0 Output. | SD0_0 | | SD0_1_DR1_<br>GPIO1 | 92 | LVTTL<br>4mA | Input/<br>Output | I <sup>2</sup> S Serial Data 1 Output/DSD Data Right Bit 1 Output/<br>Programmable GPIO 1. | GPIO1 | | SD0_2_DL1_<br>GPIO2 | 93 | LVTTL<br>4mA | Input/<br>Output | I <sup>2</sup> S Serial Data 2 Output/DSD Data Left Bit 1 Output/<br>Programmable GPIO 2. | GPIO2 | | SD0_3_DR2_<br>GPIO3 | 94 | LVTTL<br>4mA | Input/<br>Output | I <sup>2</sup> S Serial Data 3 Output/DSD Data Right Bit 2/<br>Programmable GPIO 3. | GPIO3 | | SPDIFOUT_DL2 | 96 | LVTTL<br>4mA | Output | S/PDIF Output/DSD Data Left Bit 2. | SPDIFOUT | | SCK0_IN_GPIO5 | 2 | LVTTL<br>4mA | Input<br>Output | I <sup>2</sup> S Serial Clock Input/Programmable GPIO 5. | GPIO5 | | WS0_IN_GPIO6 | 4 | LVTTL<br>4mA | Input/<br>Output | I <sup>2</sup> S Word Select Input/Programmable GPIO 6. | GPIO6 | | SD0_IN/<br>SPDIF_IN | 3 | LVTTL<br>4mA | Input | I <sup>2</sup> S Serial Data Input/S/PDIF Input. | See Table<br>Note | | MUTEOUT/<br>GPIO4 | 95 | LVTTL<br>4mA | Input/<br>Output | Mute Audio Output/Programmable GPIO 4. | GPIO4 | | ARCRX_TX | 87 | Analog | Input/<br>Output | Audio Return Channel. This pin is used to transmit or receive an IEC60958-1 audio stream. In ARC transmitter mode, received on the SPDIF_IN input pin, this pin transmits an S/PDIF signal to an ARC receiver-capable source device (such as HTiB) or a repeater device (such as AVR), using single-mode ARC. In ARC receiver mode, transmitted through the SPDIFOUT pin, this pin receives an S/PDIF signal from an ARC transmitter-capable sink device (such as DTV), using single-mode ARC. The channel can either be an ARC input or an ARC output at a time. | _ | Note: Since audio insertion is not enabled by default, either SD0\_IN or SPDIF\_IN is configured based on programming. **Configuration Pins** | Name | Pin | Туре | Dir | Description | |------------|-----|----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CI2CA_TPWR | 44 | LVTTL | Input/ | I <sup>2</sup> C Slave Address Input/Transmit Power Sense Output. | | | | 5 V tolerant | Output | During Power-on-Reset (POR), this pin is used as an input to latch the I <sup>2</sup> C subaddress. The level on this pin is latched when the POR transitions from the asserted state to the deasserted state. | | | | | | After completion of POR, this pin is used as the TPWR output. A register setting can change this pin to show if the active port is receiving a TMDS clock. | | INT | 45 | Schmitt | Output | Interrupt Output. | | | | Open-drain | | This is an open-drain output and requires an external pull-up resistor. | | | | 8 mA | | | | | | 3.3 V tolerant | | | ## **Control Pins** | Name | Pin | Туре | Dir | Description | |---------|-----|-----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CSCL | 53 | LVTTL | Input | Local Configuration/Status I <sup>2</sup> C Clock. | | | | Schmitt<br>Open-drain | | Chip configuration/status is accessed using this I <sup>2</sup> C port. This pin is true open-drain, so it does not pull to ground if power is not supplied. See | | | | 5 V tolerant | | Figure 4 on page 5. | | CSDA | 54 | LVTTL | Input/ | Local Configuration/Status I <sup>2</sup> C Data. | | | | Schmitt | Output | Chip configuration/status is accessed using this I <sup>2</sup> C port. This pin is true | | | | Open-drain | | open-drain, so it does not pull to ground if power is not supplied. See | | | | 5 V tolerant | | Figure 4 on page 5. | | RESET_N | 43 | LVTTL | Input | External reset. | | | | Schmitt | | Active LOW. Should be pulled to 3.3 V supply. | | | | 5 V tolerant | | | # **Crystal Pins** | Name | Pin | Type | Dir | Description | |---------|-----|--------------|--------|-----------------------| | XTALOUT | 73 | LVTTL | Output | Crystal Clock Output. | | | | 4 mA | | | | XTALIN | 74 | LVTTL | Input | Crystal Clock Input. | | | | 5 V tolerant | | | # **DDC I<sup>2</sup>C Pins** | Name | Pin | Type | Dir | Description | |--------|-----|--------------|--------|------------------------------------------------------------------------------------------| | DSDA0 | 46 | LVTTL | Input/ | DDC I <sup>2</sup> C Data for respective HDMI receiver port. | | DSDA1 | 55 | Schmitt | Output | These signals are true open-drain, and do not pull to ground when | | DSDA2 | 59 | Open-drain | | power is not applied to the device. These pins require an external pull- | | DSDA3 | 63 | 5 V tolerant | | up resistor. | | DSCL0 | 47 | LVTTL | Input/ | DDC I <sup>2</sup> C Clock for respective HDMI receiver port. | | DSCL1 | 56 | Schmitt | Output | These signals are true open-drain, and do not pull to ground when | | DSCL2 | 60 | Open-drain | | power is not applied to the device. These pins require an external pull-<br>up resistor. | | DSCL3 | 64 | 5 V tolerant | | up resistor. | | TXDSDA | 67 | LVTTL | Input/ | DDC Master I <sup>2</sup> C Data for HDMI transmitter Port. | | | | Schmitt | Output | This signal is true open-drain, and does not pull to ground when power | | | | Open-drain | | is not applied to the device. This pin requires an external pull-up | | | | 5 V tolerant | | resistor. | | TXDSCL | 68 | LVTTL | Input/ | DDC Master I <sup>2</sup> C Clock for HDMI transmitter Port. | | | | Schmitt | Output | This signal is true open-drain, and does not pull to ground when power | | | | Open-drain | | is not applied to the device. This pin requires an external pull-up | | | | 5 V tolerant | | resistor. | # **SPI Interface Pins** | Name | Pin | Type | Dir | Description | Default State | |------------|-----|--------------|--------|---------------------------------------|---------------| | SS_GPIO8 | 100 | LVTTL | Input/ | SPI Slave Select/Programmable GPIO 8. | GPIO8 | | | | 4 mA | Output | - | | | SCLK_GPIO9 | 1 | LVTTL | Input/ | SPI Clock/Programmable GPIO 9. | GPIO9 | | | | Schmitt | Output | | | | | | Open-drain | | | | | | | 5 V tolerant | | | | | SDO_GPIO10 | 98 | LVTTL | Input/ | SPI Slave Data Output/Master Data | GPIO10 | | | | Schmitt | Output | Input/Programmable GPIO 10. | | | | | Open-drain | | | | | | | 5 V tolerant | | | | | SDI/GPIO11 | 99 | LVTTL | Input/ | SPI Slave Data Input/Master Data | GPIO11 | | | | Schmitt | Output | Output/Programmable GPIO 11. | | | | | Open-drain | | | | | | | 5 V tolerant | | | | **System Switching Pins** | Name | Pin | Туре | Dir | Description | Default State | |-------------------|-----|------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------| | R0PWR5V | 49 | LVTTL | Input | 5 V Port Detection Input for respective HDMI | _ | | R1PWR5V | 58 | 5 V tolerant | | receiver port. | _ | | R2PWR5V | 62 | | | Connect to 5 V signal from HDMI input connector. | _ | | R3PWR5V | 66 | | | These pins require a 10 $\Omega$ series resistor, a 5.1 k $\Omega$ pull-down resistor, and at least a 1 $\mu$ F capacitor to ground. | _ | | CBUS_HPD0 | 48 | LVTTL | Input/ | Hot Plug Detect Output for the respective HDMI | _ | | CBUS_HPD1 | 57 | 1.5 mA | Output | receiver port. | _ | | CBUS_HPD2 | 61 | 5 V tolerant | | In MHL mode, these pins serve as the respective CTRL BUS. | _ | | CBUS_HPD3 | 65 | Analog | | CIRE BOD. | _ | | TX_HPD | 69 | LVTTL,<br>Schmitt<br>5 V tolerant | Input | Hot Plug Detect Input for HDMI transmitter port. | _ | | MHL_CD0_<br>GPIO0 | 70 | LVTTL<br>Schmitt<br>Open-drain<br>5 V tolerant | Input/<br>Output | MHL Cable Detect 0/Programmable GPIO 0. | MHL_CD0_<br>GPIO0* | <sup>\*</sup>Note: MHL\_CD0\_GPIO0 pad is in input mode by default. ## **Power and Ground Pins** | Name | Pin | Туре | Description | Supply | |-----------|---------|--------|------------------------------------------------------------------------|--------| | AVDD33 | 15, 34 | Power | TMDS Core VDD. | 3.3 V | | | | | AVDD33 should be isolated from other system supplies to prevent | | | | | | leakage from the source device through the TMDS input pins. | | | | | | AVDD33 should not be used to power other system components that | | | | | | can be adversely affected by such leakage. | | | IOVCC33 | 97 | Power | I/O VCC. | 3.3 V | | SBVCC5V | 51 | Power | Local Power from system. | 5.0 V | | | | | This pin requires a 10 $\Omega$ series resistor. | | | AVDD10 | 14, 33 | Power | TMDS Receiver Core VDD. | 1.0 V | | CVDD10 | 13, 32, | Power | Digital Core Potential. | 1.0 V | | | 86 | | | | | APLL10 | 71 | Power | PLL Analog VCC. | 1.0 V | | TPVDD10 | 76 | Power | Analog Power for TMDS Transmitter Core. | 1.0 V | | TDVDD10 | 81 | Power | Digital Power for TMDS Transmitter Core. | 1.0 V | | XTALVCC33 | 72 | Power | PLL Crystal Oscillator Power. | 3.3 V | | XTALGND | 75 | Ground | PLL Crystal Oscillator Ground. | GND | | GND | ePad | Ground | The ePad <i>must</i> be soldered to ground, as this is the only ground | | | | | | connection for the device. | | # Reserved | Name | Pin | Type | Description | Supply | |-------|-----|------|---------------|--------| | RSVDL | 52 | _ | Reserved Low | _ | | RSVDH | 50 | | Reserved High | 3.3 V | ## **Feature Information** ## **Standby and HDMI Port Power Supplies** The SBVCC5V port processor 5 V standby power supply pin can be used to supply power to the EDID when all other power supplies are turned off. This arrangement results in a low-power mode, but allows the EDID to be readable. Table 24 summarizes the power modes available in the Sil9535 port processor. Figure 16 shows a block diagram of the standby power supply sources and the Always-On power island. **Table 24. Description of Power Modes** | Power Mode | Description | SBVCC5 | RnPWR5V | AVDD33 | AVDD10 | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|--------|--------| | Power-on mode | All power supplies to the SiI9535 chip are On. All functions are available. The standby power supply is 5 V. | 5 V | NA | 3.3 V | 1.0 V | | Standby power mode | The Always-On power domain is On, supplied from the internal power MUX. All other supplies are Off. The standby power supply is 5 V. In this mode, EDID is functional, but video and audio processing is not performed and all outputs are Off. | 5 V | NA | Off | Off | | HDMI Port only power | Power is Off to the device. HDMI +5 V from the HDMI cable is the only power source. For example, if the TV is unplugged from the AC wall outlet, the EDID is functional in this mode. | Off | 5 V on<br>any input | Off | Off | Note: All other supplies are On in the power-on mode and Off in all other modes. Figure 16. Standby Power Supply Diagram If all power is off to the device (for example, if the AVR or TV is unplugged from the AC electrical outlet), the EDID can still be read from the source by using power from the HDMI connector +5 V signal. In this case, the internal power MUX automatically switches to the HDMI connector power for powering the Always-on logic. In this mode, only the EDID is functional; all other functions of the device are in power-off mode. No damage will occur to the device in this mode. ### InstaPort S The SiI9535 port processor supports the InstaPort S HDCP preauthentication feature, which reduces the HDCP authentication is started on an upstream (input) port immediately after a source device is connected, regardless of whether the port is currently selected for output to the downstream sink device. All nonselected ports are HDCP authenticated in this manner. As soon as HDCP is authenticated, it is maintained in the background. When a nonselected port is selected, the authenticated content is immediately available. This feature reduces port switching time to less than one second. #### **InstaPrevue** The SiI9535 device incorporates the InstaPrevue feature, which periodically provides updated Picture-in-Picture previews of each connected source device. The contents of each preauthenticated TMDS source device that is not being viewed is displayed as a small subwindow overlaid onto the main video that is currently being viewed. With this feature, DTV and AVR manufacturers can provide end-users with a content-based, rather than a text-based user interface for changing or selecting among various Blu-ray disc players, set-top boxes, DVD players, game consoles, or other HDMI/DVI/MHL connected sources. InstaPrevue operates in one of three modes: - The *All Preview* mode displays one to three subwindows, selected by the user, regardless of whether a source device is connected or not. A subwindow with a manufacturer-defined color is displayed for an unconnected source device. - The Active mode displays only the subwindow of a connected, active, and authenticated source device. - The *Selected* mode displays a single subwindow of a connected source device, selected by the user, and is intended as a Picture-in-Picture preview. The supported combinations of main video display and InstaPrevue window formats are shown in Table 25. InstaPrevue is compatible with RGB, YC4:4:4, and YC4:2:2 color formats. Table 25. Supported Conditions of Main Video and InstaPreview Displays | Main Video Display Format | InstaPrevue Window Format | Supported? | |---------------------------------|---------------------------------------------|------------| | | All supported 2D Resolutions except 4K x 2K | Yes | | | 720p and 1080p 3D Frame Packing | Yes | | All supported 2D Resolutions | 480p and 1080i 3D Frame Packing | No | | All supported 2D Resolutions | 3D Side-by Side (Half) | No | | | 3D Side-by-Side (Full) | No | | | 3D Top-and-Bottom | No | | | All supported 2D Resolutions except 4K x 2K | Yes | | | 720p and 1080p 3D Frame Packing | Yes | | 720p and 1080p 3D Frame Packing | 480p and 1080i 3D Frame Packing | No | | | 3D Side-by Side (Half) | No | | | 3D Top-and-Bottom | No | | 480p and 1080i 3D Frame Packing | | | | 3D Top-and-Bottom | All Formats | No | | 3D Side-by-Side (Half) | All Politiats | 110 | | 3D Side-by-Side (Full) | | | ### **MHL Receiver** The SiI9535 port processor supports the Mobile High-definition Link (MHL) as a sink device on two of the four receiver ports. One port can be configured by the hardware, while the other can be configured by firmware. MHL is a high-speed multimedia data transfer protocol intended for use between mobile and display devices. The SiI9535 device supports HDMI and MHL modes simultaneously on the two selected receiver ports. When an HDMI source is connected, the receiver port is configured as an HDMI port. When an MHL source is connected, an MHL cable detect sense signal from the cable is asserted and sent to the SiI9535 device. A signal is also sent to the host microcontroller as an interrupt to configure the receiver port as an MHL port, and to initiate the CBUS discovery process. MHL carries video, audio, auxiliary, control data, and power, across a cable consisting of five conductors. One connection is for a dedicated ground that is used as the 0 V reference for the signals on the remaining four connections. Two other conductors form a single-channel TMDS differential signal pair to send video, audio and auxiliary data from the source device to the sink device. On the SiI9535 device, the MHL TMDS channel differential signal pair pins are shared with the RX0+ and RX0- pins of the HDMI TMDS channel differential signal pair. Another connection is for the MHL Control Bus (CBUS). The CBUS carries control information that provides configuration and status exchanges between the source and the sink devices. CBUS is a software/hardware protocol that supports four types of packet transfers: Display Data Control (DDC), Vendor-specific, MHL Sideband Channel (MSC), and a reserved type. EDID data can be transferred between the source and sink devices using the CBUS. On the SiI9535 device, the CBUS signal pin is shared with the HPD signal pin. Another connection is used as the VBUS which provides +5 V power to charge the connected MHL source device. An external power switch is used on the system board to supply the +5 V power to the VBUS. Enabling the switch provides the +5 V power on the VBUS when the MHL source is connected and the MHL cable detect signal is asserted. The sink device can also supply power to the MHL source after MHL discovery and cable detect signal is done. ### **3D Video Formats** The SiI9535 port processor supports the pass-through of 3D video modes described in the HDMI Specification. All modes support the following color formats: - RGB 4:4:4 - YCbCr 4:4:4 - YCbCr 4:2:2 color formats The modes also support 8-, 10-, and 12-bit data-width per color component. Table 26 on the next page shows only the maximum possible resolution with a given frame rate. For example, Side-by-Side (Half) mode is defined for 1080p @ 60 Hz, which infers that 720p @ 60 Hz and 480p @ 60 Hz are also supported. Further, a frame rate of 24 Hz also means that a frame rate of 23.98 Hz is supported and a frame rate of 60 Hz also means that a frame rate of 59.94 Hz is supported. The input pixel clock changes accordingly. The SiI9535 device supports pass-through of the HDMI Vendor-specific InfoFrame that carries 3D information to the receiver. It also supports extraction of the HDMI Vendor-specific InfoFrame, which allows the 3D information contained in the InfoFrame to be passed to the host system over the I<sup>2</sup>C port. **Table 26. Supported 3D Video Formats** | 3D Format | Extended<br>Definition | Resolution | Frame Rate<br>(Hz) | Input Pixel Clock<br>(MHz) | | |-------------------|------------------------|-------------------|--------------------|----------------------------|--| | Frame Packing | _ | | | | | | Side-by-Side | full | | 50/60 | 297 | | | Line Alternative | _ | - 1080p | | | | | L+ Depth | _ | - | | | | | E+ Beptii | | 1080p | 24/30 | | | | Frame Packing | _ | 720p/1080i | 50/60 | _ | | | | | 1080p | 24/30 | | | | Side-by-Side | full | 720p/1080i | 30/50/60 | 148.35 | | | | half | 1080p | 50/60 | | | | | | 1080p | 50/60 | <u>-</u> | | | Top-and-Bottom | _ | 1080p | 24/30 | | | | | | 720p/1080i | 50/60 | 74.25 | | | ** A1 | | 1080p | 24/30 | | | | Line Alternative | _ | 720p/1080i | 50/60 | 1 | | | Field Alternative | _ | 1080i | 50/60 | 148.5 | | | L+ depth | _ | 1080p | 24/30 | 1 | | | | _ | 720p | 30 | 148.5 | | | F | | 480p/480i | 60 | | | | Frame Packing | | 576p/576i | 50 | 54 | | | | | VGAp (640 x 1005) | 60 | 50.35 | | | | | 480p | 60 | 5.4 | | | | C 11 | 576p/576i | 50 | - 54 | | | | full | 2560 x 720p | 24 | 118.6 | | | | | VGAp (1280 x 480) | 60 | 50.35 | | | | | 1080i/720p | 50 | 74.25 | | | Side by Side | | 720p | 60 | 74.23 | | | Side-by-Side | | 1080p | 24/30 | | | | | half | 1080i | 60 | 74.17 | | | | IIaII | 720p | 30 | | | | | | 480p/480i | 60 | 27 | | | | | 576p/576i | 50 | 21 | | | | | VGAp (640 x 480) | 60 | 25.17 | | | | | 480p/480i | 60 | 27 | | | | | 576p/576i | 50 | 21 | | | Top-and-Bottom | _ | 720p | 30 | 74.17 | | | | | 720p | 24 | 59.34 | | | | | VGAp (640 x 480) | 60 | 25.17 | | # **Design Recommendations** ## **Power Supply Decoupling** Designers should include decoupling and bypass capacitors at each power signal in the layout. These are shown schematically in Figure 17. Connections in one group, such as AVDD33 can share C2, C3, and the ferrite, with each pin having a separate C1 placed as close to the pin as possible. Figure 18 is representative of the various types of power connections on the port processor. The recommended impedance of the ferrite is $10 \Omega$ or more in the frequency range of 1 MHz to 2 MHz. Figure 17. Decoupling and Bypass Schematic Diagram Figure 18. Decoupling and Bypass Capacitor Placement # **Power Supply Control Timing and Sequencing** All power supplies in the SiI9535 port processor are independent. However, identical supplies must be provided at the same time. For example, both AVDD33 supplies must be turned on at the same time. # **Package Information** ## ePad Requirements The SiI9535 chip is packaged in a 100-pin, 14 mm × 14 mm TQFP package with an Exposed Pad (ePad) that is used for the electrical ground of the device and for improved thermal transfer characteristics. The ePad dimensions are $5.0 \text{ mm} \times 5.0 \text{ mm} (\pm 0.20 \text{ mm})$ . Soldering the ePad to the ground plane of the PCB is **required** to meet package power dissipation requirements at full speed operation, and to correctly connect the chip circuitry to electrical ground. A clearance of at least 0.25 mm should be designed on the PCB between the edge of the ePad and the inner edges of the lead pads to avoid the possibility of electrical short circuit. The thermal land area on the PCB may use thermal vias to improve heat removal from the package. These thermal vias also double as the ground connections of the chip and must attach internally in the PCB to the ground plane. An array of vias should be designed into the PCB beneath the package. For optimum thermal performance, the via diameter should be 12 mils to 13 mils (0.30 mm to 0.33 mm) and the via barrel should be plated with 1-ounce copper to plug the via. This design helps to avoid any solder wicking inside the via during the soldering process, which may result in voids in solder between the pad and the thermal land. If the copper plating does not plug the vias, the thermal vias can be tented with solder mask on the top surface of the PCB to avoid solder wicking inside the via during assembly. The solder mask diameter should be at least 4 mils (0.1 mm) larger than the via diameter. Package stand-off when mounting the device also needs to be considered. For a nominal stand-off of approximately 0.1 mm, the stencil thickness of 5 mils to 8 mils should provide a good solder joint between the ePad and the thermal land. Figure 19 on the next page shows the package dimensions of the SiI9535 port processor. # **Package Dimensions** These drawings are not to scale. Figure 19. Package Diagram ### JEDEC Package Code MS-026 (Dimensions in mm) | Item | Description | Min | Тур | Max | |-------|-------------------------------|-----------|--------|------| | A | Thickness | | _ | 1.20 | | $A_1$ | Stand-off | 0.05 | _ | 0.15 | | $A_2$ | Body thickness | 0.95 | 1.00 | 1.05 | | b | Lead width (with plating) | 0.17 | 0.22 | 0.27 | | $b_1$ | Lead width (base metal) | 0.17 | 0.20 | 0.23 | | c | Lead thickness (with plating) | 0.09 | _ | 0.20 | | $c_1$ | Lead thickness (base metal) | 0.09 | _ | 0.16 | | D | Footprint | 16.00 BSC | | | | $D_1$ | Body size | 14.00 BSC | | | | Е | Footprint | 16.00 BSC | | | | $E_1$ | Body size | 1- | 4.00 B | SC | | Item | Description | Min | Тур | Max | |------------|----------------------|----------|--------|------| | e | Lead pitch | 0.50 BSC | | | | L | Lead foot length | 0.45 | 0.60 | 0.75 | | $L_1$ | Total lead length | 1 | .00 RE | F | | $R_1$ | Lead radius, inside | 0.08 | _ | _ | | $R_2$ | Lead radius, outside | 0.08 | _ | 0.20 | | S | Lead horizontal run | 0.20 | _ | _ | | θ | _ | 0° | 3.5° | 7° | | $\Theta_1$ | _ | 0° | _ | _ | | $\Theta_2$ | _ | 11° | 12° | 13° | | $\Theta_3$ | _ | 11° | 12° | 13° | | ccc | _ | | 0.08 | | ## **Marking Specification** Figure 20 shows the markings of the SiI9535 package. This drawing is not to scale. Trace code letter 'N' = SPIL Assembly site and copper wire Figure 20. Marking Diagram # **Ordering Information** **Production Part Numbers:** | Device | Part Number | |---------------------------------------------------------------|-------------| | Port Processor with ARC, InstaPort S and InstaPrevue, 300 MHz | SiI9535CTUC | # **References** ### **Standards Documents** Table 27 lists the abbreviations used in this document. Contact the responsible standards groups listed in Table 28 for more information on these specifications. **Table 27. Referenced Documents** | Abbreviation | Standards publication, organization, and date | |--------------|-----------------------------------------------------------------------------------------------------| | HDMI | High Definition Multimedia Interface, Revision 2.0, HDMI Consortium; September 2013 | | HDMI | High Definition Multimedia Interface, Revision 1.4b, HDMI Consortium; October 2011 | | HCTS | HDMI Compliance Test Specification, Revision 1.4b, HDMI Consortium; October 2011 | | HDCP | High-bandwidth Digital Content Protection, Revision 1.4, Digital Content Protection, LLC; July 2009 | | DVI | Digital Visual Interface, Revision 1.0, Digital Display Working Group; April 1999 | | E-EDID | Enhanced Extended Display Identification Data Standard, Release A Revision 1, VESA; Feb. 2000 | | E-DID IG | VESA EDID Implementation Guide, VESA, June 2001 | | CEA-861-E | A DTV Profile for Uncompressed High Speed Digital Interfaces, EIA/CEA, March 2008 | | EDDC | Enhanced Display Data Channel Standard, Version 1.1, VESA; March 2004 | | MHL | MHL (Mobile High-definition Link) Specification, Version 2.0, MHL, LLC, February 2012 | **Table 28. Standards Groups Contact Information** | Standards Group | Web URL | e-mail | Phone | |-----------------|------------------------------|-----------------------------------|--------------| | ANSI/EIA/CEA | http://global.ihs.com | global@ihs.com | 800-854-7179 | | VESA | http://www.vesa.org | _ | 408-957-9270 | | HDCP | http://www.digital-cp.com | info@digital-cp.com | _ | | DVI | http://www.ddwg.org | ddwg.if@intel.com | _ | | HDMI | http://www.hdmi.org | admin@hdmi.org | _ | | MHL | http://www.mhlconsortium.org | customerservice@mhlconsortium.org | 408-962-4269 | ## **Silicon Image Documents** Table 29 lists Silicon Image documents that are available from your Silicon Image sales representative. **Table 29. Silicon Image Publications** | Document | Title | |-------------|---------------------------------------------------------| | SiI-AN-1079 | SiI9575-SiI9535 Firmware Comparison Application Note | | SiI-UG-1104 | SiI9535 Port Processor Starter Kit User Guide | | SiI-QS-1104 | SiI9535 Port Processor Starter Kit Quick Start Guide | | SiI-PR-1074 | SiI9533 and SiI9535 Port Processor Programmer Reference | | SiI-SW-1196 | SiI9535 Starter Kit Firmware Software | #### **Disclaimers** These materials are provided on an "AS IS" basis. Silicon Image, Inc. and its affiliates disclaim all representations and warranties (express, implied, statutory or otherwise), including but not limited to: (i) all implied warranties of merchantability, fitness for a particular purpose, and/or non-infringement of third party rights; (ii) all warranties arising out of course-of-dealing, usage, and/or trade; and (iii) all warranties that the information or results provided in, or that may be obtained from use of, the materials are accurate, reliable, complete, up-to-date, or produce specific outcomes. Silicon Image, Inc. and its affiliates assume no liability or responsibility for any errors or omissions in these materials, makes no commitment or warranty to correct any such errors or omissions or update or keep current the information contained in these materials, and expressly disclaims all direct, indirect, special, incidental, consequential, reliance and punitive damages, including WITHOUT LIMITATION any loss of profits arising out of your access to, use or interpretation of, or actions taken or not taken based on the content of these materials. Silicon Image, Inc. and its affiliates reserve the right, without notice, to periodically modify the information in these materials, and to add to, delete, and/or change any of this information. Notwithstanding the foregoing, these materials shall not, in the absence of authorization under U.S. and local law and regulations, as required, be used by or exported or re-exported to (i) any U.S. sanctioned or embargoed country, or to nationals or residents of such countries; or (ii) any person, entity, organization or other party identified on the U.S. Department of Commerce's Denied Persons or Entity List, the U.S. Department of Treasury's Specially Designated Nationals or Blocked Persons List, or the Department of State's Debarred Parties List, as published and revised from time to time; (iii) any party engaged in nuclear, chemical/biological weapons or missile proliferation activities; or (iv) any party for use in the design, development, or production of rocket systems or unmanned air vehicles. #### **Products and Services** The products and services described in these materials, and any other information, services, designs, know-how and/or products provided by Silicon Image, Inc. and/or its affiliates are provided on as "AS IS" basis, except to the extent that Silicon Image, Inc. and/or its affiliates provides an applicable written limited warranty in its standard form license agreements, standard Terms and Conditions of Sale and Service or its other applicable standard form agreements, in which case such limited warranty shall apply and shall govern in lieu of all other warranties (express, statutory, or implied). EXCEPT FOR SUCH LIMITED WARRANTY, SILICON IMAGE, INC. AND ITS AFFILIATES DISCLAIM ALL REPRESENTATIONS AND WARRANTIES (EXPRESS, IMPLIED, STATUTORY OR OTHERWISE), REGARDING THE INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS PROVIDED BY SILICON IMAGE, INC. AND/OR ITS AFFILIATES, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND/OR NON-INFRINGEMENT OF THIRD PARTY RIGHTS. YOU ACKNOWLEDGE AND AGREE THAT SUCH INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS HAVE NOT BEEN DESIGNED, TESTED, OR MANUFACTURED FOR USE OR RESALE IN SYSTEMS WHERE THE FAILURE, MALFUNCTION, OR ANY INACCURACY OF THESE ITEMS CARRIES A RISK OF DEATH OR SERIOUS BODILY INJURY, INCLUDING, BUT NOT LIMITED TO, USE IN NUCLEAR FACILITIES, AIRCRAFT NAVIGATION OR COMMUNICATION, EMERGENCY SYSTEMS, OR OTHER SYSTEMS WITH A SIMILAR DEGREE OF POTENTIAL HAZARD. NO PERSON IS AUTHORIZED TO MAKE ANY OTHER WARRANTY OR REPRESENTATION CONCERNING THE PERFORMANCE OF THE INFORMATION, PRODUCTS, KNOW-HOW, DESIGNS OR SERVICES OTHER THAN AS PROVIDED IN THESE TERMS AND CONDITIONS. 1140 E. Arques Avenue Sunnyvale, CA 94085 T 408.616.4000 F 408.830.9530 www.siliconimage.com 1140 E. Arques Avenue Sunnyvale, CA 94085 T 408.616.4000 F 408.830.9530 www.siliconimage.com