# High Reliability SP2T RF Switch 9 kHz to 9000 MHz #### **GENERAL DESCRIPTION** The F2912 is a high reliability, low insertion loss, 50 $\Omega$ SP2T absorptive RF switch designed for a multitude of wireless and other RF applications. This device covers a broad frequency range from 9 kHz to 9000 MHz. In addition to providing low insertion loss, the F2912 also delivers excellent linearity and isolation performance while providing a 50 $\Omega$ termination to the unused RF input port. The F2912 uses a single positive supply voltage of 3.3 V supporting three states using either 3.3 V or 1.8 V user-selectable control voltage. An added feature includes a Mode CTL pin allowing the user to control the device with either 1-pin or 2-pin control. #### **COMPETITIVE ADVANTAGE** The F2912 provides extremely low insertion loss; particularly important for RF receiver front-end use. - ✓ Insertion Loss: 0.4 dB @ 1 GHz - ✓ IIP3: +66 dBm - ✓ RF1 to RF2 Isolation: 74 dB@ 1 GHz - ✓ Negative supply voltage not required - ✓ Extended temperature -55 °C to +125 °C #### **APPLICATIONS** - Base Station 2G, 3G, 4G - Portable Wireless - Repeaters and E911 systems - Digital Pre-Distortion - Point to Point Infrastructure - Public Safety Infrastructure - WIMAX Receivers and Transmitters - Military Systems, JTRS radios - RFID handheld and portable readers - Cable Infrastructure - Wireless LAN - Test / ATE Equipment #### **FEATURES** - Very low insertion loss: 0.4 dB @ 1GHz - High Input IP3: +66 dBm - RF1 to RF2 Isolation: 74 dB @ 1GHz - 1-pin or 2-pin device control option - Low DC current; 20 μA using 3.3 V logic - Single positive supply voltage: 3.3 V - 3.3 V or 1.8 V user-selectable control logic - Operating temperature -55 °C to +125 °C - 4 mm x 4 mm 20 pin TQFN package #### **FUNCTIONAL BLOCK DIAGRAM** #### **ORDERING INFORMATION** ## **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Min | Max | Units | |-----------------------------------------------------------|---------------------|------|--------------------|-------| | VCC to GND | $V_{CC}$ | -0.3 | +3.9 | V | | CTL1, CTL2, LogicCTL | $V_{CNTL}$ | -0.3 | $V_{cc} + 0.3$ | V | | RF1, RF2, RF_Com | $V_{RF}$ | -0.3 | +0.3 | V | | Maximum Junction Temperature | $T_{Jmax}$ | | +140 | °C | | Storage Temperature Range | T <sub>ST</sub> | -65 | +150 | °C | | Lead Temperature (soldering, 10s) | T <sub>LEAD</sub> | | +260 | °C | | ElectroStatic Discharge – HBM<br>(JEDEC/ESDA JS-001-2012) | V <sub>ESDHBM</sub> | | Class 2<br>(2000) | V | | ElectroStatic Discharge – CDM (JEDEC 22-C101F) | V <sub>ESDCDM</sub> | | Class IV<br>(1500) | V | #### RF Power For Case Temperatures up to +85 °C\* | RF1, RF2 (RF1 or RF2 is connected to RF_COM, State 3 and 2) | +33 dBm | |--------------------------------------------------------------------|---------| | RF1, RF2 (RF1 or RF2 is NOT connected to RF_COM, State 1, 2 and 3) | +24 dBm | | RF_COM (RF_COM port is NOT connected to RF1 or RF2, State 1) | +24 dBm | #### RF Power For Case Temperatures up to +105 °C\* | RF1, RF2 (RF1 or RF2 is connected to RF_COM, State 3 and 2) | +33 dBm | |--------------------------------------------------------------------|---------| | RF1, RF2 (RF1 or RF2 is NOT connected to RF_COM, State 1, 2 and 3) | +21 dBm | | RF COM (RF COM port is NOT connected to RF1 or RF2, State 1) | +21 dBm | #### RF Power For Case Temperatures up to +120 °C\* | RF1, RF2 (RF1 or RF2 is connected to RF_COM, State 3 and 2) | +27 dBm | |--------------------------------------------------------------------|---------| | RF1, RF2 (RF1 or RF2 is NOT connected to RF_COM, State 1, 2 and 3) | +18 dBm | | RF_COM (RF_COM port is NOT connected to RF1 or RF2, State 1) | +18 dBm | <sup>\*</sup> Note: These Absolute Maximum RF power limits are reduced if the RF frequency is lower than 400 MHz. Stresses above those listed above may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### PACKAGE THERMAL AND MOISTURE CHARACTERISTICS | $\theta_{JA}$ (Junction – Ambient) | 60.0 °C/W | |----------------------------------------------------------------------------------|-----------| | $\theta_{\text{JC}}$ (Junction – Case) The Case is defined as the exposed paddle | 3.9 °C/W | | Moisture Sensitivity Rating (Per J-STD-020) | MSL 1 | # **F2912 RECOMMENDED OPERATING CONDITIONS** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------|---------------------|------------------------------------|-------|-----|------|-------| | Supply Voltage | V | Using 3.3 V logic<br>(Pin 18 low) | 2.7 | | 3.6 | V | | Supply Voltage V <sub>C</sub> | V <sub>CC</sub> | Using 1.8 V logic<br>(Pin 18 high) | 3.15 | | 3.45 | V | | Operating Temperature Range | T <sub>CASE</sub> | Case Temperature | -55 | | +125 | °C | | RF Frequency Range | F <sub>RF</sub> | | 0.009 | | 9000 | MHz | | RF1 Port Impedance | $Z_{RF1}$ | | | 50 | | | | RF2 Port Impedance | Z <sub>RF2</sub> | | | 50 | | Ω | | RF_COM Port Impedance | Z <sub>RF_COM</sub> | | | 50 | | | #### **F2912 SPECIFICATION** Typical Application Circuit, $V_{CC} = +3.3 \text{ V}$ , $T_C = +25 \text{ °C}$ , $F_{RF} = 1 \text{ GHz}$ , 2 GHz, and or 4 GHz as noted below. Input power = 0 dBm or +13 dBm/tone unless otherwise stated. PCB board trace and connector losses are de-embedded unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------------------|-------------------------------------|----------------------------------------------------|--------------------------|------|--------------------------|-------| | Logic Input High Threshold | V <sub>IH</sub> | For all control pins<br>Pin 18 low for 3.3 V logic | 0.7 x<br>V <sub>cc</sub> | | 3.6 | V | | Logic Input High Threshold | VIH | For all control pins Pin 18 high for 1.8 V logic | 1.1 1 | | 2 | V | | Logic Input Low Threshold | V | For all control pins<br>Pin 18 low for 3.3 V logic | | | 0.3 x<br>V <sub>cc</sub> | V | | Logic Input Low Threshold | V <sub>IL</sub> | For all control pins Pin 18 high for 1.8 V logic | | | 0.63 | V | | Logic Current | ${ m I}_{ m IH}$ , ${ m I}_{ m IL}$ | For all control pins | | 180 | 500 | nA | | DC Current | т. | Pin 18 low for 3.3 V logic | | 20 | 25 | | | DC Current | $I_{CC}$ | Pin 18 high for 1.8 V logic | | 126 | 153 | μA | | | | RF = 1.0 GHz | | 0.4 | 0.6 | | | | | RF = 2.0 GHz | | 0.5 | 0.7 | | | Insertion Loss | T. | RF = 4.0 GHz | | 0.6 | 0.8 | JD. | | RF1/RF2 to RF_COM<br>(State 2 or 3) | IL | RF = 6.0 GHz | | 0.61 | 0.9 <sup>2</sup> | dB | | (3tate 2 of 3) | | RF = 8.1 GHz | | 0.81 | 1.0 | | | | | RF = 9.0 GHz | | 1.00 | 1.4 | | | | | RF = 1.0 GHz | 58 | 61.5 | | | | | | RF = 2.0 GHz | 52 | 57 | | | | Isolation | 100 | RF = 4.0 GHz | 50 | 52 | | I.D. | | RF1 / RF2 to RF_COM<br>(State 2 or 3) | ISO <sub>1</sub> | RF = 6.0 GHz | 45 | 53 | | dB | | | | RF = 8.1 GHz | 30 | 33 | | 1 | | | | RF = 9.0 GHz | 26 | 29 | | | | | | RF = 1.0 GHz | 71 | 74 | | | | | | RF = 2.0 GHz | 60 | 62 | | | | Isolation | 700 | RF = 4.0 GHz | 46 | 47 | | | | RF1 to RF2<br>(State 2 or 3) | ISO <sub>2</sub> | RF = 6.0 GHz | 36 | 38 | | dB | | (3tate 2 of 3) | | RF = 8.1 GHz | 27 | 31 | | | | | | RF = 9.0 GHz | 23 | 27 | | | | | | RF = 1.0 GHz | | 27 | | | | | | RF = 2.0 GHz | | 24 | | 1 | | Return Loss RF_COM | F. | RF = 4.0 GHz | | 20 | | 15 | | (State 1) | $RL_1$ | RF = 6.0 GHz | | 12 | | dB | | | | RF = 8.1 GHz | | 11 | | 1 | | | | RF = 9.0 GHz | | 9 | | 1 | Note 1: Items in min/max columns in **bold italics** are Guaranteed by Test. Note 2: Items in min/max columns that are not bold/italics are Guaranteed by Design Characterization. Note 3: The input 1 dB compression point is a linearity figure of merit. Refer to Absolute Maximum Ratings section for the maximum RF input Note 4: Spurious due to on-chip negative voltage generator. Typical generator fundamental frequency is 2.2 MHz. # F2912 Specification (Cont.) Typical Application Circuit, $V_{CC} = +3.3 \text{ V}$ , $T_C = +25 \text{ °C}$ , $F_{RF} = 1 \text{ GHz}$ , 2 GHz, and or 4 GHz as noted below. Input power = 0 dBm or +13 dBm/tone unless otherwise stated. PCB board trace and connector losses are de-embedded unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | | |-------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------|-----|------|-----|------------------|--| | | | RF = 1.0 GHz | | 25 | | | | | | | RF = 2.0 GHz | | 23 | | | | | Return Loss RF_COM | DI | RF = 4.0 GHz | | 26 | | dB | | | (State 2 or 3) | RL <sub>2</sub> | RF = 6.0 GHz | | 18 | | | | | | | RF = 8.1 GHz | | 20 | | | | | | | RF = 9.0 GHz | | 15 | | | | | | | RF = 1.0 GHz | | 27 | | | | | | | RF = 2.0 GHz | | 27 | | | | | Return Loss | DI | RF = 4.0 GHz | | 20 | | 10 | | | RF1, RF2<br>(State 1) | $RL_3$ | RF = 6.0 GHz | | 18 | | dB | | | (State 1) | | RF = 8.1 GHz | | 14 | | | | | | | RF = 9.0 GHz | | 10 | | | | | | | RF = 1.0 GHz | | 26 | | | | | | | RF = 2.0 GHz | | 25 | | - dB | | | Return Loss | RL₄ | RF = 4.0 GHz | | 21 | | | | | RF1, RF2<br>(State 2 or 3) | | RF = 6.0 GHz | | 17 | | | | | (3.0.6.2.3) | | RF = 8.1 GHz | | 14 | | | | | | | RF = 9.0 GHz | | 10 | | | | | Input IP2 | | RF = 1.0 GHz | | 102 | | dBm | | | RF1 / RF2 | IIP2 | RF = 2.0 GHz | | 110 | | | | | (State 2 or 3) | | RF = 3.0 GHz | | 110 | | | | | Input IP3 | | RF = 1.0 GHz | | 66 | | | | | RF1 / RF2 | IIP3 | RF = 2.0 GHz | | 64 | | dBm | | | (State 2 or 3) | | RF = 3.0 GHz | | 64 | | | | | Input 1dB compression<br>RF1 / RF2<br>(State 2 or 3) <sup>3</sup> | IP1dB | F <sub>RF</sub> = 2.0 GHz | 29 | 30 | | dBm | | | Switching Time | _ | RF = 1.0 GHz<br>50% control to 90% RF | | 1.1 | | 116 | | | | $T_SW$ | RF = 1 GHz<br>50% control to 10% RF | | 0.5 | | μs | | | Maximum Switching Frequency | SW <sub>FREQ</sub> | | | 25 | | kHz | | | Maximum video feed-through RF_COM port | VIDFT | 5 MHz to 1 GHz<br>Measured with 2.5 ns risetime,<br>0 to 3.3 V control pulse | | 5 | | mV <sub>pp</sub> | | | Maximum spurious level on any RF port <sup>4</sup> | Spur <sub>MAX</sub> | RF ports terminated into 50 $\Omega$ | | -145 | | dBm | | Note 1: Items in min/max columns in **bold italics** are Guaranteed by Test. Note 2: Items in min/max columns that are not bold/italics are Guaranteed by Design Characterization. Note 3: The input 1 dB compression point is a linearity figure of merit. Refer to Absolute Maximum Ratings section for the maximum RF input nower. Note 4: Spurious due to on-chip negative voltage generator. Typical generator fundamental frequency is 2.2 MHz. #### **CONTROL MODES** F2912 The F2912 switch states are designed to be controlled by using either a 2 pin logic control (see Table 1) or a 1 pin logic control (see Table 2). Table 3 describes the settings to enable one or two pin control. The F2912 also has the ability to be controlled by 3 V or 1.8 V control logic based on the setting of Pin 18 (See Table 4). See Pin Compatibility in the Applications Information section for more details. Table 1 - Switch Control Truth Table for 2 pin logic control (ModeCTL = GND) | | Control pin input RF1, RF2 I | | | put / Output | | |-------|------------------------------|------------------|---------------|---------------|--| | State | CTL1<br>(Pin 17) | CTL2<br>(Pin 16) | RF1 to RF Com | RF2 to RF Com | | | 1 | Low | Low | OFF | OFF | | | 2 | Low | High | OFF | ON | | | 3 | High | Low | ON | OFF | | | 4 | High | High | N/A | N/A | | Table 2 – Switch Control Truth Table for 1 pin logic control (ModeCTL = VCC) | | <b>Control Pin Input</b> | | RF1, RF2 In | put / Output | |-------|--------------------------|------------------|---------------|---------------| | State | CTL1<br>(Pin 17) | CTL2<br>(Pin 16) | RF1 to RF Com | RF2 to RF Com | | 2 | Don't Care | High | OFF | ON | | 3 | Don't Care | Low | ON | OFF | Table 3 – Mode Control Truth Table to set for 1 or 2 pin logic control | ModeCTL (Pin 19) | Pin Control Mode | |------------------|------------------------------| | GND | 2-pin control: CTL1 and CTL2 | | V <sub>cc</sub> | 1-pin control: CTL2 | #### Notes: - 1. When RF1 and RF2 ports are both open (State 1), all 3 RF ports are terminated to an internal 50 $\Omega$ termination resistor. - 2. When RF1 or RF2 port is open (State 2 or State 3 OFF condition), the open port is connected to an internal 50 $\Omega$ termination resistor. - 3. When RF1 or RF2 port is closed (State 2 or State 3 ON condition), the closed port is connected to the RF Com port. **Table 4 - Logic Control (pin 18) Truth Table** | LogicCTL (Pin 18) | Logic Voltage | |-------------------|---------------| | V <sub>CC</sub> | 1.8 V | | GND | 3.3 V | # **TYPICAL OPERATING CONDITIONS (TOC)** Unless otherwise noted for the TOC graphs on the following pages, the following conditions apply. - 1. EVKit connector and trace losses de-embedded - 2. $V_{cc} = 3.3 \text{ V}$ - 3. $T_{AMB} = 25$ °C - 4. Small signal parameters measured with $P_{\text{IN}} = 0$ dBm. - 5. Two tone tests $P_{IN}$ =+13 dBm/tone with 50 MHz tone spacing for $F_{RF}$ > 500 MHz. - 6. $Z_S = Z_L = 50 Ω$ # Typical Operating Conditions (-1-) #### **Insertion Loss vs. Temperature** ### Insertion Loss vs. Temperature #### **Insertion Loss vs. Voltage** **Insertion Loss vs. Voltage** #### Isolation vs. Temperature [RFC → RF1 / RF2] Isolation vs. Temperature [RFC → RF1 / RF2] ### Typical Operating Conditions (-2-) #### Isolation vs. Voltage [RFC → RF1 / RF2] #### Isolation vs. Temperature [RF1 $\rightarrow$ RF2] Isolation vs. Voltage [RF1 → RF2] #### Isolation vs. Voltage [RFC → RF1 / RF2] Isolation vs. Temperature [RF1 → RF2] Isolation vs. Voltage [RF1 → RF2] # **TYPICAL OPERATING CONDITIONS (-3-)** #### **RF1 Return Loss vs. Temperature** #### RF1 Return Loss vs. Voltage **RF2 Return Loss vs. Temperature** #### **RF1 Return Loss vs. Temperature** RF1 Return Loss vs. Voltage **RF2 Return Loss vs. Temperature** # **TYPICAL OPERATING CONDITIONS (-4-)** #### RF2 Return Loss vs. Voltage #### **RFC Return Loss vs. Temperature** #### RFC Return Loss vs. Voltage #### RF2 Return Loss vs. Voltage #### RFC Return Loss vs. Temperature #### RFC Return Loss vs. Voltage # TYPICAL OPERATING CONDITIONS (-5-) #### **Input Power Compression vs. Temperature** #### **Input Power Compression vs. Voltage** #### **Input IP3** #### **Input Power Compression vs. Temperature** #### **Input Power Compression vs. Voltage** **Input IP3** # **TYPICAL OPERATING CONDITIONS (-6-)** #### Input IP3 [ 2 GHz] # Input IP3 [ 3 GHz] #### Input IP3 [ 4 GHz] Input IP3 [ 6 GHz] # TYPICAL OPERATING CONDITIONS HISTOGRAMS [N=4800, T<sub>CASE</sub>= 25C] (-4-) #### **PACKAGE DRAWING** (4 mm x 4 mm 20-pin TQFN), NCG20 - 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES. - 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. COPLANARITY SHALL NOT EXCEED 0.08 mm. - 3. WARPAGE SHALL NDT EXCEED 0.10 mm. - 4. REFER JEDEC MO-220. #### **LAND PATTERN DIMENSION** RECOMMENDED LAND PATTERN DIMENSION #### NOTES: - 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES. 2. TOP DOWN VIEW. AS VIEWED ON PCB. 3. COMPONENT OUTLINE SHOW FOR REFERENCE IN GREEN. 4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED. 5. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN. #### **PIN DIAGRAM** # **PIN DESCRIPTION** | PIN | NAME | FUNCTION | |-----------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 4, 5, 6,<br>7, 9, 10, 11,<br>12, 14, 15 | GND | Ground these pins as close to the device as possible. | | 3 | RF1 | RF1 Port. Matched to 50 $\Omega$ . If this pin is not 0 V DC, then an external coupling capacitor must be used. | | 8 | RF_COM | RF Common Port. Matched to 50 $\Omega$ . If this pin is not 0 V DC, then an external coupling capacitor must be used. | | 13 | RF2 | RF2 Port. Matched to 50 $\Omega$ . If this pin is not 0 V DC, then an external coupling capacitor must be used. | | 16 | CTL2 | Control 2 – See Table 1 and Table 2 Switch Control Truth Tables for proper logic setting. | | 17 | CTL1 | Control 1 – See Table 1 and Table 2 Switch Control Truth Tables for proper logic setting. | | 18 | LogicCTL | Logic Control – See Table 4 Logic Control Truth Table. Apply $V_{\text{CC}}$ to select 1.8 V logic control or GND for 3.3 V logic control. | | 19 | ModeCTL | Mode Control – See Table 3 Mode Control Truth Table. Apply $V_{\text{CC}}$ to select 1-pin control or GND for 2-pin control. | | 20 | $V_{CC}$ | Power Supply. Bypass to GND with capacitors shown in the Typical Application Circuit as close as possible to pin. | | 21 | — ЕР | Exposed Pad. Internally connected to GND. Solder this exposed pad to a PCB pad that uses multiple ground vias to provide heat transfer out of the device into the PCB ground planes. These multiple via grounds are also required to achieve the specified RF performance. | # **EVKIT PICTURE (TOP)** # **EVKIT PICTURE (BOTTOM)** # **EVKIT / APPLICATIONS CIRCUIT** # **EVKIT BOM** | Part Reference | QTY | DESCRIPTION | Mfr. Part # | Mfr. | |----------------|---------------------------------------|---------------------------------------------------------------|---------------------|-----------------| | C1 | 1 | 1000 pF ±5%, 50V, C0G Ceramic Capacitor (0603) | GRM1885C1H102J | Murata | | C2 | 1 | 0.1 μF ±10%, 16V, X7R Ceramic Capacitor (0402) GRM155R71C104K | | Murata | | C3 – C6 | 4 | 100 pF ±5%, 50V, C0G Ceramic Capacitor (0402) GRM1555C1H1013 | | Murata | | R1 – R4 | 4 | 100 ohm ±1%, 1/10W, Resistor (0402) | ERJ-2RKF1000X | Panasonic | | R5 | 1 | 15 kohm ±1%, 1/10W, Resistor (0402) ERJ-2RKF15 | | Panasonic | | R6 | 1 | 18 kohm ±1%, 1/10W, Resistor (0402) | | Panasonic | | R7 – R10 | 4 | 100 kohm ±1%, 1/10W, Resistor (0402) ERJ-2RKF1003X | | Panasonic | | J1 – J5 | 5 | SMA Edge Launch (0.375 inch pitch ground tabs) 142-0701-851 | | Emerson Johnson | | J7 | 1 | CONN HEADER VERT 7x2 POS GOLD N2514-6002-RB | | 3M | | U1 | U1 1 SP2T Switch 4 mm x 4 mm QFN20-EP | | F2912NCGI | IDT | | | 1 | Printed Circuit Board | F2912 EVKIT REV 4.1 | IDT | #### **TOP MARKINGS** #### **APPLICATIONS INFORMATION** #### **Default Start-up** Control pins include no internal pull-down resistors to logic LOW or pull-up resistors to logic HIGH. Upon start-up, all control pins should be set to logic LOW (0) thereby enabling 2 pin switch control, opening both RF1 and RF2 paths, and setting logic control voltage to 3.3 V (see above tables for LOW logic states). #### **Power Supplies** A common VCC power supply should be used for all pins requiring DC power. All supply pins should be bypassed with external capacitors to minimize noise and fast transients. Supply noise can degrade noise figure and fast transients can trigger ESD clamps and cause them to fail. Supply voltage change or transients should have a slew rate smaller than $1\ V\ /\ 20\ uS$ . In addition, all control pins should remain at $0\ V\ (+/-0.3\ V)$ while the supply voltage ramps or while it returns to zero. #### **Control Pin Interface** If control signal integrity is a concern and clean signals cannot be guaranteed due to overshoot, undershoot, ringing, etc., the following circuit at the input of each control pin is recommended. This applies to control pins 16, 17, 18, and 19 as shown below. #### **Pin Compatibility** The F2912 switch is compatible with other supplier parts which only support two wire control and 3 volt logic. Other suppliers' parts with limited functionality have pins 18 and 19 grounded. Grounding pins 18 and 19 on the F2912 will make it fully compatible with the other products. Per Table 3 when pin 19 is grounded, the F2912 is set for 2-wire control. Per Table 4 when pin 18 is grounded, the F2912 is set for 3.3 volt control logic. JEDEC 3.3 volt logic (JESD8C.01) allows logic high to be as low as 2.7 volts which the F2912 supports. Contact your IDT representative for more information about compatibility with other suppliers' products. #### **EVKIT OPERATION** The F2912 EVkit has a number of control features available. Please refer to the EVkit Application Circuit and EVkit Picture for connections to this part. All bias and logic controls are done using J7 as an interface. See Table 5 for the function of each pin on J7. **Table 5: EVkit J7 Interface Table** | J7 PIN | PIN NAME | CONNECTIONS | | |--------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | V <sub>cc</sub> | Pin to supply VCC from an external power supply. | | | 2 | GND | Pin to supply GND from an external power supply. | | | 3 | ModeCTL | Leave this pin open to select 1-pin control. A pull up resistor on the EVkit provides a logic high. If 2-pin control is desired, ground this pin by using a two pin shunt between this pin and pin 4 (GND). See Tables 1, 2, and 3 for 1-pin and 2-pin control logic. | | | 4 | GND | Pin available to shunt to pin 3 to provide a logic low. | | | 5 | LogicCTL | If using 1.8 V logic for CTL1 and CTL2, leave this pin open. A pullup resisto on the kit provides a logic high. If 3.3 V logic is used then ground this pin by using a two pin shunt between this pin and pin 6 (GND). | | | 6 | GND | Pin available to shunt to pin 5 to provide a logic low. | | | 7 | CTL1 | Used to control the switch state when using the 2-pin control method. Leave this pin open to allow the EVkit pullup resistor to provide a logic high Connect to pin 8 (GND) with a two pin shunt if a logic low is desired. Actulogic levels applied to this pin depend on the setting of LogicCTL pin. This device can be damage if the incorrect logic level is applied to this pin. | | | 8 | GND | Pin available to shunt to pin 7 to provide a logic low. | | | 9 | CTL2 | Used to control the switch state when using the 1-pin or 2-pin control method. Leave this pin open to allow the EVkit pullup resistor to provide a logic high. Connect to pin 10 (GND) with a two pin shunt if a logic low is desired. Actual logic levels applied to this pin depend on the setting of LogicCTL pin. This device can be damage if the incorrect logic level is applied to this pin. | | | 10 | GND | Pin available to shunt to pin 9 to provide a logic low. | | | 11 | 1.8VSEL | If using 3.3 V CTL1 and CTL2 logic, connect this pin to pin 12 (VCC) using a two pin shunt. If using 1.8 V logic then leave this pin open.* | | | 12 | V <sub>CC</sub> | Internally connected on PCB to VCC on pin 1. | | | 13 | 1.8VSEL | If using 1.8 V CTL1 and CTL2 logic, connect this pin to pin 14 (1.8VSEL2) using a two pin shunt. If using 3.3 V logic then leave this pin open.* | | | 14 | 1.8VSEL2 | If using 1.8 V CTL1 and CTL2 logic, connect this pin to pin 13 (1.8VSEL) using a two pin shunt. If using 3.3 V logic then leave this pin open.* | | <sup>\*</sup> Never configure the kit to have two pin shunts for both Pin 11 to Pin 12 and Pin 13 to Pin 14. #### **REVISION HISTORY SHEET** | Rev | Date | Page | Description of Change | | |-----|-------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 2014-Aug-19 | | Initial Release | | | 1 | 2014-Oct-21 | 17, 18, 20 | Update EVKIT Photo and BOM | | | 2 | 2015-Sept-4 | 2, 6, 12,<br>18 | Updated to new datasheet format throughout document. Added recommended PCB land pattern information. Added pin compatible information. | | | 3 | 2016-Apr-01 | | Added data for low frequency operation (9 kHz). Added data for higher frequency operation (9 GHz). | | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.idt.com Tech Support www.IDT.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. Copyright @2016. Integrated Device Technology, Inc. All rights reserved.