# dsPIC30F3010/3011 ## dsPIC30F3010/3011 Family Silicon Errata and Data Sheet Clarification The dsPIC30F3010/3011 family devices that you have received conform functionally to the current Device Data Sheet (DS70141**E**), except for the anomalies described in this document. The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in 2010. The silicon issues are summarized in Table 2. The errata described in this document will be addressed in future revisions of the dsPIC30F3010/3011 silicon. Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A2). Data Sheet clarifications and corrections start on page 18, following the discussion of silicon issues. The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com). For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 2 or PICkit<sup>™</sup> 3: - Using the appropriate interface, connect the device to the MPLAB ICD 2 programmer/debugger or PICkit 3. - From the main menu in MPLAB IDE, select <u>Configure>Select Device</u>, and then select the target part number in the dialog box. - 3. Select the MPLAB hardware tool (<u>Debugger>Select Tool</u>). - Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the **Output** window. **Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance. The Device and Revision ID values for the various dsPIC30F3010/3011 silicon revisions are shown in Table 1. ### TABLE 1: SILICON DEVREV VALUES | Part Number | Device ID <sup>(1)</sup> | Revision II | o for Silicon | Revision <sup>(2)</sup> | | |--------------|--------------------------|-------------|---------------|-------------------------|--| | Fait Number | Device ID. | Α0 | <b>A</b> 1 | A2 | | | dsPIC30F3010 | 0x01C0 | 0x1000 | 0x1001 | 0x1002 | | | dsPIC30F3011 | 0x01C1 | 0.000 | 0.001 | 0X1002 | | - **Note 1:** The Device and Revision IDs (DEVID and DEVREV) are located at the last two implemented addresses in program memory. - **2:** Refer to the "dsPIC30F Flash Programming Specification" (DS70102) for detailed information on Device and Revision IDs for your specific device. TABLE 2: SILICON ISSUE SUMMARY | Module | Feature | Item | Issue Summary | | ffectorision | | |--------------------------------------------|-----------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------|-----------| | | | Number | · | Α0 | <b>A</b> 1 | <b>A2</b> | | CPU | MAC Class Instructions with ±4 Address Modification | 1. | Sequential MAC instructions, which prefetch data from Y data space using ±4 address modification, will cause an address error trap. | Х | Х | Х | | CPU | DAW.b<br>Instruction | 2. | The Decimal Adjust instruction, DAW.b, may improperly clear the Carry bit, C (SR<0>). | Х | Х | Х | | PSV<br>Operations | Using SR | 3. | In certain instructions, fetching one of the operands from program memory using Program Space Visibility (PSV) will corrupt specific bits in the STATUS Register, SR. | | Х | X | | PSV<br>Operations | _ | 4. | An address error trap occurs in certain addressing modes when accessing the first four bytes of any PSV page. | Х | Х | Х | | PLL | 4x Mode | 5. | The 4x PLL mode of operation may not function correctly for certain input frequencies. | Х | Х | Х | | CPU | Early Termination of Nested DO Loops | 6. | When using two DO loops in a nested fashion, terminating the inner-level DO loop by setting the EDT bit (CORCON<11>) will produce unexpected results. | Х | Х | Х | | Interrupt<br>Controller | _ | 7. | An interrupt occurring immediately after modifying the CPU IPL, interrupt IPL, interrupt enable, or interrupt flag may cause an address error trap. | Х | Х | Х | | CPU | DISI<br>Instruction | 8. | The DISI instruction will not disable interrupts if a DISI instruction is executed in the same instruction cycle that the DISI counter decrements to zero. | Х | Х | Х | | 32 kHz<br>Low-<br>Power (LP)<br>Oscillator | Sleep Mode | 9. | The LP oscillator does not function when the device is placed in Sleep mode. | X | Х | X | | Output<br>Compare | PWM Mode | 10. | Output compare will produce a glitch when loading 0% duty cycle in PWM mode. It will also miss the next compare after the glitch. | Х | Х | Х | | Output<br>Compare | 1 | 11. | The output compare module will produce a glitch on the output when an I/O pin is initially set high and the module is configured to drive the pin low at a specified time. | Х | Х | Х | | QEI | Index Pulse<br>Reset | 12. | The Index Pulse Reset mode of the QEI does not work properly when used along with count error detection. When counting upwards, the POSCNT register will increment one extra count after the index pulse is received. The extra count will generate a false count error interrupt. | X | X | X | | ADC | Sleep Mode | 13. | ADC event triggers from the INT0 pin will not wake-up the device from Sleep mode if the SMPI bits are non-zero. | Х | Х | Х | | PLL | 8x Mode | 14. | If 8x PLL mode is used, the input frequency range is 5 MHz-10 MHz instead of 4 MHz-10 MHz. | Х | Х | Х | | ADC | Sampling Rate | 15. | The 10-bit Analog-to-Digital Converter (ADC) has a maximum sampling rate of 750 ksps. | Х | Х | Х | | QEI | Interrupt<br>Generation | 16. | The QEI module does not generate an interrupt in a particular overflow condition. | Х | Х | Х | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. TABLE 2: SILICON ISSUE SUMMARY (CONTINUED) | Module | Feature | Item<br>Number | Issue Summary | | ffect<br>risio | | |---------------------------------------------|---------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------|-----------| | | | Number | | Α0 | <b>A</b> 1 | <b>A2</b> | | I <sup>2</sup> C <sup>™</sup> Bus Collision | | 17. | When the I <sup>2</sup> C module is enabled, the dsPIC <sup>®</sup> DSC device generates a glitch on the SDA and SCL pins, causing a false communication start in a single-master configuration or a bus collision in a multi-master configuration. | Х | Х | Х | | I <sup>2</sup> C | 10-bit<br>Addressing<br>Mode | 18. | The 10-bit slave does not set the RBF flag or load the I2CxRCV register on address match if the Least Significant bits (LSbs) of the address are the same as the 7-bit reserved addresses. | X | Х | X | | I <sup>2</sup> C | Slave Mode | 19. | The I <sup>2</sup> C module loses incoming data bytes when operating as an I <sup>2</sup> C slave. | | Х | Х | | I <sup>2</sup> C | 10-bit<br>Addressing<br>Mode | 20. | When the I <sup>2</sup> C module is configured as a 10-bit slave with an address of 0x102, the I2CxRCV register content for the lower address byte is 0x01 rather than 0x02. | Х | Х | Х | | I <sup>2</sup> C | 10-bit<br>Addressing<br>Mode | 21. | When the I <sup>2</sup> C module is configured for 10-bit addressing using the same address bits (A10 and A9) as other I <sup>2</sup> C devices, the A10 and A9 bits may not work as expected. | Х | Х | Х | | I/O Port | Port Pin<br>Multiplexed<br>with IC1 | 22. | The port I/O pin multiplexed with the Input Capture 1 (IC1) function cannot be used as a digital input pin when the UART auto-baud feature is enabled. | Х | Х | Х | | ADC | Offset Error<br>When Using<br>Internal<br>Reference<br>(AVDD, AVSS) | 23. | The ADC module has an offset error (greater than the specification mentioned in the device data sheet), when using an internal reference (AVDD, AVSS). | X | Х | X | | PWM | Counter<br>Register | 24. | PTMR does not continue counting down after halting code execution in Debug mode. | Х | Х | Х | | Timer | Sleep Mode | 25. | Clock switching prevents the device from waking up from Sleep. | Х | Х | Х | | PLL | PLL Lock<br>Status bit | 26. | The PLL LOCK Status bit (OSCCON<5>) can occasionally get cleared and generate an Oscillator Failure Trap even when the PLL is still locked and functioning correctly. | Х | Х | Х | | Sleep<br>Mode | _ | 27. | Execution of the Sleep instruction (PWRSAV #0) may cause incorrect program operation after the device wakes up from Sleep. The current consumption during Sleep may also increase beyond the specifications listed in the device data sheet. | Х | Х | | | QEI | Timer Gated<br>Accumulation<br>Mode | 28. | When Timer Gated Accumulation is enabled, the QEI does not generate an interrupt on every falling edge. | Х | Х | Х | | QEI | Timer Gated<br>Accumulation<br>Mode | 29. | When Timer Gated Accumulation is enabled, and an external signal is applied, the POSCNT increments and generates an interrupt after a match with MAXCNT. | Х | Х | Х | | ADC | Current<br>Consumption<br>in Sleep Mode | 30. | If the ADC module is in an enabled state when the device enters Sleep Mode, the power-down current (IPD) of the device may exceed the device data sheet specifications. | Х | Х | Х | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. #### Silicon Errata Issues Note This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A2). #### 1. Module: CPU Sequential MAC class instructions, which prefetch data from Y data space using $\pm 4$ address modification, will cause an address error trap. The trap occurs only when all of the following conditions are true: - Two sequential MAC class instructions (or a MAC class instruction executed in a REPEAT or DO loop) that prefetch from Y data space. - 2. Both instructions prefetch data from Y data space using the + = 4 or = 4 address modification. - Neither of the instructions uses an accumulator write back. #### Work around The problem described above can be avoided by using any of the following methods: - Inserting any other instruction between the two MAC class instructions. - Adding an accumulator write back (a dummy write back if needed) to either of the MAC class instructions. - 3. Do not use the + = 4 or = 4 address modification. - 4. Do not prefetch data from Y data space. ### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Х | Х | | | | #### 2. Module: CPU The Decimal Adjust instruction, DAW.b, may improperly clear the Carry bit, C (SR<0>), when executed. #### Work around Check the Carry bit status prior to executing the $\mathtt{DAW.b}$ instruction. If the Carry bit is set, set the Carry bit again after executing the $\mathtt{DAW.b}$ instruction. Example 1 shows how the application should process the Carry bit during a BCD addition operation. ## EXAMPLE 1: CHECK CARRY BIT BEFORE DAW. b ``` .include "p30fxxxx.inc" ...... MOV.b #0x80, w0 ;First BCD number MOV.b #0x80, w1 ;Second BCD number ADD.b w0, w1, w2 ;Perform addition BRA NC, L0 ;If C set go to L0 DAW.b w2 ;If not,do DAW and BSET.b SR, #C ;set the carry bit BRA L1 ;and exit L0:DAW.b w2 L1: .... ``` | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | ### 3. Module: PSV Operations When one of the operands of instructions shown in Table 3 is fetched from program memory using Program Space Visibility (PSV), the STATUS Register, SR and/or the results may be corrupted. These instructions are identified in Table 3. Example 2 demonstrates a scenario where this occurs. Also, always use work around 2 if the C compiler is used to generate code for dsPIC30F3010/3011 devices. TABLE 3: AFFECTED INSTRUCTIONS | Instruction <sup>(1)</sup> | Examples of Incorrect Operation <sup>(2)</sup> | Data Corruption IN | |----------------------------|------------------------------------------------|--------------------------------------------| | ADDC | ADDC W0, [W1++], W2; | SR<1:0> bits <sup>(3)</sup> , Result in W2 | | SUBB | SUBB.b W0, [++W1], W3; | SR<1:0> bits <sup>(3)</sup> , Result in W3 | | SUBBR | SUBBR.b W0, [++W1], W3; | SR<1:0> bits <sup>(3)</sup> , Result in W3 | | СРВ | CPB W0, [W1++], W4; | SR<1:0> bits <sup>(3)</sup> | | RLC | RLC [W1], W4 ; | SR<1:0> bits <sup>(3)</sup> , Result in W4 | | RRC | RRC [W1], W2 ; | SR<1:0> bits <sup>(3)</sup> , Result in W2 | | ADD (Accumulator-based) | ADD [W1++], A ; | SR<1:0> bits <sup>(3)</sup> | | LAC | LAC [W1], A ; | SR<15:10> bits <sup>(4)</sup> | - Note 1: Refer to the "dsPIC30F/33F Programmer's Reference Manual" (DS70157) for details on the dsPIC30F instruction set. - 2: The errata only affects these instructions when a PSV access is performed to fetch one of the source operands in the instruction. A PSV access is performed when the Effective Address of the source operand is greater than 0x8000 and the PSV bit (CORCON<2>) is set to '1'. In the examples shown, the data access from program memory is made via the W1 register. - **3:** SR<1:0> bits represent Sticky Zero and Carry Status bits, respectively. - 4: SR<15:10> bits represent Accumulator Overflow and Saturation Status bits. #### **EXAMPLE 2: INCORRECT RESULTS** | .inclu | de "p30fxxxx.i | nc" | |---------|---------------------------|------------------------------------------------| | | #0x00, W0<br>WREG, PSVPAG | ;Load PSVPAG register | | BSET ( | CORCON, #PSV | ;Enable PSV | | • • • • | | | | MOV ‡ | #0x8200, W1 | ;Set up W1 for | | | | <pre>;indirect PSV access ;from 0x000200</pre> | | ADD V | W3, [W1++], W5 | ;This instruction | | | | ;works ok | | ADDC V | W4, [W1++], W6 | Carry flag and | | | | ;W6 gets | | | | ;corrupted here! | #### **Work arounds** ## Work around 1: For Assembly Language Source Code To work around the erratum in the MPLAB ASM30 assembler, the application may perform a PSV access to move the source operand from program memory to RAM or a W register prior to performing the operations listed in Table 3. The work around for Example 2 is demonstrated in Example 3. #### **EXAMPLE 3: CORRECT RESULTS** | .incl | ude "p30fxxxx.i | nc" | |-------|-------------------------------|---------------------------------------------------------------------| | | <br>#0x00, w0<br>WREG, PSVPAG | ;Load PSVPAG register | | BSET | CORCON, #PSV | ;Enable PSV | | MOV | #0x8200, W1 | ;Set up W1 for ;indirect PSV access | | ADD | W3, [W1++], W5 | <pre>;from 0x000200 ;This instruction ;works ok</pre> | | MOV | [W1++], W2 | ;Load W2 with data | | ADDC | W4, W2, W6 | <pre>;from program memory ;Carry flag and W4 ;results are ok!</pre> | ## Work around 2: For C Language Source Code For applications using C language, MPLAB C30 versions 1.20.04 or higher provide the following command-line switch that implements a work around for the erratum. -merrata=psv Refer to the "readme.txt" file in the MPLAB C30 v1.20.04 tool suite for further details. | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Х | Χ | | | | ### 4. Module: PSV Operations An address error trap occurs in certain addressing modes when accessing the first four bytes of an PSV page. This only occurs when using the following addressing modes: - MOV.D - Register Indirect Addressing (word or byte mode) with pre/post-decrement #### Work around Do not perform PSV accesses to any of the first four bytes using the above addressing modes. For applications using the C language, MPLAB C30 version 3.11 or higher, provides the following command-line switch that implements a work around for the erratum. -merrata=psv\_trap Refer to the readme.txt file in the MPLAB C30 v3.11 tool suite for further details. #### **Affected Silicon Revisions** | A0 | A1 | A2 | | | | |----|----|----|--|--|--| | Х | Х | Х | | | | #### 5. Module: PLL When the 4x PLL mode of operation is selected, the specified input frequency range of 4 MHz-10 MHz is not fully supported. When device VDD is 2.5V-3.0V, the 4x PLL input frequency must be in the range of 4 MHz-5 MHz. When device VDD is 3.0V-3.6V, the 4x PLL input frequency must be in the range of 4 MHz-6 MHz for both industrial and extended temperature ranges. #### Work around Use 8x PLL or 16x PLL mode of operation and set final device clock speed using the POST<1:0> oscillator postscaler control bits (OSCCON<7:6>). Use the EC without PLL Clock mode with a suitable clock frequency to obtain the equivalent 4x PLL clock rate. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 6. Module: CPU When using two DO loops in a nested fashion, terminating the inner-level DO loop by setting the EDT bit (CORCON<11>) will produce unexpected results. Specifically, the device may continue executing code within the outer DO loop forever. This erratum does not affect the operation of the MPLAB C30 compiler. #### Work around The application should save the DCOUNT SFR prior to entering the inner DO loop and restore it upon exiting the inner DO loop. This work around is shown in Example 4. ## EXAMPLE 4: SAVE AND RESTORE DCOUNT ## Affected Silicon Revisions | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | Reference Manual" (DS70046). the DO Loop" in the "dsPIC30F Family #### 7. Module: Interrupt Controller The following sequence of events will lead to an address error trap. The generic term "Interrupt 1" is used to represent any enabled dsPIC30F interrupt. - User software performs one of the following operations: - CPU IPL is raised to Interrupt 1 IPL level or higher, or - Interrupt 1 IPL is lowered to CPU IPL level or lower, or - Interrupt 1 is disabled (Interrupt 1 IE bit set to '0'), or - Interrupt 1 flag is cleared - 2. Interrupt 1 occurs between 2 and 4 instruction cycles after any of the operations listed above. #### Work arounds ## Work around 1: For Assembly Language Source Code The user may disable interrupt nesting, disable interrupts before modifying the Interrupt 1 setting or execute a DISI instruction before modifying the CPU IPL or Interrupt 1. A minimum DISI value of 4 is required if the DISI instruction is executed immediately before the CPU IPL or Interrupt 1 is modified, as shown in Example 5. It is necessary to have DISI active for four cycles after the CPU IPL or Interrupt 1 is modified. #### **EXAMPLE 5: USING DISI** ``` .include "p30fxxxx.inc" ... DISI #4 ; protect the disable ; of INT1 BCLR IEC1, #INT1IE ; disable interrupt 1 ... ; next instruction ;protected by DISI ``` #### Work around 2: For C Language Source Code For applications using the C language, MPLAB C30 versions 1.32 and higher provide several macros for modifying the CPU IPL. The SET\_CPU\_IPL macro provides the ability to safely modify the CPU IPL, as shown in Example 6. ## EXAMPLE 6: USING SET\_CPU\_IPL MACRO ``` // Note: Macro defined in device include // files #define SET_CPU_IPL (ipl){ \ int DISI_save; \ \ DISI_save = DISICNT; \ asm volatile ("disi #0x3FFF");\ SRbits.IPL = ipl; \ __builtin_nop(); \ __builtin_nop(); \ DISICNT = DISI_save; } (void) 0; #include "p30fxxxx.h" . . . SET_CPU_IPL (3) . . . ``` There is one level of DISI, so this macro saves and restores the DISI state. For temporarily modifying and restoring the CPU IPL, the macros SET\_AND\_SAVE\_CPU\_IPL and RESTORE\_CPU\_IPL can be used, as shown in Example 7. These macros also make use of the SET\_CPU\_IPL macro. #### EXAMPLE 7: USING SET\_AND\_SAVE\_CPU\_IPL AND RESTORE\_CPU\_IPL MACROS ``` // Note: Macros defined in device include files #define SET_AND_SAVE_CPU_IPL (save_to, ipl){ \ save_to = SRbits.IPL; \ SET_CPU_IPL (ipl); } (void) 0; #define RESTORE_CPU_IPL (saved_to) SET_CPU_IPL (saved_to) #include "p30fxxxx.h" . . . int save_to; SET_AND_SAVE_CPU_IPL (save_to, 3) . . . RESTORE_CPU_IPL (save_to) ``` For modification of the Interrupt 1 setting, the INTERRUPT\_PROTECT macro can be used. This macro disables interrupts before executing the desired expression, as shown in Example 8. This macro is not distributed with the compiler. ## EXAMPLE 8: USING INTERRUPT\_PROTECT MACRO ``` #define INTERRUPT_PROTECT (x) { int save_sr; \ SET_AND_SAVE_CPU_IPL (save_sr, 7);\ x; \ RESTORE_CPU_IPL (save_sr); } (void) 0; . . . INTERRUPT_PROTECT (IECObits.UlTXIE=0); ``` **Note:** If you are using a MPLAB C30 compiler version earlier than version 1.32, you may still use the macros by adding them to your application. | | A0 | <b>A</b> 1 | A2 | | | | |---|----|------------|----|--|--|--| | ĺ | Χ | Χ | Χ | | | | #### 8. Module: CPU When a user executes a DISI #7, interrupts are disabled for 7 + 1 cycles (7 + the DISI instruction itself). In this case, the DISI instruction uses a counter which counts down from 7 to 0. The counter is loaded with 7 at the end of the DISI instruction. If the user code executes another DISI on the instruction cycle where the DISI counter has become zero, the new DISI count is loaded, but the DISI state machine does not properly re-engage and continue to disable interrupts. At this point, all interrupts are enabled. The next time the user code executes a DISI instruction, the feature will act normally and block interrupts. In summary, it is only when a DISI execution is coincident with the current DISI count = 0, that the issue occurs. Executing a DISI instruction before the DISI counter reaches zero will not produce this error. In this case, the DISI counter is loaded with the new value, and interrupts remain disabled until the counter becomes zero. #### Work around When executing multiple DISI instructions within the source code, make sure that subsequent DISI instructions have at least one instruction cycle between the time that the DISI counter decrements to zero and the next DISI instruction. Alternatively, make sure that subsequent DISI instructions are called before the DISI counter decrements to zero. #### **Affected Silicon Revisions** | A0 | A1 | A2 | | | | |----|----|----|--|--|--| | Χ | Х | Χ | | | | ## 9. Module: 32 kHz Low-Power (LP) Oscillator The LP oscillator is located on the SOSCO and SOSCI device pins and serves as a secondary crystal clock source for low-power operation. The LP oscillator can also drive Timer1 for a real-time clock application. The LP oscillator does not function when the device is placed in Sleep mode. #### Work around No work around exists for this errata. However, if the application needs to wake-up periodically from Sleep mode using an internal timer, the Watchdog Timer may be enabled prior to entering Sleep mode. When the Watchdog Timer expires, code execution will resume from the instruction immediately following the SLEEP instruction. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | ## 10. Module: Output Compare If the desired duty cycle is 0 (OCxRS = 0), the module will generate a high level glitch of 1 Tcy. A resulting issue is that on the next cycle after the glitch, the OC pin does not go high, or, in other words, it misses the next compare for any value written on OCxRS. #### Work around There are two possible solutions to this issue: - 1. Load a value greater than '0' to the OCxRS register when operating in PWM mode. In this case, no 0% duty cycle is achievable. - If the application requires 0% duty cycles, the output compare module can be disabled for 0% duty cycles, and re-enabled for nonzero percent duty cycles. | Α0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 11. Module: Output Compare A glitch will be produced on an output compare pin under the following conditions: - The user software initially drives the I/O pin high using the output compare module or a write to the associated PORT register. - The output compare module is configured and enabled to drive the pin low at some point in later time (OCxCON = 0x0002 or OCxCON = 0x0003). When these events occur, the output compare module will drive the pin low for one instruction cycle (TCY) after the module is enabled. #### Work around None. However, the user may use a timer interrupt and write to the associated PORT register to control the pin manually. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 12. Module: QEI The Index Pulse Reset mode of the Quadrature Encoder Interface (QEI) does not work properly when used along with count error detection. When counting upwards, the POSCNT register will increment one extra count after the index pulse is received. The extra count will generate a false count error interrupt. #### Work around There are multiple ways to work around this issue, depending on the specific requirements of the application: - Ignore count error interrupts when the counting direction is upwards and the POSCNT register has the value of MAXCNT + 1. - The user may disable count error interrupts by setting the CEID bit in the DFLTCON register. - 3. The user may disable the index pulse reset feature by clearing the POSRES bit (QEICON<2>). Writing QEICON = 0x0600 will provide a QEI interrupt each time an index pulse is received, but the POSCNT register will not be modified. The POSCNT register value can be read in the QEI interrupt handler and used as an offset value to calculate the absolute position of the encoder disc with respect to the index pulse. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Х | Х | | | | #### 13. Module: ADC ADC event triggers from the INT0 pin will not wake-up the device from Sleep mode if the SMPI bits are non-zero. This means that if the ADC is configured to generate an interrupt after a certain number of INT0 triggered conversions, the ADC conversions will not be triggered and the device will remain in Sleep. The ADC will perform conversions and wake-up the device only if it is configured to generate an interrupt after each INT0 triggered conversion (SMPI<3:0> = 0000). #### Work around None. If ADC event trigger from the INT0 pin is required, initialize SMPI<3:0> to '0000' (interrupt on every conversion). ### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 14. Module: PLL If 8x PLL mode is used, the input frequency range is 5 MHz-10 MHz instead of 4 MHz-10 MHz. #### Work around None. If 8x PLL is used, make sure the input crystal or clock frequency is 5 MHz or greater. | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | ### 15. Module: ADC The maximum sampling rate for the 10-bit Analog-to-Digital Converter module is 750 ksps. This rate is only achievable when one A/D pin is being used. Configuring the ADC module to use multiple sample-and-hold circuits (see device data sheet), will not improve the conversion speed of the module. Table 4 shows the maximum ADC conversion rates possible using the 10-bit ADC module and the corresponding module configuration and operating conditions. TABLE 4: 10-BIT A/D CONVERSION RATE PARAMETERS | | | dsPIC | C30F 10-bi | t A/D Converte | Conversion Rate | es | |-------------------|----------------|----------------------|------------|----------------|-----------------|----------------------------| | A/D Speed | TAD<br>Minimum | Sampling<br>Time Min | Rs Max | VDD | Temperature | A/D Channels Configuration | | Up to<br>750 ksps | 95.24 ns | 2 TAD | 500Ω | 4.5V to 5.5V | -40°C to +85°C | ANX SH ADC | | Up to<br>500 ksps | 153.85 ns | 1 TAD | 5.0 kΩ | 4.5V to 5.5V | -40°C to +125°C | ANX S/H ADC | | Up to<br>300 ksps | 256.41 ns | 1 TAD | 5.0 kΩ | 3.0V to 5.5V | -40°C to +125°C | ANX S/H ADC | #### Work around None. | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 16. Module: QEI The QEI module does not generate an interrupt when MAXCNT is set to 0xFFFF and the following events occur: - 1. POSCNT underflows from 0x0000 to 0xFFFF. - 2. POSCNT stops. - 3. POSCNT overflows from 0xFFFF to 0x0000. This sequence of events occurs when the motor is running in one direction, which causes POSCNT to underflow to 0xFFFF. Once this happens, the motor stops and starts to run in the opposite direction, which generates an overflow from 0xFFFF to 0x0000. The QEI module does not generate an interrupt when this condition occurs. #### Work around To prevent this condition from occurring, set MAXCNT to 0x7FFF, which will cause an interrupt to be generated by the QEI module. In addition, a global variable could be used to keep track of bit 15, so that when an overflow or underflow condition is present on POSCNT, the variable will toggle bit 15. Example 9 shows the code required for this global variable. ## **Affected Silicon Revisions** | Α0 | A1 | A2 | | | | |----|----|----|--|--|--| | Χ | Χ | Х | | | | #### **EXAMPLE 9:** ## 17. Module: I<sup>2</sup>C When the I<sup>2</sup>C module is enabled by setting the I2CEN bit in the I2CCON register, the dsPIC DSC device generates a glitch on the SDA and SCL pins. This glitch falsely indicates "Communication Start" to all devices on the I<sup>2</sup>C bus, and can cause a bus collision in a multi-master configuration. Additionally, when the I2CEN bit is set, the S and P bits of the I<sup>2</sup>C module are set to values '1' and '0', respectively, which indicate a "Communication Start" condition. #### **Work arounds** To avoid this issue, either of the following two work arounds can be implemented, depending on the application requirements. #### Work around 1: In a single-master environment, add a delay between enabling the $I^2C$ module and the first data transmission. The delay should be equal to or greater than the time it takes to transmit two data bits. In the multi-master configuration, in addition to the delay, all other I<sup>2</sup>C masters should be synchronized and wait for the I<sup>2</sup>C module to be initialized before initiating any kind of communication. #### Work around 2: In dsPIC DSC devices in which the $I^2C$ module is multiplexed with other modules that have precedence in the use of the pin, it is possible to avoid this glitch by enabling the higher priority module before enabling the $I^2C$ module. Use the following procedure to implement this work around: - Enable the higher priority peripheral module that is multiplexed on the same pins as the I<sup>2</sup>C module. - 2. Set up and enable the I<sup>2</sup>C module. Disable the higher priority peripheral module that was enabled in step 1. Note: Work around 2 works only for devices that share the SDA and SCL pins with another peripheral that has a higher precedence over the port latch, such as the UART. The priority is shown in the pin diagram located in the data sheet. For example, if the SDA and SCL pins are shared with the UART and SPI pins, and the UART has higher precedence on the port latch pin. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Х | Х | Х | | | | #### 18. Module: I<sup>2</sup>C In 10-bit Addressing mode, some address matches don't set the RBF flag or load the receive register I2CxRCV, if the lower address byte matches the reserved addresses. In particular, these include all addresses with the form XX0000XXXX and XX1111XXXX, with the following exceptions: - 001111000X - 011111001X - 101111010X - 111111011X #### Work around Ensure that the lower address byte in 10-bit Addressing mode does not match any 7-bit reserved addresses. ## **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | ## 19. Module: I<sup>2</sup>C When the I<sup>2</sup>C module is configured as a 10-bit slave with and address of 0x102, the I2CxRCV register content for the lower address byte is 0x01 rather than 0x02; however, the module acknowledges both address bytes. #### Work around None. | Α0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | ## 20. Module: I<sup>2</sup>C When the I<sup>2</sup>C module is configured as a slave, either in single-master or multi-master mode, the I<sup>2</sup>C receiver buffer is filled whether a valid slave address is detected or not. Therefore, an I<sup>2</sup>C receiver overflow condition occurs and this condition is indicated by the I2COV flag in the I2CSTAT register. This overflow condition inhibits the ability to set the $I^2C$ receive interrupt flag (SI2CF) when the last valid data byte is received. Therefore, the $I^2C$ slave Interrupt Service Routine (ISR) is not called, and the $I^2C$ receiver buffer is not read prior receiving the next data byte. #### **Work arounds** To avoid this issue, either of the following two work arounds can be implemented, depending on the application requirements. #### Work around 1: For applications in which the I<sup>2</sup>C receiver interrupt is not required, the following procedure can be used to receive valid data bytes: - 1. Wait until the RBF flag is set. - 2. Poll the I<sup>2</sup>C receiver interrupt SI2CIF flag. - If SI2CF is not set in the corresponding Interrupt Flag Status register (IFSx), a valid address or data byte has not been received for the current slave. Execute a dummy read of the I<sup>2</sup>C receiver buffer, I2CRCV; this will clear the RBF flag. Go back to step 1 until SI2CF is set and then continue to Step 4. - If the SI2CF is set in the corresponding Interrupt Flag Status register (IFSx), valid data has been received. Check the D\_A flag to verify that an address or a data byte has been received. - Read the I2CRCV buffer to recover valid data bytes. This will also clear the RBF flag. - 6. Clear the I<sup>2</sup>C receiver interrupt flag SI2CF. - 7. Go back to step 1 to continue receiving incoming data bytes. #### Work around 2: Use this work around for applications in which the $I^2C$ receiver interrupt is required. Assuming that the RBF and the I2COV flags in the I2CSTAT register are set due to previous data transfers in the $I^2C$ bus (i.e., between master and other slaves); the following procedure can be used to receive valid data bytes: - When a valid slave address byte is detected, SI2CF bit is set and the I<sup>2</sup>C slave interrupt service routine is called; however, the RBF and I2COV bits are already set due to data transfers between other I<sup>2</sup>C nodes. - Check the status of the D\_A flag and the I2COV flag in the I2CSTAT register when executing the I<sup>2</sup>C slave service routine. - 3. If the D\_A flag is cleared and the I2COV flag is set, an invalid data byte was received but a valid address byte was received. The overflow condition occurred because the I<sup>2</sup>C receive buffer was overflowing with previous I<sup>2</sup>C data transfers between other I<sup>2</sup>C nodes. This condition only occurs after a valid slave address was detected. - 4. Clear the I2COV flag and perform a dummy read of the I<sup>2</sup>C receiver buffer, I2CRCV, to clear the RBF bit and recover the valid address byte. This action will also avoid the loss of the next data byte due to an overflow condition. - Verify that the recovered address byte matches the current slave address byte. If they match, the next data to be received is a valid data byte. - 6. If the D\_A flag and the I2COV flag are both set, a valid data byte was received and a previous valid data byte was lost. It will be necessary to code for handling this overflow condition. | Α0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Х | Х | Х | | | | ## 21. Module: I<sup>2</sup>C If there are two I<sup>2</sup>C devices on the bus, one of them is acting as the Master receiver and the other as the Slave transmitter. If both devices are configured for 10-bit addressing mode, and have the same value in the A10 and A9 bits of their addresses, then when the Slave select address is sent from the Master, both the Master and Slave acknowledge it. When the Master sends out the read operation, both the Master and the Slave enter into Read mode and both of them transmit the data. The resultant data will be the ANDing of the two transmissions. #### Work around In all I<sup>2</sup>C devices, the addresses as well as bits A10 and A9 should be different. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Х | Χ | | | | #### 22. Module: I/O Port If the user application enables the auto-baud feature in the UART module, the I/O pin multiplexed with the IC1 (Input Capture) pin cannot be used as a digital input. However, the external interrupt function (INT1) can be used. #### Work around None. #### **Affected Silicon Revisions** | A0 | A1 | A2 | | | | |----|----|----|--|--|--| | Х | Х | Х | | | | ### 23. Module: ADC If the user application uses the internal reference voltage (AVDD, AVSS), the ADC has an offset error greater than what is specified in the device data sheet. ### Work around As an alternative, use the external reference voltage (VREF-, VREF+). #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 24. Module: PWM If the PTDIR bit is set (when PTMR is counting down), and the CPU execution is halted (after a breakpoint is reached), PTMR will start counting up as if PTDIR was zero. #### Work around None. #### **Affected Silicon Revisions** | Α0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 25. Module: Timer When the timer is being operated in Asynchronous mode using the secondary oscillator (32.768 kHz) and the device is put into Sleep mode, a clock switch to any other oscillator mode before putting the device to Sleep prevents the timer from waking the device from Sleep. #### Work around Do not clock switch to any other oscillator mode if the timer is being used in Asynchronous mode using the secondary oscillator (32.768 kHz). #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 26. Module: PLL The PLL LOCK Status bit (OSCCON<5>) can occasionally get cleared and generate an oscillator failure trap even when the PLL is still locked and functioning correctly. ## Work around The user application must include an oscillator failure Trap Service Routine (TSR). In the trap service routine, first inspect the status of the Clock Failure Status bit (OSCCON<3>). If this bit is clear, return from the trap service routine immediately and continue program execution. | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 27. Module: Sleep Mode Execution of the Sleep instruction (PWRSAV #0) may cause incorrect program operation after the device wakes up from Sleep. The current consumption during Sleep may also increase beyond the specifications listed in the device data sheet. #### Work arounds To avoid this issue, implement any of the following three work arounds, depending on the application requirements. #### Work around 1: Ensure that the PWRSAV #0 instruction is located at the end of the last row of program Flash memory available on the target device and fill the remainder of the row with NOP instructions. This can be accomplished by replacing all occurrences of the PWRSAV #0 instruction with a function call to a suitably aligned subroutine. The address() attribute provided by the MPLAB ASM30 assembler can be utilized to correctly align the instructions in the subroutine. For an application written in C, the function call would be GotoSleep(), while for an assembly language application, the function call would be CALL \_GotoSleep. The address error trap service routine software can then replace the invalid return address saved on the stack with the address of the instruction immediately following the \_GotoSleep or GotoSleep() function call. This ensures that the device continues executing the correct code sequence after waking up from Sleep mode. Example 10 demonstrates the work around described above. #### **EXAMPLE 10:** ``` ______ .global __reset .global _main .global _GotoSleep .global __AddressError .global __INTlInterrupt .section *, code main: BSET INTCON2, #INT1EP ; Set up INT pins to detect falling edge IFS1, #INT1IF ; Clear interrupt pin interrupt flag bits IEC1, #INT1IE ; Enable ISR processing for INT pins BCLR BSET _GotoSleep ; Call function to enter SLEEP mode CALL _continue: BRA continue ; Address Error Trap AddressError: BCLR INTCON1, #ADDRERR ; Set program memory return address to _continue POP.D WO MOV.B #tblpage (_continue), W1 MOV #tbloffset (_continue), W0 PUSH.D W0 RETFIE INTlInterrupt: BCLR IFS1, #INT1IF ; Ensure flag is reset RETETE ; Return from Interrupt Service Routine .section *, code, address (0x3FC0) ; fill remainder of the last row with NOP instructions .rept 31 NOP .endr ; Place SLEEP instruction in the last word of program memory PWRSAV #0 ``` #### Work around 2: Instead of executing a PWRSAV #0 instruction to put the device into Sleep mode, perform a clock switch to the 512 kHz Low-Power RC (LPRC) Oscillator with a 64:1 postscaler mode. This enables the device to operate at 0.002 MIPS, thereby significantly reducing the current consumption of the device. Similarly, instead of using an interrupt to wake-up the device from Sleep mode, perform another clock switch back to the original oscillator source to resume normal operation. Depending on the device, refer to Section 7. "Oscillator" (DS70054) or Section 29. "Oscillator" (DS70268) in the "dsPIC30F Family Reference Manual" (DS70046) for more details on performing a clock switch operation. **Note:** The above work around is recommended for users for whom application hardware changes are not possible. #### Work around 3: Instead of executing a PWRSAV #0 instruction to put the device into Sleep mode, perform a clock switch to the 32 kHz Low-Power (LP) Oscillator with a 64:1 postscaler mode. This enables the device to operate at 0.000125 MIPS, thereby significantly reducing the current consumption of the device. Similarly, instead of using an interrupt to wake-up the device from Sleep mode, perform another clock switch back to the original oscillator source to resume normal operation. Depending on the device, refer to **Section 7.** "Oscillator" (DS70054) or **Section 29.** "Oscillator" (DS70268) in the "dsPIC30F Family Reference Manual" (DS70046) for more details on performing a clock switch operation. Note: The above work around is recommended for users for whom application hardware changes are possible, and also for users whose application hardware already includes a 32 kHz LP Oscillator crystal. #### **Affected Silicon Revisions** | A | ) | <b>A</b> 1 | A2 | | | | |---|---|------------|----|--|--|--| | Х | | Χ | | | | | #### 28. Module: QEI When the TQCS and TQGATE bits in the QEIxCON register are set, a QEI interrupt should be generated after an input pulse on the QEA input. This interrupt is not generated in the affected silicon. ### Work around None. ## **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 29. Module: QEI When the TQCS and TQGATE bits in the QEIx-CON register are set, the POSCNT counter should not increment but erroneously does, and if allowed to increment to match MAXCNT, a QEI interrupt will be generated. #### Work around To prevent the erroneous increment of POSCNT while running the QEI in Timer Gated Accumulation mode, initialize MAXCNT = 0. #### **Affected Silicon Revisions** | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | #### 30. Module: ADC If the ADC module is in an enabled state when the device enters Sleep mode as a result of executing a PWRSAV #0 instruction, the device power-down current (IPD) may exceed the specifications listed in the device data sheet. This may happen even if the ADC module is disabled by clearing the ADON bit prior to entering Sleep mode. #### Work around In order to remain within the IPD specifications listed in the device data sheet, the user software must completely disable the ADC module by setting the ADC Module Disable bit in the corresponding Peripheral Module Disable register (PMDx), prior to executing a PWRSAV #0 instruction. | A0 | <b>A</b> 1 | A2 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | ### **Data Sheet Clarifications** The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS70141**E**): **Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity. ## 1. Module: DC Characteristics: I/O Pin Input Specifications The maximum value for parameter DI19 (VIL specifications for SDAx and SCLx pins) and the minimum value for parameter DI29 (VIH specifications for SDAx and SCLx pins) were stated incorrectly in Table 23-8 of the current device data sheet. The correct values are shown in bold type in Table 5. TABLE 5: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS | DC CHARACTERISTICS | | | Standard Operating Conditions: 3.3V and 5.0V (±10%) (unless otherwise stated) Operating temperature -40°C ≤TA ≤+85°C for Industrial -40°C ≤TA ≤+125°C for Extended | | | | | |--------------------|--------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|---------------| | Param<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Conditions | | | VIL | Input Low Voltage | | | | | | | DI19 | | SDA, SCL | Vss | _ | 0.8 | V | SMbus enabled | | | VIH | Input High Voltage | | | | | | | DI29 | | SDA, SCL | 2.1 | _ | VDD | V | SMbus enabled | ## APPENDIX A: REVISION HISTORY #### Rev A Document (4/2009) Initial release of this document; issued for revisions A0, A1 and A2 silicon. Includes silicon issues 1-2 (CPU), 3-4 (PSV Operations), 5 (PLL), 6 (CPU), 7 (Interrupt Controller), 8 (CPU), 9 (32 kHz Low-Power (LP) Oscillator), 10-11 (Output Compare), 12 (QEI), 13 (ADC), 14 (PLL), 15 (ADC), 16 (QEI), 17-21 ( $I^2$ C), 22 (I/O Port), 23 (ADC), 24 (PWM), 25 (Timer), 26 (PLL) and 27 (Sleep Mode). This document replaces the following errata documents: - DS80216, "dsPIC30F3010/3011 Rev. A0/A1 Silicon Errata" - DS80389, "dsPIC30F3010/3011 Rev. A2 Silicon Errata" #### Rev B Document (8/2009) Updated silicon issue 7 (Interrupt Controller). Added silicon issues 28 (QEI) and 29 (QEI). #### Rev C Document (1/2010) Updated silicon issue 7 (Interrupt Controller). ## Rev D Document (6/2010) Added silicon issue 30 (ADC) and data sheet clarification 1 (DC Characteristics: I/O Pin Input Specifications). | d | ٩Pl | <b>C</b> 3 | ٥F | 30 | 10 | /30 | 111 | |---|------|------------|-----|----|----|-----|-------| | u | JI I | | VI. | JU | IU | | , , , | NOTES: #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 978-1-60932-252-6 QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## **Worldwide Sales and Service** #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca. IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### **ASIA/PACIFIC** **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 **Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 01/05/10