### Is Now Part of ## ON Semiconductor® # To learn more about ON Semiconductor, please visit our website at www.onsemi.com Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>. ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer February 2013 # FSFR2100 — Fairchild Power Switch (FPS™) for Half-Bridge Resonant Converters ### **Features** - Variable Frequency Control with 50% Duty Cycle for Half-bridge Resonant Converter Topology - High Efficiency through Zero Voltage Switching (ZVS) - Internal SuperFET™s with Fast-Recovery Type Body Diode (t<sub>rr</sub>=120 ns) - Fixed Dead Time (350 ns) Optimized for MOSFETs - Up to 300kHz Operating Frequency - Pulse Skipping for Frequency Limit (Programmable) at Light-Load Condition - Remote On/Off Control Using Control Pin - Protection Functions: Over-Voltage Protection (OVP), Over-Load Protection (OLP), Over-Current Protection (OCP), Abnormal Over-Current Protection (AOCP), Internal Thermal Shutdown (TSD) ### **Applications** - PDP and LCD TVs - Desktop PCs and Servers - Adapters - **Telecom Power Supplies** - **Audio Power Supplies** ### Description The FSFR2100 is a highly integrated power switch designed for high-efficiency half-bridge resonant converters. Offering everything necessary to build a reliable and robust resonant converter, the FSFR2100 simplifies designs and improves productivity, while improving performance. The FSFR2100 combines power MOSFETs with fast-recovery type body diodes, a highside gate-drive circuit, an accurate current controlled oscillator, frequency limit circuit, soft-start, and built-in protection functions. The high-side gate-drive circuit has a common-mode noise cancellation capability, which guarantees stable operation with excellent noise immunity. The fast-recovery body diode of the MOSFETs reliability against abnormal improves conditions, while minimizing the effect of the reverse recovery. Using the zero-voltage-switching (ZVS) technique dramatically reduces the switching losses and efficiency is significantly improved. The ZVS also reduces the switching noise noticeably, which allows a small-sized Electromagnetic Interference (EMI) filter. The FSFR2100 can be applied to various resonant converter topologies, such as: series resonant, parallel resonant, and LLC resonant converters. ### **Related Resources** - AN-4151 Half-Bridge LLC Resonant Converter Design Using FSFR2100 Fairchild Power Switch (FPS<sup>™</sup>) - Evaluation Board: FEBFSFR2100\_D015v1 ### **Ordering Information** | Part<br>Number | Package | Operating<br>Junction<br>Temperature | RDS <sub>(ON_MAX)</sub> | Maximum Output Power without Heatsink (V <sub>IN</sub> =350~400 V) <sup>(1,2)</sup> | Maximum Output<br>Power with Heatsink<br>(V <sub>IN</sub> =350~400 V) <sup>(1,2)</sup> | |----------------|---------|--------------------------------------|-------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | FSFR2100 | 9-SIP | -40 to +130°C | 0.38 Ω | 200 W | 450 W | - The junction temperature can limit the maximum output power. - Maximum practical continuous power in an open-frame design at 50°C ambient. ### **Application Circuit Diagram** Figure 1. Typical Application Circuit (LLC Resonant Half-Bridge Converter) ### **Block Diagram** Figure 2. Internal Block Diagram ### **Pin Configuration** Figure 3. Package Diagram ### **Pin Definitions** | Pin# | Name | Description | |------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{DL}$ | This is the drain of the high-side MOSFET, typically connected to the input DC link voltage. | | 2 | CON | This pin is for enable/disable and protection. When the voltage of this pin is above 0.6 V, the IC operation is enabled. When the voltage of this pin drops below 0.4 V, gate drive signals for both MOSFETs are disabled. When the voltage of this pin increases above 5 V, protection is triggered. | | 3 | R <sub>T</sub> | This pin programs the switching frequency. Typically, an opto-coupler is connected to control the switching frequency for the output voltage regulation. | | 4 | CS | This pin senses the current flowing through the low-side MOSFET. Typically, negative voltage is applied on this pin. | | 5 | This pin is the control ground. | | | 6 | PG | This pin is the power ground. This pin is connected to the source of the low-side MOSFET. | | 7 | LV <sub>CC</sub> | This pin is the supply voltage of the control IC. | | 8 NC No connection. | | No connection. | | 9 | HVcc | This is the supply voltage of the high-side gate-drive circuit IC. | | 10 V <sub>CTR</sub> This is the drain of the low-side MOSFET. Typically, a transformer is connected to the | | | ### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. T<sub>A</sub>=25°C unless otherwise specified. | Symbol | ymbol Parameter | | | Max. | Unit | |--------------------------------------|----------------------------------------------------------------------|-----------------------|------|------------------|--------| | $V_{DS}$ | Maximum Drain-to-Source Voltage (V <sub>DL</sub> -V <sub>CTR</sub> a | 600 | | V | | | LV <sub>CC</sub> | Low-Side Supply Voltage | -0.3 | 25.0 | V | | | HV <sub>CC</sub> to V <sub>CTR</sub> | High-Side V <sub>CC</sub> Pin to Low-side Drain Voltage | -0.3 | 25.0 | V | | | HVcc | High-Side Floating Supply Voltage | | -0.3 | 625.0 | V | | V <sub>CON</sub> | Control Pin Input Voltage | | -0.3 | LV <sub>CC</sub> | V | | V <sub>CS</sub> | Current Sense (CS) Pin Input Voltage | | -5.0 | 1.0 | V | | $V_{RT}$ | R <sub>T</sub> Pin Input Voltage | | -0.3 | 5.0 | V | | dV <sub>CTR</sub> /dt | Allowable Low-Side MOSFET Drain Voltage S | lew Rate | | 50 | V/ns | | P <sub>D</sub> | Total Power Dissipation <sup>(3)</sup> | | | 12 | W | | _ | Maximum Junction Temperature <sup>(4)</sup> | | +150 | °C | | | $T_J$ | Recommended Operating Junction Temperatu | -40 | +130 | | | | T <sub>STG</sub> | Storage Temperature Range | | -55 | +150 | °C | | MOSFET Sec | tion | | | | | | $V_{DGR}$ | Drain Gate Voltage (R <sub>GS</sub> =1 MΩ) | | 600 | | V | | $V_{GS}$ | Gate Source (GND) Voltage | | | ±30 | V | | $I_{DM}$ | Drain Current Pulsed <sup>(5)</sup> | | | 33 | Α | | | | T <sub>C</sub> =25°C | | 11 | | | l <sub>D</sub> | Continuous Drain Current | T <sub>C</sub> =100°C | | 7 | A | | Package Sec | tion | | | | | | Torque | Recommended Screw Torque | | 5 | ~7 | kgf∙cm | ### Notes: - 3. Per MOSFET when both MOSFETs are conducting. - 4. The maximum value of the recommended operating junction temperature is limited by thermal shutdown. - 5. Pulse width is limited by maximum junction temperature. ### **Thermal Impedance** T<sub>A</sub>=25°C unless otherwise specified. | Symbol | Symbol Parameter | | Unit | |---------------|-------------------------------------------------------------------------------------|----|------| | $\theta_{JC}$ | θ <sub>JC</sub> Junction-to-Case Center Thermal Impedance (Both MOSFETs Conducting) | | °C/W | | $\theta_{JA}$ | Junction-to-Ambient Thermal Impedance | 80 | °C/W | ### **Electrical Characteristics** T<sub>A</sub>=25°C unless otherwise specified. | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|------|------|------| | MOSFET Se | ection | | | | | | | D) / | Building State of the Control | I <sub>D</sub> =200 μA, T <sub>A</sub> =25°C | 600 | | | V | | $BV_{DSS}$ | Drain-to-Source Breakdown Voltage | I <sub>D</sub> =200 μA, T <sub>A</sub> =125°C | | 650 | | | | R <sub>DS(ON)</sub> | On-State Resistance | V <sub>GS</sub> =10 V, I <sub>D</sub> =5.5 A | | 0.32 | 0.38 | Ω | | t <sub>rr</sub> | Body Diode Reverse Recovery Time <sup>(6)</sup> | V <sub>GS</sub> =0 V, I <sub>Diode</sub> =11.0 A | | 120 | | ns | | C <sub>ISS</sub> | Input Capacitance <sup>(6)</sup> | V <sub>DS</sub> =25V, V <sub>GS</sub> =0 V, | | 1148 | | pF | | Coss | Output Capacitance <sup>(6)</sup> | f=1.0 MHz | | 671 | | pF | | Supply Sect | tion | | | | | ı | | I <sub>LK</sub> | Offset Supply Leakage Current | H-V <sub>CC</sub> =V <sub>CTR</sub> =600 V/500 V | | | 50 | μA | | $I_QHV_{CC}$ | Quiescent HV <sub>CC</sub> Supply Current | (HV <sub>CC</sub> UV+) - 0.1 V | | 50 | 120 | μΑ | | $I_QLV_{CC}$ | Quiescent LV <sub>cc</sub> Supply Current | (LV <sub>CC</sub> UV+) - 0.1 V | | 100 | 200 | μΑ | | I <sub>O</sub> HV <sub>CC</sub> | Operating HV <sub>cc</sub> Supply Current | $f_{OSC}$ =100 KHz, $V_{CON}$ > 0.6 V | | 6 | 9 | mA | | 101 1 A CC | (RMS Value) | No Switching, V <sub>CON</sub> < 0.4 V | | 100 | 200 | μA | | I <sub>o</sub> LV <sub>cc</sub> | Operating LV <sub>cc</sub> Supply Current | $f_{OSC}$ =100KHz, $V_{CON}$ > 0.6 V | | 7 | 11 | mA | | IOL V CC | (RMS Value) | No Switching, V <sub>CON</sub> < 0.4 V | | 2 | 4 | mA | | UVLO Section | on | | | | | | | LV <sub>CC</sub> UV+ | LV <sub>CC</sub> Supply Under-Voltage Positive-Go | oing Threshold (LV <sub>CC</sub> Start) | 13.0 | 14.5 | 16.0 | V | | LV <sub>CC</sub> UV- | LV <sub>CC</sub> Supply Under-Voltage Negative-G | oing Threshold (LV <sub>CC</sub> Stop) | 10.2 | 11.3 | 12.4 | V | | LV <sub>CC</sub> UVH | LV <sub>CC</sub> Supply Under-Voltage Hysteresis | | | 3.2 | | V | | HV <sub>CC</sub> UV+ | HV <sub>CC</sub> Supply Under-Voltage Positive-G | oing Threshold (HV <sub>CC</sub> Start) | 8.2 | 9.2 | 10.2 | V | | HV <sub>CC</sub> UV- | HVcc Supply Under-Voltage Negative-G | Soing Threshold (HVcc Stop) | 7.8 | 8.7 | 9.6 | V | | HV <sub>CC</sub> UVH | HV <sub>CC</sub> Supply Under-Voltage Hysteresis | | 7 | 0.5 | | V | | Oscillator & | Feedback Section | | / | | 7 | | | V <sub>CONDIS</sub> | Control Pin Disable Threshold Voltage | | 0.36 | 0.40 | 0.44 | V | | V <sub>CONEN</sub> | Control Pin Enable Threshold Voltage | | 0.54 | 0.60 | 0.66 | V | | $V_{RT}$ | V-I Converter Threshold Voltage | | 1.5 | 2.0 | 2.5 | V | | f <sub>OSC</sub> | Output Oscillation Frequency | R <sub>T</sub> =5.2 KΩ | 94 | 100 | 106 | KHz | | DC | Output Duty Cycle | | 48 | 50 | 52 | % | | f <sub>SS</sub> | Internal Soft-Start Initial Frequency | $f_{SS}=f_{OSC}+40 \text{ kHz}, R_T=5.2 \text{ K}\Omega$ | | 140 | | KHz | | t <sub>SS</sub> | Internal Soft-Start Time | | 2 | 3 | 4 | ms | Continued on the following page... ### **Electrical Characteristics** (Continued) T<sub>A</sub>=25°C unless otherwise specified. | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------|-------|-------|-------|------| | Protection | Section | | | l | l | | | I <sub>OLP</sub> | OLP Delay Current | V <sub>CON</sub> =4 V | 3.6 | 4.8 | 6.0 | μΑ | | $V_{OLP}$ | OLP Protection Voltage | V <sub>CON</sub> > 3.5 V | 4.5 | 5.0 | 5.5 | V | | $V_{OVP}$ | LV <sub>CC</sub> Over-Voltage Protection | L-V <sub>CC</sub> > 21 V | 21 | 23 | 25 | V | | $V_{AOCP}$ | AOCP Threshold Voltage | ΔV/Δt=-0.1 V/μs | -1.0 | -0.9 | -0.8 | V | | t <sub>BAO</sub> | AOCP Blanking Time <sup>(6)</sup> | $V_{CS} < V_{AOCP}$ ; $\Delta V/\Delta t$ =-0.1 V/ $\mu s$ | | 50 | | ns | | V <sub>OCP</sub> | OCP Threshold Voltage | V/Δt=-1 V/μs | -0.64 | -0.58 | -0.52 | V | | t <sub>BO</sub> | OCP Blanking Time <sup>(6)</sup> | $V_{CS} < V_{OCP}$ ; $\Delta V/\Delta t$ =-1 V/ $\mu s$ | 1.0 | 1.5 | 2.0 | μs | | t <sub>DA</sub> | Delay Time (Low Side) Detecting from V <sub>AOCP</sub> to Switch Off <sup>(6)</sup> | ΔV/Δt=-1 V/μs | | 250 | 400 | ns | | T <sub>SD</sub> | Thermal Shutdown Temperature <sup>(6)</sup> | | 110 | 130 | 150 | °C | | I <sub>SU</sub> | Protection Latch Sustain LV <sub>CC</sub> Supply Current | LV <sub>CC</sub> =7.5 V | | 100 | 150 | μA | | V <sub>PRSET</sub> | Protection Latch Reset LV <sub>CC</sub> Supply Voltage | | 5 | | | V | | Dead-Time | Control Section | | | | | | | D <sub>T</sub> | Dead Time <sup>(7)</sup> | | | 350 | | ns | - This parameter, although guaranteed, is not tested in production. These parameters, although guaranteed, are tested only in EDS (wafer test) process. ### **Typical Performance Characteristics** These characteristic graphs are normalized at T<sub>A</sub>=25°C. Figure 4. Low-Side MOSFET Duty Cycle vs. Temperature Figure 5. Switching Frequency vs. Temperature Figure 6. High-Side V<sub>CC</sub> (HV<sub>CC</sub>) Start vs. Temperature Figure 7. High-Side V<sub>CC</sub> (HV<sub>CC</sub>) Stop vs. Temperature Figure 8. Low-Side $V_{CC}$ (LV<sub>CC</sub>) Start vs. Temperature Figure 9. Low-Side V<sub>CC</sub> (LV<sub>CC</sub>) Stop vs. Temperature ### **Typical Performance Characteristics** (Continued) These characteristic graphs are normalized at T<sub>A</sub>=25°C. Figure 10. OLP Delay Current vs. Temperature 1.1 Figure 11. OLP Protection Voltage vs. Temperature Figure 12. LV<sub>CC</sub> OVP Voltage vs. Temperature Figure 13. R<sub>T</sub> Voltage vs. Temperature Figure 14. CON Pin Enable Voltage vs. Temperature Figure 15. OCP Voltage vs. Temperature ### **Functional Description** ### 1. Basic Operation FSFR2100 is designed to drive high-side and low-side MOSFETs complementarily with 50% duty cycle. A fixed dead time of 350 ns is introduced between consecutive transitions, as shown in Figure 16. Figure 16. MOSFETs Gate Drive Signal ### 2. Internal Oscillator FSFR2100 employs a current-controlled oscillator, as shown in Figure 17. Internally, the voltage of $R_{T}$ pin is regulated at 2 V and the charging/discharging current for the oscillator capacitor, $C_{T}$ , is obtained by copying the current flowing out of $R_{T}\, \text{pin}$ ( $I_{\text{CTC}}$ ) using a current mirror. Therefore, the switching frequency increases as $I_{\text{CTC}}$ increases. Figure 17. Current Controlled Oscillator ### 3. Frequency Setting Figure 18 shows a typical voltage gain curve of a resonant converter, where the gain is inversely proportional to the switching frequency in the ZVS region. The output voltage can be regulated by modulating the switching frequency. Figure 19 shows the typical circuit configuration for $R_{\text{T}}$ pin, where the opto-coupler transistor is connected to the $R_{\text{T}}$ pin to modulate the switching frequency. Figure 18. Resonant Converter Typical Gain Curve Figure 19. Frequency Control Circuit The minimum switching frequency is determined as: $$f^{\min} = \frac{5.2k\Omega}{R_{\min}} \times 100(kHz) \tag{1}$$ Assuming the saturation voltage of opto-coupler transistor is 0.2 V, the maximum switching frequency is determined as: $$f^{\text{max}} = (\frac{5.2k\Omega}{R_{\text{min}}} + \frac{4.68k\Omega}{R_{\text{max}}}) \times 100(kHz)$$ (2) To prevent excessive inrush current and overshoot of output voltage during startup, increase the voltage gain of the resonant converter progressively. Since the voltage gain of the resonant converter is inversely proportional to the switching frequency, the soft-start is implemented by sweeping down the switching frequency from an initial high frequency ( $f^{ISS}$ ) until the output voltage is established. The soft-start circuit is made by connecting R-C series network on the R<sub>T</sub> pin, as shown in Figure 19. FSFR2100 also has an internal soft-start for 3 ms to reduce the current overshoot during the initial cycles, which adds 40 kHz to the initial frequency of the external soft-start circuit, as shown in Figure 20. The initial frequency of the soft-start is given as: $$f^{ISS} = (\frac{5.2k\Omega}{R_{\min}} + \frac{5.2k\Omega}{R_{SS}}) \times 100 + 40 \ (kHz)$$ (3) It is typical to set the initial frequency of soft-start two $\sim$ three times the resonant frequency ( $f_{\rm O}$ ) of the resonant network. The soft-start time is three to four times of the RC time constant. The RC time constant is as follows: $$T_{SS} = R_{SS} \cdot C_{SS} \tag{4}$$ Figure 20. Frequency Sweeping of Soft-start ### 4. Control Pin The FSFR2100 has a control pin for protection, cycle skipping, and remote on/off. Figure 21 shows the internal block diagram for control pin. Figure 21. Internal Block of Control Pin **Protection**: When the control pin voltage exceeds 5V, protection is triggered. Detailed applications are described in the protection section. **Pulse Skipping**: FSFR2100 stops switching when the control pin voltage drops below 0.4 V and resumes switching when the control pin voltage rises above 0.6 V. To use pulse-skipping, the control pin should be connected to the opto-coupler collector pin. The frequency that causes pulse skipping is given as: $$f^{\text{SKIP}} = \left(\frac{5.2 \,\text{k}\Omega}{\text{R}_{\text{min}}} + \frac{4.16 \,\text{k}\Omega}{\text{R}_{\text{max}}}\right) \times 100 \left(\text{kHz}\right) \tag{5}$$ Figure 22. Control Pin Configuration for Pulse Skipping **Remote On / Off:** When an auxiliary power supply is used for standby, the main power stage using FSFR2100 can be shut down by pulling down the control pin voltage, as shown in Figure 23. R1 and C1 are used to ensure soft-start when switching resumes. Figure 23. Remote On / Off Circuit ### 5. Current Sensing **Current Sensing Using Resistor:** FSFR2100 senses drain current as a negative voltage, as shown in Figure 24 and Figure 25. Half-wave sensing allows low power dissipation in the sensing resistor, while full-wave sensing has less switching noise in the sensing signal. Figure 24. Half-Wave Sensing Figure 25. Full-Wave Sensing **Current Sensing Using Resonant Capacitor Voltage:** For high-power applications, current sensing using a resistor may not be available due to the severe power dissipation in the resistor. In that case, indirect current sensing using the resonant capacitor voltage can be a good alternative because the amplitude of the resonant capacitor voltage ( $V_{cr}^{p-p}$ ) is proportional to the resonant current in the primary side ( $I_p^{p-p}$ ) as: $$V_{Cr}^{p-p} = \frac{I_p^{p-p}}{2\pi f_s C_r} \tag{6}$$ To minimize power dissipation, a capacitive voltage divider is generally used for capacitor voltage sensing, as shown in Figure 26. Figure 26. Current Sensing Using Resonant Capacitor Voltage ### 6. Protection Circuits The FSFR2100 has several self-protective functions, such as Overload Protection (OLP), Over-Current Protection (OCP), Abnormal Over-Current Protection (AOCP), Over-Voltage Protection (OVP), and Thermal Shutdown (TSD). OLP, OCP, and OVP are auto-restart mode protections; while AOCP and TSD are latch-mode protections, as shown in Figure 27. **6.1 Auto-restart Mode Protection:** Once a fault condition is detected, switching is terminated and the MOSFETs remain off. When LV $_{\rm CC}$ falls to the LV $_{\rm CC}$ stop voltage of 11.3 V, the protection is reset. The FPS resumes normal operation when LV $_{\rm CC}$ reaches the start voltage of 14.5 V. **6.2** Latch-Mode Protection: Once this protection is triggered, switching is terminated and the MOSFETs remain off. The latch is reset only when $LV_{CC}$ is discharged below 5 V. Figure 27. Protection Blocks - **6.3 Over-Current Protection (OCP)**: When the sensing pin voltage drops below -0.58 V, OCP is triggered and the MOSFETs remain off. This protection has a shutdown time delay of 1.5 $\mu$ s to prevent premature shutdown during startup. - **6.4 Abnormal Over-Current Protection (AOCP)**: If the secondary rectifier diodes are shorted, large current with extremely high di/dt can flow through the MOSFET before OCP or OLP is triggered. AOCP is triggered without shutdown delay when the sensing pin voltage drops below -0.9V. This protection is latch mode and reset when LV<sub>CC</sub> is pulled down below 5 V. - 6.5 Overload Protection (OLP): Overload is defined as the load current exceeding its normal level due to an unexpected abnormal event. In this situation, the protection circuit should trigger to protect the power supply. However, even when the power supply is in the normal condition, the overload situation can occur during the load transition. To avoid premature triggering of protection, the overload protection circuit should be designed to trigger only after a specified time to determine whether it is a transient situation or a true overload situation. Figure 26 shows a typical overload protection circuit. By sensing the resonant capacitor voltage on the control pin, the overload protection can be implemented. Using RC time constant, shutdown delay can be also introduced. The voltage obtained on the control pin is given as: $$V_{CON} = \frac{C_B}{2(C_B + C_{sense})} V_{Cr}^{p-p} \tag{7}$$ where $V_{\text{Cr}}^{\text{ p-p}}$ is the amplitude of the resonant capacitor voltage. - **6.6** Over-Voltage Protection (OVP): When the LV<sub>CC</sub> reaches 23 V, OVP is triggered. This protection is used when auxiliary winding of the transformer to supply $V_{CC}$ to FPS<sup>TM</sup> is utilized. - **6.7** Thermal Shutdown (TSD): The MOSFETs and the control IC in one package makes it easy for the control IC to detect the abnormal over-temperature of the MOSFETs. If the temperature exceeds approximately 130°C, the thermal shutdown triggers. ### 7. PCB Layout Guidelines Duty unbalance problems may occur due to the radiated noise from main transformer, the inequality of the secondary side leakage inductances of main transformer, and so on. Among them, it is one of the dominant reasons that the control components in the vicinity of R<sub>T</sub> pin are enclosed by the primary current flow pattern on PCB layout. The direction of the magnetic field on the components caused by the primary current flow is changed when the high and low side MOSFET turns on by turns. The magnetic fields with opposite direction from each other induce a current through, into, or out of the RT pin, which makes the turn-on duration of each MOSFET different. It is highly recommended to separate the control components in the vicinity of R<sub>T</sub> pin from the primary current flow pattern on PCB layout. Figure 28 shows an example for the duty balanced case. Figure 28. Example for Duty Balancing ### Typical Application Circuit (Half-Bridge LLC Resonant Converter) | Applica | ation | FPS™ Device | Input Voltage Range | Rated Output Power | Output Voltage (Rated Current) | |---------|-------|-------------|---------------------------------------------------|--------------------|--------------------------------| | LCD | TV | FSFR2100 | 390 V <sub>DC</sub><br>(340~400 V <sub>DC</sub> ) | 200 W | 24 V-8.3 A | ### **Features** - High efficiency ( >94% at 400 V<sub>DC</sub> input) - Reduced EMI noise through zero-voltage-switching (ZVS) - Enhanced system reliability with various protection functions Figure 29. Typical Application Circuit ### Typical Application Circuit (Continued) Usually, LLC resonant converters require large leakage inductance value. To obtain a large leakage inductance, sectional winding method is used. Core: EC35 (Ae=106 mm2)Bobbin: EC35 (Horizontal) Transformer Model Number: SNX-2468-1 **Figure 30. Transformer Construction** | | Pin (S → F) | Wire | Turns | Note | |-----------------|-------------|-----------------------|-------|-----------------| | N <sub>p</sub> | 6 → 2 | 0.08φ×88 (Litz Wire) | 36 | | | N <sub>s1</sub> | 12 → 9 | 0.08φ×234 (Litz Wire) | 4 | Bifilar Winding | | N <sub>s2</sub> | 10 → 13 | 0.08φ×234 (Litz Wire) | 4 | Bifilar Winding | | | Pins | Specifications | Remark | |--------------------------------------------------|------|----------------|-------------------------------------| | Primary-Side Inductance (Lp) | 21 6 | 550 μH ± 10% | 100 kHz, 1 V | | Primary-Side Effective Leakage (L <sub>r</sub> ) | 21 6 | 110 μH ± 10% | Short one of the Secondary Windings | For more detailed information regarding the transformer, visit <a href="http://www.santronics-usa.com/documents.html">http://www.santronics-usa.com/documents.html</a> or contact <a href="sales@santronics-usa.com">sales@santronics-usa.com</a> or +1-408-734-1878 (Sunnyvale, California USA). ### NOTES: UNLESS OTHERWISE SPECIFIED - A. THIS PACKAGE DOES NOT COMPLY TO ANY CURRENT PACKAGING STANDARD. - B. ALL DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR PROTRUSIONS. - D. DRAWING FILE NAME: MOD09ACREV3 ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see any inability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and ex ### **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative