# International

### Data Sheet No. PD60310 IRS2168D(S)PbF

### ADVANCED PFC + BALLAST CONTROL IC

#### Features

- PFC, ballast control and 600 V half-bridge driver in one IC
- Critical-conduction mode boost-type PFC
- Programmable PFC over-current protection
- Programmable half-bridge over-current protection
- Programmable preheat frequency
- Programmable preheat time
- Programmable ignition ramp
- Programmable run frequency
- Closed-loop ignition current regulation
- RoHs compliant

### Description

The IRS2168D is a fully integrated, fully protected 600 V ballast control IC designed to drive all types of fluorescent lamps. The IRS2168D is based on the popular IR2166 control IC with additional improvements to increase ballast performance. The PFC circuitry operates in critical conduction mode and provides high PF, low THD and DC regulation. The IRS2168D features include bus programmable preheat and run frequencies, programmable preheat time, programmable PFC over-current protection, closed-loop half-bridge ignition current regulation, and programmable end-of-life protection. Comprehensive protection features such as protection from failure of a lamp to strike, filament failures, end-of-life protection, DC bus undervoltage reset as well as an automatic restart function, have been included in the design.

- Fixed internal 1.6 µs HO and LO deadtime
- Voltage-controlled oscillator (VCO)
- End-of-life window comparator pin
- Internal 65-event current sense up/down fault counter
- DC bus undervoltage reset
- Lamp removal/auto-restart shutdown pin
- Internal bootstrap MOSFET
- Internal 15.6 V Zener clamp diode on V<sub>cc</sub>
- Micropower startup (250 μÅ)
- Latch immunity and ESD protection

#### System Features

- One-chip ballast control solution
- Wide range PFC for universal input and multi-lamp ballasts
- Ultra low THD
- Closed-loop ignition regulation for reliable lamp ignition
- End-of-Life window comparator with internal OTA
- Lamp removal/auto-restart function
- Fault counter for robust noise immunity
- Brown-out protection and reset
- Internal bootstrap MOSFET

#### Packages



#### D .... + Rectified AC Line ₹R<sub>VBUS1</sub> ≤r<sub>suppl'</sub> CRIOCK 15 VS <u></u>\_\_\_\_\_С<sub>воот</sub> 14 VB C<sub>BUS</sub> **RS2168** 13 VCC сом LO 11 M2 Dee R<sub>GPFC</sub> 10<sup>-CS</sup> R₃ W МЗ Ľ SD/EO 9 R<sub>cs</sub> Roc 'n C C <sub>SD</sub> =C<sub>eol</sub> ≩ - Rectified AC Line

Please note that this datasheet contains advanced information that could change before the product is released to production.

### Application Diagram (Typical Only)



### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM, all currents are defined positive into any lead. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol                 | Definition                                                                  | Min.                | Max.                 | Units                 |      |
|------------------------|-----------------------------------------------------------------------------|---------------------|----------------------|-----------------------|------|
| V <sub>B</sub>         | $V_B$ pin high-side floating supply voltage                                 | -0.3                | 625                  |                       |      |
| Vs                     | V <sub>s</sub> pin high-side floating supply offset voltage                 | V <sub>B</sub> – 25 | V <sub>B</sub> + 0.3 |                       |      |
| V <sub>HO</sub>        | HO pin high-side floating output voltage                                    |                     | V <sub>S</sub> - 0.3 | V <sub>B</sub> + 0.3  | V    |
| V <sub>LO</sub>        | LO pin low-side output voltage                                              |                     | 0.0                  | V . 0.0               |      |
| V <sub>PFC</sub>       | PFC gate driver output voltage                                              |                     | 0.3                  | V <sub>CC</sub> + 0.3 |      |
| $I_{O,MAX}$            | Maximum allowable output current (HO, LO, PP power transistor miller effect | C) due to external  | -500                 | 500                   | mA   |
| I <sub>CC</sub>        | V <sub>CC</sub> current (see Note 1)                                        |                     | -25                  | 25                    |      |
| V <sub>BUS</sub>       | VBUS pin voltage                                                            |                     |                      |                       |      |
| $V_{CPH}$              | CPH pin voltage                                                             |                     |                      |                       |      |
| V <sub>COMP</sub>      | COMP pin voltage                                                            |                     |                      |                       |      |
| V <sub>zx</sub>        | ZX pin voltage                                                              |                     | -0.3                 | V <sub>CC</sub> + 0.3 | V    |
| V <sub>oc</sub>        | OC pin voltage                                                              | -                   |                      |                       |      |
| $V_{\rm SD/EOL}$       | SD/EOL pin voltage                                                          |                     |                      |                       |      |
| V <sub>cs</sub>        | CS pin voltage                                                              |                     |                      |                       |      |
| V <sub>VCO</sub>       | VCO pin voltage                                                             |                     | -0.3                 | 6                     | V    |
| I <sub>CPH</sub>       | CPH pin current                                                             |                     |                      |                       |      |
| I <sub>vco</sub>       | VCO pin current                                                             |                     |                      |                       |      |
| I <sub>FMIN</sub>      | FMIN pin current                                                            |                     |                      |                       |      |
| I <sub>COMP</sub>      | COMP pin current                                                            |                     | -5                   | 5                     | mA   |
| I <sub>ZX</sub>        | ZX pin current                                                              |                     | -5                   | 5                     | IIIA |
| I <sub>oc</sub>        | OC pin current                                                              |                     |                      |                       |      |
| I <sub>SD/EOL</sub>    | SD/EOL pin current                                                          |                     |                      |                       |      |
| I <sub>cs</sub>        | CS pin current                                                              |                     |                      |                       |      |
| dV/dt                  | Allowable $V_{S}$ pin offset voltage slew rate                              |                     | -50                  | 50                    | V/ns |
| P <sub>D</sub>         | Package power dissipation @ $T_{\text{A}} \leq$ +25 $^{\text{o}}\text{C}$   | (16-Pin DIP)        |                      | 1.8                   | w    |
| • D                    | $PD = (T_{JMAX} - T_{A})/R_{BJA} $ (16-Pin SOIC)                            |                     |                      | 1.4                   | ۷V   |
| $R_{_{	ext{	hetaJA}}}$ | Thermal resistance, junction to ambient                                     | (16-Pin DIP)        |                      | 70                    | ⁰C/W |
| <b>'</b> ∿θJA          | Thermal resistance, junction to ambient (16-Pin SOIC)                       |                     |                      | 86                    | 0/11 |
| TJ                     | Junction temperature                                                        |                     | -55                  | 150                   |      |
| Τ <sub>s</sub>         | Storage temperature                                                         | -55                 | 150                  | ٥C                    |      |
| TL                     | Lead temperature (soldering, 10 seconds)                                    |                     | 300                  | -                     |      |

Note 1: This IC contains a Zener clamp structure between the chip  $V_{CC}$  and COM which has a nominal breakdown voltage of 15.6 V. This supply pin should not be driven by a DC, low impedance power source greater than the  $V_{CLAMP}$  specified in the Electrical Characteristics section.

# International **ICR** Rectifier

### **Recommended Operating Conditions**

For proper operation the device should be used within the recommended conditions.

| Symbol              | Definition                                            | Min.               | Max.               | Units |
|---------------------|-------------------------------------------------------|--------------------|--------------------|-------|
| $V_{B}-V_{S}$       | High-side floating supply voltage                     | V <sub>BSUV+</sub> | V <sub>CLAMP</sub> |       |
| Vs                  | Steady state high-side floating supply offset voltage | -1                 | 600                | V     |
| $V_{cc}$            | Supply voltage                                        | V <sub>CCUV+</sub> | V <sub>CLAMP</sub> |       |
| I <sub>cc</sub>     | V <sub>cc</sub> supply current                        | Note 2             | 10                 |       |
| I <sub>SD/EOL</sub> | SD/EOL pin current                                    |                    |                    |       |
| I <sub>cs</sub>     | CS pin current                                        | -1                 | 1                  | mA    |
| I <sub>oc</sub>     | OC pin current                                        | -1                 |                    |       |
| I <sub>zx</sub>     | ZX pin current                                        |                    |                    |       |
| V <sub>vco</sub>    | VCO pin voltage                                       | 0                  | 5                  | V     |
| R <sub>FMIN</sub>   | FMIN pin programming resistor                         | 10                 | 300                | kΩ    |
| TJ                  | Junction temperature                                  | -25                | 125                | ٥C    |

Note 2: Enough current should be supplied into the  $V_{CC}$  pin to keep the internal 15.6 V Zener clamp diode on this pin regulated at its voltage,  $V_{CLAMP}$ .

### **Electrical Characteristics**

 $V_{CC} = V_{BS} = V_{BIAS} = 14 \text{ V} + -0.25 \text{ V}, C_{LO} = C_{HO} = C_{PFC} = 1000 \text{ pF}, R_{FMIN} = 42.2 \text{ k}\Omega, R_{PH} = \text{N/C}, V_{CPH} = V_{VCO} = 0 \text{ V}, V_{SD/EOL} = V_{COMP} = V_{CS} = V_{OC} = V_{BUS} = V_{ZX} = 0 \text{ V}, T_A = 25 \text{ °C} \text{ unless otherwise specified.}$ 

| Symbol              | Definition                                                   | Min  | Тур  | Max  | Units | Test Conditions                                                            |
|---------------------|--------------------------------------------------------------|------|------|------|-------|----------------------------------------------------------------------------|
| Supply C            | Characteristics                                              |      |      |      |       |                                                                            |
| V <sub>CCUV+</sub>  | V <sub>CC</sub> supply undervoltage positive going threshold | 11.5 | 12.5 | 13.5 |       | $V_{cc}$ rising from 0 V                                                   |
| V <sub>CCUV</sub> - | $V_{\rm CC}$ supply undervoltage negative going threshold    | 9.5  | 10.5 | 11.5 | V     | $V_{cc}$ falling from 14 V                                                 |
| V <sub>UVHYS</sub>  | $V_{CC}$ supply undervoltage lockout hysteresis              | 1.5  | 2.0  | 3.0  |       |                                                                            |
| I <sub>QCCUV</sub>  | UVLO mode V <sub>cc</sub> quiescent current                  |      | 220  | 320  | μA    | $V_{CC} = 8 V$                                                             |
|                     | $V_{CC}$ quiescent current in fault mode                     |      | 0.4  |      |       | MODE=FAULT                                                                 |
| I <sub>ccrun</sub>  | Run mode V <sub>cc</sub> supply current                      |      | 5.5  | 7.2  | mA    | MODE = RUN<br>V <sub>BUS</sub> =4 V<br>CSD/EOL=1 nF<br>PFC off time = 5 µs |
| $V_{CLAMP}$         | V <sub>cc</sub> Zener clamp voltage                          | 14.6 | 15.6 | 16.6 | V     | I <sub>CC</sub> = 10 mA                                                    |
| Floating            | Supply Characteristics                                       | ·    |      |      |       |                                                                            |
| I <sub>BS</sub>     | V <sub>BS</sub> supply current                               |      | 0.9  | 1.3  | mA    | MODE=PREHEAT                                                               |
| V <sub>BSUV+</sub>  | V <sub>BS</sub> supply undervoltage positive going threshold | 8.0  | 9.0  | 10.0 | v     | $\rm V_{BS}$ rising from 0 V                                               |
| V <sub>BSUV-</sub>  | V <sub>BS</sub> supply undervoltage negative going threshold | 7.0  | 8.0  | 9.0  |       | $V_{BS}$ falling from 14 V                                                 |
| I <sub>LKVS</sub>   | V <sub>s</sub> offset supply leakage current                 |      |      | 50   | μA    | $V_{\rm B} = V_{\rm S} = 600 \text{ V}$                                    |

International ICR Rectifier

**Electrical Characteristics (cont'd)**   $V_{CC} = V_{BS} = V_{BIAS} = 14 \text{ V} + -0.25 \text{ V}, C_{LO} = C_{HO} = C_{PFC} = 1000 \text{ pF}, R_{FMIN} = 42.2 \text{ k}\Omega, R_{PH} = \text{N/C}, V_{CPH} = V_{VCO} = 0 \text{ V}, V_{SD/EOL} = V_{COMP} = V_{CS} = V_{OC} = V_{BUS} = V_{ZX} = 0 \text{ V}, T_A = 25 \text{ °C unless otherwise specified.}$ 

| Symbol                    | Definition                                              | Min  | Тур  | Max  | Units | Test Conditions                                                           |
|---------------------------|---------------------------------------------------------|------|------|------|-------|---------------------------------------------------------------------------|
| PFC Error                 | Amplifier Characteristics                               | _    |      |      |       |                                                                           |
| I <sub>COMP, SOURCE</sub> | COMP pin OTA error amplifier output current Sourcing    | 20   | 30   | 40   | μA    | $MODE = RUN$ $V_{VBUS} = 3.5 V$ $V_{COMP} = 4.0 V$                        |
| I <sub>COMP, SINK</sub>   | COMP pin OTA error amplifier output current Sinking     | -40  | -30  | -20  | μΑ    | $MODE = RUN$ $V_{VBUS} = 4.5 V$ $V_{COMP} = 4.0 V$                        |
| V <sub>COMPOH</sub>       | OTA error amplifier output voltage swing (high state)   | 12.0 | 12.5 | 13.0 |       | $V_{BUS}$ =3.5 V<br>$I_{COMP}$ = $I_{COMP}$ SOURCE-5<br>$\mu$ A           |
| V <sub>COMPOL</sub>       | OTA error amplifier output voltage swing<br>(low state) | 0.2  | 0.4  | 0.5  | V     | V <sub>BUS</sub> =5.0 V<br>I <sub>COMP</sub> =I <sub>COMP</sub> SINK+5 μA |
| V <sub>COMPFLT</sub>      | OTA error amplifier output voltage in fault mode        |      | 0    |      |       | V <sub>BUS</sub> =4.0 V                                                   |
| PFC Cont                  | rol Characteristics                                     |      |      |      |       |                                                                           |
| $V_{VBUSREG}$             | V <sub>BUS</sub> internal reference voltage             | 3.9  | 4.0  | 4.1  |       |                                                                           |
| V <sub>VBUSOV</sub>       | $V_{\text{BUS}}$ overvoltage comparator threshold       | 4.1  | 4.3  | 4.5  |       | $V_{COMP} = 4.0 V$                                                        |
| V <sub>VBUSOV-</sub>      | $V_{\text{BUS}}$ overvoltage fault reset threshold      | 4.0  | 4.15 | 4.3  | V     |                                                                           |
| V <sub>zx</sub>           | ZX pin threshold voltage                                | 1.8  | 2.0  | 2.2  |       |                                                                           |
| V <sub>ZXHYS</sub>        | ZX pin comparator hysterisis                            | 100  | 300  | 500  | mV    |                                                                           |
| $V_{ZXclamp}$             | ZX pin clamp voltage (high state)                       | 5.5  | 6.5  | 7.5  | V     | $I_{ZX} = 1 \text{ mA}$                                                   |
| t <sub>BLANK</sub>        | OC pin current-sensing blank time                       |      | 300  |      | ns    | V <sub>BUS</sub> =4.0 V<br>V <sub>COMP</sub> =4.0 V                       |
| t <sub>wD</sub>           | PFC watch-dog pulse interval                            | 150  | 400  | 500  | μs    | $ZX = 0, V_{COMP} = 4.0 V$                                                |
| PFC Prote                 | ection Circuitry Characteristics                        |      |      |      | •     |                                                                           |
| V <sub>VBUSUV-</sub>      | V <sub>BUS</sub> pin undervoltage reset threshold       | 2.7  | 3.0  | 3.3  | v     |                                                                           |
| V <sub>OCTH+</sub>        | OC pin over-current sense threshold                     | 1.1  | 1.2  | 1.3  | v     | V <sub>BUS</sub> =V <sub>COMP</sub> =4.0 V                                |

## International ICR Rectifier

**Electrical Characteristics (cont'd)**   $V_{CC} = V_{BS} = V_{BIAS} = 14 \text{ V} + -0.25 \text{ V}, C_{LO} = C_{HO} = C_{PFC} = 1000 \text{ pF}, R_{FMIN} = 42.2 \text{ k}\Omega, R_{PH} = \text{N/C}, V_{CPH} = V_{VCO} = 0 \text{ V}, V_{SD/EOL} = V_{COMP} = V_{CS} = V_{OC} = V_{BUS} = V_{ZX} = 0 \text{ V}, T_A = 25 \text{ °C unless otherwise specified.}$ 

| Symbol                   | Definition                                           | Min      | Тур             | Max   | Units | Test Conditions                                                                                                                                             |
|--------------------------|------------------------------------------------------|----------|-----------------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ballast Co               | ontrol Oscillator Characteristics                    |          |                 |       |       |                                                                                                                                                             |
| $f_{\text{OSC, RUN}}$    | Half-bridge oscillator run frequency                 | 42.5     | 44.5            | 46.5  |       | MODE = RUN                                                                                                                                                  |
| $\mathbf{f}_{OSC,PH}$    | Half-bridge oscillator preheat frequency             | 81       | 85              | 89    | kHz   | RPH = 42.2 kΩ,<br>MODE = PREHEAT                                                                                                                            |
| D                        | Oscillator duty cycle                                |          | 50              |       | %     |                                                                                                                                                             |
| $t_{d, LO}$              | LO output deadtime                                   | 1.1      | 1.6             | 2.1   |       |                                                                                                                                                             |
| $t_{d, HO}$              | HO output deadtime                                   | 1.1      | 1.6             | 2.1   | μs    |                                                                                                                                                             |
| $V_{\text{FMIN}}$        | F <sub>MIN</sub> pin voltage                         | 1.9      | 2.0             | 2.1   | V     | $V_{CC}$ = 14.0 V                                                                                                                                           |
| Ballast Co               | ontrol Preheat, Ignition and Run M                   | ode Ch   | aracteri        | stics |       |                                                                                                                                                             |
| $V_{CPHEOP+}$            | CPH pin end of preheat rising threshold voltage      | 8.8      | 9.3             | 9.8   |       |                                                                                                                                                             |
| V <sub>CPHSOI</sub>      | CPH pin start of ignition falling threshold voltage  | 4.6      | 4.9             | 5.2   | v     |                                                                                                                                                             |
| $V_{\text{VCOPH}}$       | VCO pin preheat mode voltage                         |          | 0               |       |       | MODE = PREHEAT                                                                                                                                              |
| V <sub>VCOIGN</sub>      | VCO pin ignition mode voltage                        |          | (Open<br>Drain) |       |       | $MODE = IGNITION, V_{CS}  < V_{CSTH+}$                                                                                                                      |
| I <sub>VCOIGN</sub>      | VCO pin ignition regulation discharge current        |          | 0.6             |       | mA    | $\begin{aligned} \text{MODE} &= \text{IGNITION}, \\ \text{V}_{\text{VCO}} &= 1 \text{ V}, \\ \text{V}_{\text{CS}} &> \text{V}_{\text{CSTH}*} \end{aligned}$ |
| V <sub>CPHRUN+</sub>     | CPH pin run mode rising threshold voltage            | 8.8      | 9.3             | 9.8   | v     | MODE = IGNITION                                                                                                                                             |
| V <sub>VCORUN</sub>      | VCO pin run mode voltage                             |          | (Open<br>Drain) |       |       | MODE = RUN                                                                                                                                                  |
| Ballast Co               | ontrol Protection Circuitry Charact                  | eristics | 5               |       |       |                                                                                                                                                             |
| $V_{CSTH+}$              | CS pin over-current sense threshold                  | 1.1      | 1.2             | 1.3   | V     |                                                                                                                                                             |
| $n_{\text{events}}$      | CS pin fault counter number of events                | 30       | 65              | 100   |       | MODE = PREHEAT or<br>RUN                                                                                                                                    |
| V <sub>SDTH+</sub>       | SD pin rising non-latched shutdown threshold voltage | 4.7      | 5.2             | 5.7   |       |                                                                                                                                                             |
| $V_{SDTH-}$              | SD pin falling reset threshold voltage               | 2.5      | 3.0             | 3.5   |       |                                                                                                                                                             |
| $V_{EOLBIAS}$            | EOL pin internal bias voltage                        | 1.9      | 2.0             | 2.1   | v     |                                                                                                                                                             |
| $V_{EOLTH+}$             | EOL pin rising latched shutdown threshold voltage    | 2.85     | 3.0             | 3.15  |       | MODE = RUN                                                                                                                                                  |
| V <sub>EOLTH-</sub>      | EOL pin falling latched shutdown threshold voltage   | 0.9      | 1.0             | 1.1   |       | MODE = RUN                                                                                                                                                  |
| I <sub>EOL, SOURCE</sub> | EOL pin OTA output sourcing current                  |          | 10              |       | μA    | MODE = PREHEAT<br>V <sub>EOL</sub> = 1.5 V                                                                                                                  |
| I <sub>EOL, SINK</sub>   | EOL pin OTA output sinking current                   |          | -10             |       | μΑ    | MODE = PREHEAT<br>V <sub>EOL</sub> = 2.5 V                                                                                                                  |
| V <sub>CPHFLT</sub>      | CPH pin fault mode voltage                           |          |                 |       |       |                                                                                                                                                             |
| $V_{\text{VCOFLT}}$      | VCO pin fault mode voltage                           |          | 0               |       | V     | MODE = FAULT                                                                                                                                                |
| V <sub>FMINFLT</sub>     | FMIN pin fault mode voltage                          |          |                 |       |       |                                                                                                                                                             |

### International ICR Rectifier

**Electrical Characteristics (cont'd)**   $V_{CC} = V_{BS} = V_{BIAS} = 14 V +/- 0.25 V, C_{LO} = C_{HO} = C_{PFC} = 1000 \text{ pF}, R_{FMIN} = 42.2 \text{ k}\Omega, R_{PH} = N/C, V_{CPH} = V_{VCO} = 0 V, V_{SD/EOL} = V_{COMP} = V_{CS} = V_{OC} = V_{BUS} = V_{ZX} = 0 V, T_A = 25 \text{ °C}$  unless otherwise specified.

| Gate Dr            | Gate Driver Output Characteristics (HO, LO and PFC pins) |      |                 |     |    |                         |  |  |  |
|--------------------|----------------------------------------------------------|------|-----------------|-----|----|-------------------------|--|--|--|
| V <sub>OL</sub>    | Low-level output voltage                                 |      | СОМ             |     | v  |                         |  |  |  |
| V <sub>OH</sub>    | High-level output voltage                                |      | V <sub>cc</sub> |     | v  |                         |  |  |  |
| t <sub>r</sub>     | Turn-on rise time                                        |      | 120             | 220 |    |                         |  |  |  |
| t <sub>f</sub>     | Turn-off fall time                                       |      | 50              | 100 | ns |                         |  |  |  |
| I <sub>0+</sub>    | Source current                                           |      | 180             |     | mA |                         |  |  |  |
| I <sub>0-</sub>    | Sink current                                             |      | 260             |     | mA |                         |  |  |  |
| Bootstra           | ap FET Characteristics                                   |      |                 |     |    |                         |  |  |  |
| V <sub>B/ON</sub>  | $V_{\text{B}}$ when the bootstrap FET is on              | 13.0 | 13.4            |     | V  |                         |  |  |  |
| I <sub>B/CAP</sub> | $V_{\mbox{\scriptsize B}}$ source current when FET is on | 40   | 55              |     | mA | С <sub>вs</sub> =0.1 µF |  |  |  |
| I <sub>B/10V</sub> | $V_{\mbox{\scriptsize B}}$ source current when FET is on | 9    | 12              |     | ШA | V <sub>B</sub> =10 V    |  |  |  |



### Schematic Block Diagram





## International

## IRS2168D(S)PbF

### State Diagram



All values are typical. Please refer to application diagram on page 1.



### Lead Assignments & Definitions

| VBUS 1 0 | но<br>16 | Pin # | Symbol | Description                                       |
|----------|----------|-------|--------|---------------------------------------------------|
|          |          | 1     | VBUS   | DC bus sensing input                              |
| CPH 2    | VS       | 2     | CPH    | Preheat timing input                              |
|          |          | 3     | VCO    | Voltage controlled oscillator/ignition ramp input |
|          | VB       | 4     | FMIN   | Oscillator minimum frequency setting              |
|          |          | 5     | COMP   | PFC error amplifier compensation                  |
| FMIN 4   | VCC      | 6     | ZX     | PFC zero-crossing detection                       |
|          |          | 7     | PFC    | PFC gate driver output                            |
| COMP 5 5 | сом      | 8     | OC     | PFC current sensing input                         |
|          | 12       | 9     | SD/EOL | Shutdown/end of life sensing input                |
|          | L0       | 10    | CS     | Half-Bridge current sensing input                 |
| 6        | 11       | 11    | LO     | Low-side gate driver output                       |
| PFC      | cs       | 12    | COM    | IC power & signal ground                          |
| 7        | 10       | 13    | VCC    | Logic & low-side gate driver supply               |
| oc       | SD/EOL   | 14    | VB     | High-side gate driver floating supply             |
| 8        | 9        | 15    | VS     | High voltage floating return                      |
|          | <b></b>  | 16    | HO     | High-side gate driver output                      |





### Timing Diagrams Ballast Section

## International

### I. Ballast Section Functional Description

### Undervoltage Lockout Mode (UVLO)

The undervoltage lockout mode (UVLO) is defined as the state the IC is in when V<sub>CC</sub> is below the turn-on threshold of the IC. To identify the different modes of the IC, refer to the State Diagram shown on page 3 of this document. The IRS2168D undervoltage lockout is designed to maintain an ultra low supply current of 250  $\mu$ A (I<sub>QCCUV</sub>), and to guarantee the IC is fully functional before the high- and low-side output drivers are activated. Figure 1 shows an efficient supply voltage using the micro-power start-up current of the IRS2168D together with a snubber charge pump from the half-bridge output (R<sub>VCC</sub>, C<sub>VCC1</sub>, C<sub>VCC2</sub>, C<sub>SNUB</sub>, D<sub>CP1</sub> and D<sub>CP2</sub>).



Figure 1: Start-up and supply circuitry

The  $V_{\text{CC}}$  capacitors (C\_{\text{VCC1}} and C\_{\text{VCC2}}) are charged by the current through supply resistor (R<sub>VCC</sub>) minus the start-up current drawn by the IC. This resistor is chosen to set the desired AC line input voltage turn-on threshold for the ballast. When the voltage at  $V_{CC}$  exceeds the IC start-up threshold ( $V_{CCUV+}$ ) and the SD pin is below 3.0 V ( $V_{SDTH-}$ ), the IC turns on and LO begins to oscillate. The capacitors at V<sub>CC</sub> begin to discharge due to the increase in IC operating current (Fig. 2). The high-side supply voltage, V<sub>B-</sub>V<sub>S</sub>, begins to increase as capacitor C<sub>BS</sub> is charged through the internal bootstrap MOSFET during the LO ontime of each LO switching cycle. When the  $V_{B}V_{S}$  voltage exceeds the high-side start-up threshold (V<sub>BSUV+</sub>), HO then begins to oscillate. This may take several cycles of LO to charge  $V_{B}\text{-}V_{S}$  above  $V_{BSUV^{+}}$  due to  $R_{DSon}$  of the internal bootstrap MOSFET.



Figure 2: V<sub>CC</sub> supply voltage

When LO and HO are both oscillating, the external MOSFETs (MHS and MLS) are turned on and off with a 50% duty cycle and a non-overlapping deadtime of 1.6  $\mu s$  (t<sub>d</sub>). The half-bridge output (pin V<sub>s</sub>) begins to switch between the DC bus voltage and COM. During the deadtime between the turn-off of LO and the turn-on of HO, the half-bridge output voltage transitions from COM to the DC bus voltage at a dV/dt rate determined by the snubber capacitor (C<sub>SNUB</sub>). As the snubber capacitor charges, current will flow through the charge pump diode (D<sub>CP2</sub>) to V<sub>CC</sub>. After several switching cycles of the halfbridge output, the charge pump and the internal 15.6 V Zener clamp of the IC take over as the supply voltage. Capacitor C<sub>VCC2</sub> supplies the IC current during the V<sub>CC</sub> discharge time and should be large enough such that V<sub>cc</sub> does not decrease below UVLO- before the charge pump takes over. Capacitor  $C_{\mbox{\tiny VCC1}}$  is required for noise filtering and must be placed as close as possible and directly between V<sub>CC</sub> and COM, and should not be lower than 0.1  $\mu$ F Resistors R<sub>1</sub> and R<sub>2</sub> are recommended for limiting high currents that can flow to  $V_{\text{CC}}$  from the charge pump during hard-switching of the half-bridge or during lamp ignition. The internal bootstrap MOSFET and supply capacitor (C<sub>BS</sub>) comprise the supply voltage for the high side driver circuitry. During UVLO mode, the high- and low-side driver outputs HO and LO are both low, the internal oscillator is disabled, and pin CPH is connected internally to COM for resetting the preheat time.

## International **IOR** Rectifier

### Preheat Mode (PH)

The IRS2168D enters preheat mode when V<sub>CC</sub> exceeds the UVLO positive-going threshold (V<sub>CCUV+</sub>). The internal MOSFET that connects pin CPH to COM is turned off and an external resistor (Fig. 3) begins to charge the external preheat timing capacitor (C<sub>PH</sub>). LO and HO begin to oscillate at a higher soft-start frequency and ramp down quickly to the preheat frequency. The VCO pin is connected to COM through an internal



Figure 3: Preheat circuitry

MOSFET M1 so the preheat frequency is determined by the equivalent resistance at the FMIN pin formed by the parallel combination of resistors  $R_{FMIN}$  and  $R_{PH}$ . The frequency remains at the preheat frequency until the voltage on pin  $C_{PH}$  exceeds approvixmately  $2/3^*V_{CC}$ ( $V_{CPHEOP+}$ ) and the IC enters Ignition Mode. During preheat mode, the over-current protection on pin CS and the 65-cycle ( $n_{EVENTS}$ ) consecutive over-current fault counter are both enabled. The PFC circuit is working in high-gain mode (see PFC section) and keeps the DC bus voltage regulated at a constant level.

### Ignition Mode (IGN)

The IRS2168D ignition mode is defined by the second time C<sub>PH</sub> charges from  $1/3^{*}V_{CC}$  (V<sub>CPHROI</sub>) to  $2/3^{*}V_{CC}$  (V<sub>CPHROI</sub>). When the voltage on pin CPH exceeds  $2/3^{*}V_{CC}$  (V<sub>CPHRUN+</sub>) for the first time, pin CPH is discharged quickly through an internal MOSFET down to  $1/3^{*}V_{CC}$  (V<sub>CPHROI</sub>) (see Figs. 4 and 5). The internal MOSFET turns off and the voltage on pin C<sub>PH</sub> begins to increase again. The internal MOSFET M1 at pin V<sub>CC</sub> turn

off and resistor  $R_{\text{PH}}$  is disconnected from COM. The equivalent resistance at the FMIN pin increases from the parallel combination  $(R_{\text{PH}}/R_{\text{FMIN}})$  to  $R_{\text{FMIN}}$  at a rate programmed by the external capacitor at pin VCO ( $C_{\text{VCO}}$ ) and resistor  $R_{\text{PH}}$ . This causes the operating frequency to ramp down smoothly from the preheat frequency through the ignition frequency to the final run frequency. During this ignition ramp, the frequency sweeps through the resonance frequency of the lamp output stage to ignite the lamp.



Figure 4: C<sub>PH</sub> and VCO timing diagram



Figure 5: Ignition circuitry

The over-current threshold on pin CS will protect the ballast against a non-strike or open-filament lamp fault condition. The voltage on pin CS is defined by the lower half-bridge MOSFET current flowing through the external current sensing resistor  $R_{CS}$ . This resistor programs the maximum peak ignition current (and therefore peak

# International **ICR** Rectifier

ignition voltage) of the ballast output stage. Should this voltage exceed the internal threshold of 1.2 V (V<sub>CSTH+)</sub>, the ignition regulation circuit controls the voltage on the VCO pin to increase the frequency slightly (see Fig. 6). This cycle-by-cycle feedback from the C<sub>S</sub> pin to the VCO pin will adjust the frequency each cycle to limit the amplitude of the current for the entire duration of ignition mode.



Figure 6: Ignition regulation timing diagram

When  $C_{PH}$  exceeds  $2/3^*V_{CC}$  ( $V_{CPHRUN+}$ ) for the second time, the IC enters run mode and the fault counter becomes enabled. The ignition regulation disabled in run mode but the IC will enter fault mode after 65 ( $n_{EVENTS}$ ) consecutive over-current faults and gate driver outputs HO, LO and PFC will be latched low.

The output voltage of the ballast will increase during the ignition ramp  $t_{\text{RAMP}}$  because the frequency ramp down from the preheat frequency to the ignition frequency and will be constant during ignition because the ignition regulation circuit will regulate the amplitude of the current for the entire duration of the ignition time  $t_{\text{IGN}}$  (Figs. 7 and 8).

During ignition mode, the PFC circuit is working in highgain mode and keeps the DC bus voltage regulated at a constant level. The high-gain mode is necessary to prevent the DC bus from decreasing during lamp ignition or ignition regulation. Also during ignition mode, the SD/EOL fault is disabled.



**Figure 7:** Ballast output voltage and CPH pin during preheat and ignition with deactivated lamp, time span 100ms



Figure 8: Ballast output voltage and CPH pin during preheat and ignition with deactivated lamp, time span 50ms

## International

### Run Mode (RUN)

Once V<sub>CC</sub> has exceeded  $2/3^*V_{CC}$  (V<sub>CPHRUN+</sub>) for the second time, the IC enters run mode. CPH continues to charge up to V<sub>CC</sub>. The operating frequency is at the minimum frequency (after the ignition ramp) and is programmed by the external resistor (R<sub>FMIN</sub>) at the FMIN pin. Should hard-switching occur at the half-bridge at any time (open-filament, lamp removal, etc.), the voltage across the current sensing resistor (R<sub>CS</sub>) will exceed the internal threshold of 1.2 V (V<sub>CSTH+</sub>) and the fault counter will begin counting (see Fig. 5). Should the number of consecutive over-current faults exceed 65 (n<sub>EVENTS</sub>), the IC will enter fault mode and the HO, LO and PFC gate driver outputs will be latched low. During run mode, the end-of-life (EOL) window comparator and the DC bus undervoltage reset are both enabled.

### DC Bus Undervoltage Reset

Should the DC bus decrease too low during a brown-out line condition or over-load condition, the resonant output stage to the lamp can shift near or below resonance. This can produce hard switching at the half- bridge that can damage the half-bridge switches, or, the DC bus can decrease too far and the lamp can extinguish. To protect against this, the  $V_{BUS}$  pin includes a 3.0 V undervoltage reset threshold  $V_{\text{BUSUV-}}$ . When the IC is in run mode and the voltage at the  $V_{\text{BUS}}$  pin decreases below 3.0 V (V\_{\text{BUSUV-}} ), V<sub>CC</sub> will be discharged through an internal MOSFET down to the V<sub>CCUV</sub> threshold and all gate driver outputs will be latched low. For proper ballast design, the designer should set the over-current limit of the PFC section such that the DC bus does not drop until the AC line input voltage falls below the minimum rated input voltage of the ballast (see PFC section). When the PFC over-current limit is correctly set, the DC bus voltage will start to decrease when over-current is reached during low-line conditions. The voltage measured at the V<sub>BUS</sub> pin will decrease below the internal 3.0 V threshold V<sub>BUSUV-</sub> and the ballast will turn off cleanly. The pull-up resistor to  $V_{CC}$  (R<sub>VCC</sub>) will then turn the ballast on again when the AC input line voltage increases high enough again where  $V_{\mbox{\scriptsize CC}}$ exceeds  $V_{CCUV+}$ .  $R_{VCC}$  should be set to turn the ballast on at the minimum specified ballast input voltage and the PFC over-current should be set somewhere below this level. This hysteresis will result in clean turn-on and turnoff of the ballast.

### SD/EOL and CS Fault Mode

Should the voltage at the SD/EOL pin exceed 3.0 V (V<sub>EOLTH+</sub>) or decrease below 1.0 V (V<sub>EOLTH-</sub>) during run mode, an end-of-life (EOL) fault condition has occurred and the IC enters fault mode. LO, HO and PFC gate driver outputs are all latched off in the 'low' state. CPH is discharged to COM for resetting the preheat time and VCO is discharged to COM for resetting the frequency. To exit fault mode, V<sub>CC</sub> can be decreased below V<sub>CCUV</sub>. (ballast power off) or the SD pin can be increased above 5.0 V (V<sub>SDTH+</sub>) (lamp removal). Either of these will force the IC to enter UVLO mode (see State Diagram, page 3). Once V<sub>CC</sub> is above V<sub>CCUV+</sub> (ballast power on) and SD is pulled above 5.0 V (V<sub>SDTH+</sub>) and back below 3.0 V (V<sub>SDTH-</sub>) (lamp re-insertion), the IC will enter preheat mode and begin oscillating again.

The current sense function will force the IC to enter fault mode only after the voltage at the CS pin has been greater than 1.2 V ( $V_{CSTH+}$ ) for 65 ( $n_{EVENTS}$ ) consecutive cycles of LO. The voltage at the CS pin is AND-ed with LO (see Fig. 9) so it will work with pulses that occur during the LO on-time or DC. If the over-current faults are not consecutive, then the internal fault counter will count back down each cycle when there is no fault. Should an over-current fault occur only for a few cycles and then not occur again, the counter will eventually reset to zero. The over-current fault counter is enabled during preheat and run modes and disabled during ignition mode.



Figure 9: Fault counter timing diagram

### II. PFC Section Functional Description

International

IOR Rectifier

In most electronic ballasts it is necessary to have the circuit act as a pure resistive load to the AC input line voltage. The degree to which the circuit matches a pure resistor is measured by the phase shift between the input voltage and input current and how well the shape of the input current waveform matches the shape of the sinusoidal input voltage. The cosine of the phase angle between the input voltage and input current is defined as the power factor (PF), and how well the shape of the input current waveform matches the shape of the input voltage is determined by the total harmonic distortion (THD). A power factor of 1.0 (maximum) corresponds to zero phase shift and a THD of 0% and represents a pure sinusoidal waveform (no distortion). For this reason it is desirable to have a high PF and a low THD. To achieve this, the IRS2168D includes an active power factor correction (PFC) circuit.

The control method implemented in the IRS2168D is for a boost-type converter (Fig. 10) running in criticalconduction mode (CCM). This means that during each switching cycle of the PFC MOSFET, the circuit waits until the inductor current discharges to zero before turning the PFC MOSFET on again. The PFC MOSFET is turned on and off at a much higher frequency (>10 kHz) than the line input frequency (50 to 60 Hz).



Figure 10: Boost converter circuit

When the switch  $M_{PFC}$  is turned on, the inductor  $L_{PFC}$  is connected between the rectified line input (+) and (-) causing the current in  $L_{PFC}$  to charge up linearly. When  $M_{\text{PFC}}$  is turned off,  $L_{\text{PFC}}$  is connected between the rectified line input (+) and the DC bus capacitor  $C_{BUS}$  (through diode D<sub>PFC</sub>) and the stored current in L<sub>PFC</sub> flows into C<sub>BUS</sub>. M<sub>PEC</sub> is turned on and off at a high frequency and the voltage on C<sub>BUS</sub> charges up to a specified voltage. The feedback loop of the IRS2168D regulates this voltage to a fixed value by continuously monitoring the DC bus voltage and adjusting the on-time of M<sub>PEC</sub> accordingly. For an increasing DC bus the on-time is decreased, and for a decreasing DC bus the on-time is increased. This negative feedback control is performed with a slow loop speed and a low loop gain such that the average inductor current smoothly follows the low-frequency line input voltage for high power factor and low THD. The on-time of M<sub>PFC</sub> therefore appears to be fixed (with an additional modulation to be discussed later) over several cycles of the line voltage. With a fixed on-time, and an off-time determined by the inductor current discharging to zero, the result is a system where the switching frequency is free-running and constantly changing from a high frequency near the zero crossing of the AC input line voltage, to a lower frequency at the peaks (Fig. 11).



**Figure 11:** Sinusoidal line input voltage (solid line), triangular PFC Inductor current and smoothed sinusoidal line input current (dashed line) over one half-cycle of the AC line input voltage

When the line input voltage is low (near the zero crossing), the inductor current will charge up to a small amount and the discharge time will be fast resulting in a high switching frequency. When the input line voltage is high (near the peak), the inductor current will charge up to a higher amount and the discharge time will be longer giving a lower switching frequency.

The PFC control circuit of the IRS2168D (Fig. 12) includes five control pins:  $V_{BUS}$ , COMP, ZX, PFC and OC. The  $V_{BUS}$  pin measures the DC bus voltage via an external resistor voltage divider. The COMP pin programs the on-time of  $M_{\text{PFC}}$  and the speed of the feedback loop with an external capacitor. The ZX pin detects when the inductor current discharges to zero each switching cycle using a secondary winding from the  $P_{\text{FC}}$  inductor. The  $P_{\text{FC}}$  pin is the low-side gate driver output for the external MOSFET,  $M_{\text{PFC}}$ . The OC pin senses the current flowing through  $M_{\text{PFC}}$  and performs cycle-by-cycle over-current protection.



Figure 12: IRS2168D simplified PFC control circuit

The V<sub>BUS</sub> pin is regulated against a fixed internal 4.0 V reference voltage for regulating the DC bus voltage (Fig. 13). The feedback loop is performed by an operational transconductance amplifier (OTA) that sinks or sources a current to the external capacitor at the COMP pin. The resulting voltage on the COMP pin sets the threshold for the charging of the internal timing capacitor (C1, Figure 13) and therefore programs the on-time of  $M_{PFC}$ . During preheat and ignition modes of the ballast section, the gain of the OTA is set to a high level to raise the DC bus level quickly and to minimize the transient on the DC bus that can occur during ignition. During run mode, the gain is then decreased to a lower level necessary for a slower

loop speed for achieving high power factor and low THD.

International

**IOR** Rectifier



Figure 13: IRS2168D detailed PFC control circuit

The off-time of M<sub>PFC</sub> is determined by the time it takes the L<sub>PFC</sub> current to discharge to zero. The zero current level is detected by a secondary winding on LPFC that is connected to the ZX pin through an external current limiting resistor R<sub>ZX</sub>. A positive-going edge exceeding the internal 2 V threshold ( $V_{ZXTH+}$ ) signals the beginning of the off-time. A negative-going edge on the ZX pin falling below 1.7 V (V<sub>ZXTH+</sub> - V<sub>ZXHYS</sub>) will occur when the L<sub>PFC</sub> current discharges to zero which signals the end of the off-time and M<sub>PFC</sub> is turned on again (Fig. 14). The cycle repeats itself indefinitely until the PFC section is disabled due to a fault detected by the ballast section (Fault Mode), an over-voltage or undervoltage condition on the DC bus, or, the negative transition of ZX pin voltage does not occur. Should the negative edge on the ZX pin not occur, MPFC will remain off until the watch-dog timer forces a turn-on of M<sub>PFC</sub> for an on-time duration programmed by the voltage on the COMP pin. The watch-dog pulses occur every 400 µs (twp) indefinitely until a correct positive- and negative-going signal is detected on the ZX pin and normal PFC operation is resumed. Should the OC pin exceed the 1.2 V ( $V_{OCTH+}$ ) over-current threshold during the on-time, the PFC output will turn off. The circuit will then wait for a negative-going transition on the ZX pin or a forced turn-on from the watch-dog timer to turn the PFC output on again.



**Figure 14:** Inductor current, PFC pin, ZX pin and OC pin timing diagram

#### **On-time Modulation Circuit**

A fixed on-time of M<sub>PFC</sub> over an entire cycle of the line input voltage produces a peak inductor current which naturally follows the sinusoidal shape of the line input voltage. The smoothed averaged line input current is in phase with the line input voltage for high power factor but the total harmonic distortion (THD), as well as the individual higher harmonics, of the current can still be too high. This is mostly due to cross-over distortion of the line current near the zero-crossings of the line input voltage. To achieve low harmonics that are acceptable to international standard organizations and general market requirements, an additional on-time modulation circuit has been added to the PFC control. This circuit dynamically increases the on-time of  $M_{\text{PFC}}$  as the line input voltage nears the zero-crossings (Fig. 15). This causes the peak L<sub>PEC</sub> current, and therefore the smoothed line input current, to increase slightly higher near the zerocrossings of the line input voltage. This reduces the amount of cross-over distortion in the line input current which reduces the THD and higher harmonics to low levels.



Figure 15: On-time modulation circuit timing diagram

### DC Bus Over-voltage Protection

Should over-voltage occur on the DC bus and the VBUS pin exceeds the internal 4.3 V threshold ( $V_{BUSOV+}$ ), the PFC output is disabled (set to a logic 'low'). When the DC bus decreases again and the  $V_{BUS}$  pin decreases below the internal 4.15 V threshold ( $V_{BUSOV-}$ ), a watch-dog pulse is forced on the PFC pin and normal PFC operation is resumed.

#### DC Bus Undervoltage Reset

When the input line voltage decreases, the on-time of  $M_{PFC}$  increases to keep the DC bus constant. The ontime will continue to increase as the line voltage continues to decrease until the OC pin exceeds the internal 1.2 V over-current threshold (V<sub>oCTH+</sub>). At this time, the on-time can no longer increase and the PFC can no longer supply enough current to keep the DC bus fixed for the given load power. This will cause the DC bus to begin to decrease. The decreasing DC bus will cause the V<sub>BUS</sub> pin to decrease below the internal 3.0 V threshold (V<sub>BUSUV-</sub>) (Fig. 12).

### International **ICR** Rectifier

When this occurs,  $V_{CC}$  is discharged internally to UVLO. The IRS2168D enters UVLO mode and both the PFC and ballast sections are disabled. The start-up supply resistor to V<sub>CC</sub>, together with the micro-power start-up current, should be set such that the ballast turns on at an AC line input voltage above the level at which the DC bus begins to drop. The current-sensing resistor at the OC pin sets the maximum PFC current and therefore sets the maximum on-time of  $\ensuremath{M_{\text{PFC}}}$  . This prevents saturation of the PFC inductor and programs the minimum low-line input voltage for the ballast. The micro-power supply resistor to V<sub>cc</sub> and the current-sensing resistor at the OC pin program the on and off input line voltage thresholds for the ballast. With these thresholds correctly set, the ballast will turn off due to the 3.0 V undervoltage threshold (V<sub>BUSUV-</sub>) on the V<sub>BUS</sub> pin, and on again at a higher voltage (hysterisis) due to the supply resistor to V<sub>cc</sub>.

### **III. Ballast Design Equations**

Note: The results from the following design equations can differ slightly from actual measurements due to IC tolerances, component tolerances, and oscillator over- and under-shoot due to internal comparator response time.

#### Step 1: Program Run Frequency

The run frequency is programmed with the timing resistor  $R_{\text{FMIN}}$  at the FMIN pin. Use graph in Fig. 16 ( $R_{\text{FMIN}}$  vs. Frequency) to select  $R_{\text{FMIN}}$  value for desired run frequency.



Figure 16: fosc vs R<sub>FMIN</sub>

#### Step 2: Program Preheat Frequency

The preheat frequency is programmed with timing resistors  $R_{\text{FMIN}}$  and  $R_{\text{PH}}$ . The timing resistors are connected in parallel for the duration of the preheat time. Use graph in Fig. 14 ( $R_{\text{FMIN}}$  vs. Frequency) to select  $R_{\text{EQUIV}}$  value for desired preheat frequency. Then  $R_{\text{PH}}$  is given as:

$$R_{PH} = \frac{R_{FMIN} \cdot R_{EQUIV}}{R_{FMIN} - R_{EQUIV}}$$
 [Ω] (1)

#### Step 3: Program Preheat Time and Ignition Time

The preheat time is defined by the time it takes for the external capacitor on pin C<sub>PH</sub> to charge up to V<sub>CPHEOP+</sub>. An external resistor (R<sub>CPH</sub>) connected to V<sub>CC</sub> charges capacitor C<sub>PH</sub>. The preheat time is therefore given as:

$$t_{PH} \approx R_{CPH} \cdot C_{PH} \qquad [s] \qquad (2)$$

or

$$C_{PH} \approx \frac{t_{PH}}{R_{CPH}}$$
 [F] (3)

The ignition time is defined by the time it takes for the external capacitor on pin  $C_{\text{PH}}$  to charge up the second time from  $V_{\text{CPHSOL}}$  to  $V_{\text{CPHRUN}}$ . The ignition time is therefore given as:

$$t_{IGN} \approx 0.4 \cdot t_{PH}$$
 [s] (4)

#### Step 4: Program Ignition Ramp Time

The ignition ramp time is defined by the time it takes for the external capacitor on pin VCO to charge up to 2 V. The external timing resistor ( $R_{\text{PH}}$ ) connected to  $F_{\text{MIN}}$  charges capacitor  $C_{\text{VCO}}$ . The ignition ramp time is therefore given as:

$$t_{RAMP} = R_{PH} \cdot C_{VCO} \qquad [s] \qquad (5)$$

or

or

$$C_{VCO} \approx \frac{t_{RAMP}}{R_{PH}}$$
 [F] (6)

#### Step 5: Program Maximum Ignition Current

The maximum ignition current is programmed with the external resistor  $R_{CS}$  and an internal threshold of 1.2 V (V\_{CSTH+}). This threshold determines the over-current limit of the ballast, which will be reached when the frequency ramps down towards resonance during ignition and the lamp does not ignite. The maximum ignition current is given as:

$$I_{IGN} \approx \frac{1.2}{R_{CS}}$$
 [A] (peak) (7)



### **IV. PFC Design Equations**

Step1: Calculate PFC inductor value:

$$L_{PFC} = \frac{(8e-6) \cdot (VBUS - VAC_{RMS}\sqrt{2}) \cdot VAC_{RMS} \cdot \eta}{2 \cdot \sqrt{2} \cdot P_{OUT}}$$
[H] (1)

where,

| VBUS               | = | DC bus voltage                  |
|--------------------|---|---------------------------------|
| VAC <sub>RMS</sub> | = | Nominal rms AC input voltage    |
| $\eta$             | = | PFC efficiency (typically 0.95) |
| $P_{OUT}$          | = | Ballast output power            |

Step 2: Calculate peak PFC inductor current:

$$i_{PK} = \frac{2 \cdot \sqrt{2} \cdot P_{OUT}}{VAC_{MIN} \cdot \eta}$$
[A] (peak) (2)

where,

 $VAC_{MIN}$  = Minimum rms AC input voltage

Note: The PFC inductor must not saturate at  $i_{PK}$  over the specified ballast operating temperature range. Proper core sizing and air-gapping should be considered in the inductor design.

#### Step 3: Calculate PFC over-current resistor ROC value:

$$R_{OC} = \frac{1.2}{i_{PK}}$$
 [Ω] (3)

Step 4: Calculate start-up resistor R<sub>VCC</sub> value:

$$R_{VCC} = \frac{VAC_{MIN_{PK}} + 10}{IQCCUV}$$
<sup>(4)</sup>







CARRIER TAPE DIMENSION FOR 16SOICN

|      | Me    | etric | Imp   | erial |
|------|-------|-------|-------|-------|
| Code | Min   | Max   | Min   | Max   |
| А    | 7.90  | 8.10  | 0.311 | 0.318 |
| В    | 3.90  | 4.10  | 0.153 | 0.161 |
| С    | 15.70 | 16.30 | 0.618 | 0.641 |
| D    | 7.40  | 7.60  | 0.291 | 0.299 |
| E    | 6.40  | 6.60  | 0.252 | 0.260 |
| F    | 10.20 | 10.40 | 0.402 | 0.409 |
| G    | 1.50  | n/a   | 0.059 | n/a   |
| Н    | 1.50  | 1.60  | 0.059 | 0.062 |



**REEL DIMENSIONS FOR 16SOICN** 

|      | Me     | etric  | Imperial |        |  |
|------|--------|--------|----------|--------|--|
| Code | Min    | Max    | Min      | Max    |  |
| A    | 329.60 | 330.25 | 12.976   | 13.001 |  |
| В    | 20.95  | 21.45  | 0.824    | 0.844  |  |
| С    | 12.80  | 13.20  | 0.503    | 0.519  |  |
| D    | 1.95   | 2.45   | 0.767    | 0.096  |  |
| E    | 98.00  | 102.00 | 3.858    | 4.015  |  |
| F    | n/a    | 22.40  | n/a      | 0.881  |  |
| G    | 18.50  | 21.10  | 0.728    | 0.830  |  |
| Н    | 16.40  | 18.40  | 0.645    | 0.724  |  |





### LEAD-FREE PART MARKING INFORMATION

### ORDER INFORMATION

16-Lead PDIP IRS2168DPbF 16-Lead SOIC IRS2168DSPbF 16-Lead SOIC Tape & Reel IRS2168DSTRPbF



The SOIC-16 is MSL2 qualified. This product has been designed and qualified for the industrial level. Qualification standards can be found at www.irf.com <http://www.irf.com> IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, Tel: (310) 252-7105 Data and specifications subject to change without notice. 1/26/2007