

# XL3057W SOP16

### **General Description**

XL3057W family consists of A-law monolithic PCM CODEC/filters utilizing the D/A conversion architecture shown inFigure 1, and a serial PCM interface.

The encode portion of each device consists of an input gain adjust amplifier, an active RC pre-filter which eliminates very high frequency noise prior to entering a switched-capacitor band-pass filter that rejects signals below 200 Hz and above 3400 Hz. Also included are auto-zero circuitry and a companding coder which samples the filtered signal and encodes it in the companded  $\mu\text{-law}$  or A-law PCM format. The decode portion of each device consists of an expanding decoder, which reconstructs the analog signal from the companded µ-law or A-law code, a low-pass filter which corrects for the sin x/x response of the decoder output and rejects signals above 3400 Hz followed by a single-ended power amplifier capable of driving low impedance loads. The devices require two 1.536 MHz, 1.544 MHz or 2.048 MHz transmit and receive master clocks, which may be asynchronous; transmit and receive bit clocks, which may vary from 64 kHz to 2.048 MHz; and transmit and receive frame sync pulses. The timing of the frame sync pulses and PCM data is compatible with both industry standard formats.

#### **Features**

- Complete CODEC and filtering system (COMBO) including:
  - Transmit high-pass and low-pass filtering
  - Receive low-pass filter with sin x/x correction
  - Active RC noise filters
  - μ-law or A-law compatible COder and DECoder
  - Internal precision voltage reference
  - Serial I/O interface
  - Internal auto-zero circuitry
- A-law, 16-pin—XL3057W
- Designed for D3/D4 and CCITT applications
- ±5V operation
- Low operating power—typically 50 mW
- Power-down standby mode—typically 3 mW
- Automatic power-down
- TTL or CMOS compatible digital interfaces
- Maximizes line interface card circuit density
- Dual-In-Line or surface mount packages

# **Connection Diagrams**





# **Pin Description**

| Symbol                    | Function                                                                                                                                                                      | Symbol            | Function                                                                                                                                                                                   |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{BB}$                  | Negative power supply pin.<br>$V_{BB} = -5V \pm 5\%$ .                                                                                                                        |                   | should be synchronous with $\text{MCLK}_X$ for best performance. When $\text{MCLK}_R$ is connected continu-                                                                                |
| GNDA                      | Analog ground. All signals are referenced to this pin.                                                                                                                        |                   | ously low, MCLK <sub>X</sub> is selected for all internal tim-<br>ing. When $MCLK_R$ is connected continuously                                                                             |
| VF <sub>R</sub> O         | Analog output of the receive power ampli-<br>fier.                                                                                                                            | MCLKX             | high, the device is powered down.<br>Transmit master clock. Must be 1.536 MHz,                                                                                                             |
| V <sub>CC</sub>           | Positive power supply pin.<br>$V_{CC} = +5V \pm 5\%$ .                                                                                                                        |                   | 1.544 MHz or 2.048 MHz. May be asynchronous with $MCLK_{R}$ . Best performance is realized from synchronous operation.                                                                     |
| FS <sub>R</sub>           | Receive frame sync pulse which enables $BCLK_R$ to shift PCM data into $D_R$ . FS <sub>R</sub> is an 8 kHz pulse train. See <i>Figures 2</i> and <i>3</i> for timing details. | FS <sub>X</sub>   | Transmit frame sync pulse input which enables $BCLK_X$ to shift out the PCM data on $D_X$ . FS <sub>X</sub> is an 8 kHz pulse train, see <i>Figures 2</i> and <i>3</i> for timing details. |
| D <sub>R</sub>            | Receive data input. PCM data is shifted into $D_R$ following the FS <sub>R</sub> leading edge.                                                                                | BCLK <sub>X</sub> | The bit clock which shifts out the PCM data on $D_X$ . May vary from 64 kHz to 2.048 MHz, but                                                                                              |
| BCLK <sub>R</sub> /CLKSEL | The bit clock which shifts data into D <sub>R</sub> af-                                                                                                                       |                   | must be synchronous with $MCLK_X$ .                                                                                                                                                        |
|                           | ter the FS <sub>R</sub> leading edge. May vary from<br>64 kHz to 2.048 MHz. Alternatively, may<br>be a logic input which selects either                                       | $D_X$             | The TRI-STATE® PCM data output which is en-<br>abled by FS <sub>X</sub> .                                                                                                                  |
|                           | 1.536 MHz/1.544 MHz or 2.048 MHz for<br>master clock in synchronous mode and                                                                                                  | TSX               | Open drain output which pulses low during the encoder time slot.                                                                                                                           |
|                           | $BCLK_X$ is used for both transmit and receive directions (see Table I).                                                                                                      | GS <sub>X</sub>   | Analog output of the transmit input amplifier.<br>Used to externally set gain.                                                                                                             |
| MCLK <sub>R</sub> /PDN    | Receive master clock. Must be                                                                                                                                                 | $VF_XI^-$         | Inverting input of the transmit input amplifier.                                                                                                                                           |
|                           | 1.536 MHz, 1.544 MHz or 2.048 MHz. May be asynchronous with $\text{MCLK}_X$ , but                                                                                             | $VF_XI^+$         | Non-inverting input of the transmit input amplifier.                                                                                                                                       |

# **Functional Description**

#### POWER-UP

When power is first applied, power-on reset circuitry initializes the COMBO and places it into a power-down state. All non-essential circuits are deactivated and the  $D_X$  and  $VF_RO$  outputs are put in high impedance states. To power-up the device, a logical low level or clock must be applied to the MCLK<sub>R</sub>/PDN pin *and* FS<sub>X</sub> and/or FS<sub>R</sub> pulses must be present. Thus, 2 power-down control modes are available. The first is to pull the MCLK<sub>R</sub>/PDN pin high; the alternative is to hold both FS<sub>X</sub> and FS<sub>R</sub> inputs continuously low—the device will power-down approximately 1 ms after the last FS<sub>X</sub> or FS<sub>R</sub> pulse. Power-up will occur on the first FS<sub>X</sub> or FS<sub>R</sub> pulse. The TRI-STATE PCM data output, D<sub>X</sub>, will remain in the high impedance state until the second FS<sub>X</sub> pulse.

#### SYNCHRONOUS OPERATION

For synchronous operation, the same master clock and bit clock should be used for both the transmit and receive directions. In this mode, a clock must be applied to MCLK<sub>X</sub> and the MCLK<sub>R</sub>/PDN pin can be used as a power-down control. A low level on MCLK<sub>R</sub>/PDN powers up the device and a high level powers down the device. In either case, MCLK<sub>X</sub> will be selected as the master clock for both the transmit and receive circuits. A bit clock must also be applied to BCLK<sub>X</sub> and the BCLK<sub>R</sub>/CLKSEL can be used to select the proper internal divider for a master clock of 1.536 MHz, 1.544 MHz or 2.048 MHz. For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame.

With a fixed level on the BCLK<sub>R</sub>/CLKSEL pin, BCLK<sub>X</sub> will be selected as the bit clock for both the transmit and receive directions. Table 1 indicates the frequencies of operation which can be selected, depending on the state of BCLK<sub>R</sub>/CLKSEL. In this synchronous mode, the bit clock, BCLK<sub>X</sub>, may be from 64 kHz to 2.048 MHz, but must be synchronous with MCLK<sub>X</sub>.

Each FS<sub>X</sub> pulse begins the encoding cycle and the PCM data from the previous encode cycle is shifted out of the enabled D<sub>X</sub> output on the positive edge of BCLK<sub>X</sub>. After 8 bit clock periods, the TRI-STATE D<sub>X</sub> output is returned to a high impedance state. With an FS<sub>R</sub> pulse, PCM data is latched via the D<sub>R</sub> input on the negative edge of BCLK<sub>X</sub> (or BCLK<sub>R</sub> if running). FS<sub>X</sub> and FS<sub>R</sub> must be synchronous with MCLK<sub>X/R</sub>.

| TABLE I. Selection | of Master Cloc | k Frequencies |
|--------------------|----------------|---------------|
|                    |                |               |

| BCLK <sub>R</sub> /CLKSEL | Master Clock<br>Frequency Selected |
|---------------------------|------------------------------------|
|                           | XL3057W                            |
| Clocked                   | 2.048 MHz                          |
| 0                         | 1.536 MHz or                       |
|                           | 1.544 MHz                          |
| 1                         | 2.048 MHz                          |

#### ASYNCHRONOUS OPERATION

For asynchronous operation, separate transmit and receive clocks may be applied.  $MCLK_X$  and  $MCLK_R$  must be 2.048 MHz for the XL3057W, or 1.536 MHz, 1.544 MHz for the logic levels to the  $MCLK_R/PDN$  pin. This will automatically connect  $MCLK_X$  to all internal  $MCLK_R$  functions (see Pin Description). For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame. FS<sub>X</sub> starts each encoding cycle and must be synchronous with  $MCLK_X$  and  $BCLK_X$ . FS<sub>R</sub> starts each decoding cycle and must be synchronous with BCLK<sub>R</sub>. BCLK<sub>R</sub> must be a clock, the logic levels shown in Table 1 are not valid in asynchronous mode.  $BCLK_X$  and  $BCLK_R$  may operate from 64 kHz to 2.048 MHz.

#### SHORT FRAME SYNC OPERATION

The COMBO can utilize either a short frame sync pulse or a long frame sync pulse. Upon power initialization, the device assumes a short frame mode. In this mode, both frame sync pulses, FS<sub>X</sub> and FS<sub>R</sub>, must be one bit clock period long, with timing relationships specified in *Figure 2*. With FS<sub>X</sub> high during a falling edge of BCLK<sub>X</sub>, the next rising edge of BCLK<sub>X</sub> enables the D<sub>X</sub> TRI-STATE output buffer, which will output the sign bit. The following seven rising edges clock out the remaining seven bits, and the next falling edge of BCLK<sub>R</sub> (BCLK<sub>X</sub> in synchronous mode), the next falling edge of BCLK<sub>R</sub> latches in the sign bit. The following seven falling edge of BCLK<sub>R</sub> latches in the sign bit. All four devices may utilize the short frame sync pulse in synchronous or asynchronous operating mode.

#### LONG FRAME SYNC OPERATION

To use the long frame mode, both the frame sync pulses, FS<sub>X</sub> and FS<sub>R</sub>, must be three or more bit clock periods long, with timing relationships specified in Figure 3. Based on the transmit frame sync, FS<sub>X</sub>, the COMBO will sense whether short or long frame sync pulses are being used. For 64 kHz operation, the frame sync pulse must be kept low for a minimum of 160 ns. The D<sub>X</sub> TRI-STATE output buffer is enabled with the rising edge of  $FS_X$  or the rising edge of  $BCLK_X$ , whichever comes later, and the first bit clocked out is the sign bit. The following seven BCLK<sub>X</sub> rising edges clock out the remaining seven bits. The D<sub>X</sub> output is disabled by the falling BCLK<sub>X</sub> edge following the eighth rising edge, or by FS<sub>x</sub> going low, whichever comes later. A rising edge on the receive frame sync pulse, FS<sub>R</sub>, will cause the PCM data at D<sub>R</sub> to be latched in on the next eight falling edges of BCLK<sub>R</sub> (BCLK<sub>X</sub> in synchronous mode). All four devices may utilize the long frame sync pulse in synchronous or asynchronous mode

In applications where the LSB bit is used for signalling with FS<sub>R</sub> two bit clock periods long, the decoder will interpret the lost LSB as "1/<sub>2</sub>" to minimize noise and distortion.

# Functional Description (Continued)

#### TRANSMIT SECTION

The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see Figure 4. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unity-gain filter consisting of RC active pre-filter, followed by an eighth order switched-capacitor bandpass filter clocked at 256 kHz. The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to m-law XL3057W coding conventions. A precision voltage reference is trimmed in manufacturing to provide an input overload (tMAX) of nominally 2.5V peak (see

table of Transmission Characteristics). The FSX frame sync pulse controls the sampling of the filter output, and then the successive-approximation encoding cycle begins. The 8-bit code is then loaded into a buffer and shifted out through DX at the next FSX pulse. The total encoding delay will be approximately 165 ms (due to the transmit filter) plus 125 ms (due to encoding delay), which totals 290 ms. Any offset voltage due to the filters or comparator is cancelled by sign bit integration.

#### RECEIVE SECTION

The receive section consists of an expanding DAC which drives a fifth order switched-capacitor low pass filter clocked at 256 kHz. The decoder is A-law XL3057W the 5th order low pass filter corrects for the sin x/x attenuation due to the 8 kHz sample/hold. The filter is then followed by a 2nd order RC active post-filter/ power amplifer capable of driving a 600X load to a level of 7.2 dBm. The receive section is unity-gain. Upon the occurrence of FSR, the data at the DR input is clocked in on the falling edge of the next eight BCLKR (BCLKX) periods. At the end of the decoder time slot, the decoding cycle begins, and 10 ms later the decoder DAC output is updated. The total decoder delay is E 10 ms (decoder update) plus 110 ms (filter delay) plus 62.5 ms ((/2 frame), which gives approximately 180 ms.

### Absolute Maximum Ratings

| V <sub>CC</sub> to GNDA     | 7V                                     |
|-----------------------------|----------------------------------------|
| V <sub>BB</sub> to GNDA     | -7V                                    |
| Voltage at any Analog Input |                                        |
| or Output                   | $V_{CC}\!+\!0.3V$ to $V_{BB}\!-\!0.3V$ |

 
 Voltage at any Digital Input or Output
 V<sub>CC</sub>+0.3V to GNDA-0.3V

 Operating Temperature Range
 -25°C to + 125°C

 Storage Temperature Range
 -65°C to + 150°C

 Lead Temperature (Soldering, 10 seconds)
 300°C

 ESD (Human Body Model)
 2000V

 Latch-Up Immunity = 100 mA on any Pin

**Electrical Characteristics** Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC} = 5.0V \pm 5\%$ ,  $V_{BB} = -5.0V \pm 5\%$ ;  $T_A = 0^{\circ}C$  to 70°C by correlation with 100% electrical testing at  $T_A = 25^{\circ}C$ . All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GNDA. Typicals specified at  $V_{CC} = 5.0V$ ,  $V_{BB} = -5.0V$ ,  $T_A = 25^{\circ}C$ .

| Symbol             | mbol Parameter Conditions                             |                                                                                                                                                      | Min        | Тур  | Max               | Units       |
|--------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|-------------------|-------------|
| DIGITAL IN         | ITERFACE                                              |                                                                                                                                                      |            |      |                   |             |
| V <sub>IL</sub>    | Input Low Voltage                                     |                                                                                                                                                      |            |      | 0.6               | V           |
| V <sub>IH</sub>    | Input High Voltage                                    |                                                                                                                                                      | 2.2        |      |                   | V           |
| V <sub>OL</sub>    | Output Low Voltage                                    | $\begin{array}{l} D_X, I_L = 3.2 \text{ mA} \\ SIG_R, I_L = 1.0 \text{ mA} \\ \overline{TS}_X, I_L = 3.2 \text{ mA}, \text{ Open Drain} \end{array}$ |            |      | 0.4<br>0.4<br>0.4 | V<br>V<br>V |
| V <sub>OH</sub>    | Output High Voltage                                   | $D_X$ , $I_H$ = -3.2 mA<br>SIG <sub>R</sub> , $I_H$ = -1.0 mA                                                                                        | 2.4<br>2.4 |      |                   | ><br>>      |
| Ι <sub>ΙL</sub>    | Input Low Current                                     | $GNDA \le V_{IN} \le V_{IL}$ , All Digital Inputs                                                                                                    | - 10       |      | 10                | μA          |
| I <sub>IH</sub>    | Input High Current                                    | $V_{IH} \leq V_{IN} \leq V_{CC}$                                                                                                                     | - 10       |      | 10                | μA          |
| I <sub>OZ</sub>    | Output Current in High Impedance<br>State (TRI-STATE) | $D_X$ , GNDA $\leq$ V $_O$ $\leq$ V $_{CC}$                                                                                                          | - 10       |      | 10                | μΑ          |
| ANALOG I           | NTERFACE WITH TRANSMIT INPUT                          | AMPLIFIER (ALL DEVICES)                                                                                                                              |            |      |                   |             |
| I <sub>I</sub> XA  | Input Leakage Current                                 | $-2.5V{\leq}V{\leq}{+}2.5V,$ VF_XI $^+$ or VF_XI $^-$                                                                                                | -200       |      | 200               | nA          |
| R <sub>I</sub> XA  | Input Resistance                                      | $-2.5V{\leq}V{\leq}{+}2.5V,$ VF_XI $^+$ or VF_XI $^-$                                                                                                | 10         |      |                   | MΩ          |
| R <sub>O</sub> XA  | Output Resistance                                     | Closed Loop, Unity Gain                                                                                                                              |            | 1    | 3                 | Ω           |
| R <sub>L</sub> XA  | Load Resistance                                       | GS <sub>X</sub>                                                                                                                                      | 10         |      |                   | kΩ          |
| C <sub>L</sub> XA  | Load Capacitance                                      | GS <sub>X</sub>                                                                                                                                      |            |      | 50                | pF          |
| V <sub>O</sub> XA  | Output Dynamic Range                                  | $GS_X, R_L \ge 10 \ k\Omega$                                                                                                                         | -2.8       |      | 2.8               | V           |
| A <sub>V</sub> XA  | Voltage Gain                                          | $VF_XI^+$ to $GS_X$                                                                                                                                  | 5000       |      |                   | V/V         |
| F <sub>U</sub> XA  | Unity Gain Bandwidth                                  |                                                                                                                                                      | 1          | 2    |                   | MHz         |
| V <sub>OS</sub> XA | Offset Voltage                                        |                                                                                                                                                      | -20        |      | 20                | mV          |
| V <sub>CM</sub> XA | Common-Mode Voltage                                   | CMRRXA > 60 dB                                                                                                                                       | -2.5       |      | 2.5               | V           |
| CMRRXA             | Common-Mode Rejection Ratio                           | DC Test                                                                                                                                              | 60         |      |                   | dB          |
| PSRRXA             | Power Supply Rejection Ratio                          | DC Test                                                                                                                                              | 60         |      |                   | dB          |
| ANALOG I           | NTERFACE WITH RECEIVE FILTER (                        | ALL DEVICES)                                                                                                                                         | _          |      |                   |             |
| R <sub>O</sub> RF  | Output Resistance                                     | Pin VF <sub>R</sub> O                                                                                                                                |            | 1    | 3                 | Ω           |
| R <sub>L</sub> RF  | Load Resistance                                       | $VF_RO = \pm 2.5V$                                                                                                                                   | 600        |      |                   | Ω           |
| C <sub>L</sub> RF  | Load Capacitance                                      |                                                                                                                                                      |            |      | 500               | pF          |
| VOS <sub>R</sub> O | Output DC Offset Voltage                              |                                                                                                                                                      | -200       |      | 200               | mV          |
| POWER DI           | SSIPATION (ALL DEVICES)                               |                                                                                                                                                      |            |      |                   |             |
| I <sub>CC</sub> 0  | Power-Down Current                                    | No Load (Note)                                                                                                                                       |            | 0.5  | 1.5               | mA          |
| I <sub>BB</sub> 0  | Power-Down Current                                    | No Load (Note)                                                                                                                                       |            | 0.05 | 0.3               | mA          |
| I <sub>CC</sub> 1  | Power-Up Active Current                               | No Load                                                                                                                                              |            | 5.0  | 9.0               | mA          |
| I <sub>BB</sub> 1  | Power-Up Active Current                               | No Load                                                                                                                                              |            | 5.0  | 9.0               | mA          |

Note:  $I_{CC0}$  and  $I_{BB0}$  are measured after first achieving a power-up state.

**Timing Specifications** Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC} = 5.0V \pm 5\%$ ,  $V_{BB} = -5.0V \pm 5\%$ ;  $T_A = 0^{\circ}$ C to 70°C by correlation with 100% electrical testing at  $T_A = 25^{\circ}$ C. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GNDA. Typicals specified at  $V_{CC} = 5.0V$ ,  $V_{BB} = -5.0V$ ,  $T_A = 25^{\circ}$ C. All timing parameters are measured at  $V_{OH} = 2.0V$  and  $V_{OL} = 0.7V$ . See Definitions and Timing Conventions section for test methods information.

| Symbol            | Parameter                                                                                            | Conditions                                                                                            | Min | Тур                            | Max   | Units             |
|-------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|--------------------------------|-------|-------------------|
| 1/t <sub>PM</sub> | Frequency of Master Clocks                                                                           | Depends on the Device Used and the ${\rm BCLK}_R/{\rm CLKSEL}$ Pin. ${\rm MCLK}_X$ and ${\rm MCLK}_R$ |     | 1.536<br>1.544<br><b>2.048</b> |       | MHz<br>MHz<br>MHz |
| t <sub>RM</sub>   | Rise Time of Master Clock                                                                            | MCLK <sub>X</sub> and MCLK <sub>R</sub>                                                               |     |                                | 50    | ns                |
| t <sub>FM</sub>   | Fall Time of Master Clock                                                                            | MCLK <sub>X</sub> and MCLK <sub>R</sub>                                                               |     |                                | 50    | ns                |
| t <sub>PB</sub>   | Period of Bit Clock                                                                                  |                                                                                                       | 485 | 488                            | 15725 | ns                |
| t <sub>RB</sub>   | Rise Time of Bit Clock                                                                               | BCLK <sub>X</sub> and BCLK <sub>R</sub>                                                               |     |                                | 50    | ns                |
| t <sub>FB</sub>   | Fall Time of Bit Clock                                                                               | BCLK <sub>X</sub> and BCLK <sub>R</sub>                                                               |     |                                | 50    | ns                |
| t <sub>WMH</sub>  | Width of Master Clock High                                                                           | MCLK <sub>X</sub> and MCLK <sub>R</sub>                                                               | 160 |                                |       | ns                |
| t <sub>WML</sub>  | Width of Master Clock Low                                                                            | MCLK <sub>X</sub> and MCLK <sub>R</sub>                                                               | 160 |                                |       | ns                |
| t <sub>SBFM</sub> | Set-Up Time from $BCLK_X$ High to $MCLK_X$ Falling Edge                                              | First Bit Clock after the Leading Edge of $FS_X$                                                      | 100 |                                |       | ns                |
| t <sub>SFFM</sub> | Set-Up Time from $FS_X$ High to MCLK <sub>X</sub> Falling Edge                                       | Long Frame Only                                                                                       | 100 |                                |       | ns                |
| t <sub>WBH</sub>  | Width of Bit Clock High                                                                              | V <sub>IH</sub> =2.2V                                                                                 | 160 |                                |       | ns                |
| t <sub>WBL</sub>  | Width of Bit Clock Low                                                                               | V <sub>IL</sub> =0.6V                                                                                 | 160 |                                |       | ns                |
| t <sub>HBFL</sub> | Holding Time from Bit Clock<br>Low to Frame Sync                                                     | Long Frame Only                                                                                       | 0   |                                |       | ns                |
| t <sub>HBFS</sub> | Holding Time from Bit Clock<br>High to Frame Sync                                                    | Short Frame Only                                                                                      | 0   |                                |       | ns                |
| t <sub>SFB</sub>  | Set-Up Time from Frame Sync<br>to Bit Clock Low                                                      | Long Frame Only                                                                                       | 80  |                                |       | ns                |
| t <sub>DBD</sub>  | Delay Time from BCLK <sub>X</sub> High to Data Valid                                                 | Load = 150 pF plus 2 LSTTL Loads                                                                      | 0   | -                              | 140   | ns                |
| t <sub>DBTS</sub> | Delay Time to $\overline{TS_X}$ Low                                                                  | Load = 150 pF plus 2 LSTTL Loads                                                                      |     |                                | 140   | ns                |
| t <sub>DZC</sub>  | Delay Time from BCLK <sub>X</sub> Low to<br>Data Output Disabled                                     | $C_L = 0 pF$ to 150 pF                                                                                | 50  |                                | 165   | ns                |
| t <sub>DZF</sub>  | Delay Time to Valid Data from $FS_X$ or $BCLK_X,$ Whichever Comes Later                              | C <sub>L</sub> =0 pF to 150 pF                                                                        | 20  |                                | 165   | ns                |
| t <sub>SDB</sub>  | Set-Up Time from $D_R$ Valid to BCLK $_{R/X}$ Low                                                    |                                                                                                       | 50  |                                |       | ns                |
| t <sub>HBD</sub>  | Hold Time from $BCLK_{R/X}$ Low to $D_R$ Invalid                                                     |                                                                                                       | 50  |                                |       | ns                |
| t <sub>SF</sub>   | Set-Up Time from $FS_{X/R}$ to BCLK <sub>X/R</sub> Low                                               | Short Frame Sync Pulse (1 Bit Clock<br>Period Long)                                                   | 50  |                                |       | ns                |
| t <sub>HF</sub>   | Hold Time from $BCLK_{X/R}$ Low to $FS_{X/R}$ Low                                                    | Short Frame Sync Pulse (1 Bit Clock<br>Period Long)                                                   | 100 |                                |       | ns                |
| t <sub>HBFI</sub> | Hold Time from 3rd Period of<br>Bit Clock Low to Frame Sync<br>(FS <sub>X</sub> or FS <sub>R</sub> ) | Long Frame Sync Pulse (from 3 to 8 Bit<br>Clock Periods Long)                                         | 100 |                                |       | ns                |
| t <sub>WFL</sub>  | Minimum Width of the Frame<br>Sync Pulse (Low Level)                                                 | 64k Bit/s Operating Mode                                                                              | 160 |                                |       | ns                |





**Transmission Characteristics** Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC e 5.0V g5%, VBB e b5.0V g5%; TA e 0§C to 70§C by correlation with 100% electrical testing at TA e 25§C. All other 1.02 kHz, VIN e 0 dBm0, transmit input amplifier connected for unity gain non-inverting. Typicals specified at VCC e 5.0V, VBB e b5.0V, TA e 25§C.

| Symbol           | Parameter                                              | Conditions                                                                                                                                                                                                                                                    | Min                                | Тур    | Мах                                                          | Units                                              |
|------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------|--------------------------------------------------------------|----------------------------------------------------|
| AMPLITU          | DE RESPONSE                                            |                                                                                                                                                                                                                                                               |                                    |        |                                                              |                                                    |
|                  | Absolute Levels<br>(Definition of Nominal Gain)        | Nominal 0 dBm0 Level is 4 dBm (600 $\Omega$ )<br>0 dBm0                                                                                                                                                                                                       |                                    | 1.2276 |                                                              | Vrms                                               |
| t <sub>MAX</sub> | Virtual Decision Valve Defined<br>Per CCITT Rec. G711  | Max Overload Level<br>XL3057W(3.14 dBm0)                                                                                                                                                                                                                      |                                    | 2.492  |                                                              | V <sub>PK</sub>                                    |
| G <sub>XA</sub>  | Transmit Gain, Absolute                                | $T_A = 25^{\circ}$ C, $V_{CC} = 5$ V, $V_{BB} = -5$ V<br>Input at GS <sub>X</sub> = 0 dBm0 at 1020 Hz<br>XL3057W                                                                                                                                              | -0.15                              |        | 0.15                                                         | dB                                                 |
| G <sub>XR</sub>  | Transmit Gain, Relative to G <sub>XA</sub>             |                                                                                                                                                                                                                                                               | - 1.8<br>- 0.15<br>- 0.35<br>- 0.7 |        | -40<br>-30<br>-26<br>-0.1<br>0.15<br>0.05<br>0<br>-14<br>-32 | dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB |
| G <sub>XAT</sub> | Absolute Transmit Gain Variation with Temperature      | Relative to G <sub>XA</sub>                                                                                                                                                                                                                                   | -0.1                               |        | 0.1                                                          | dB                                                 |
| G <sub>XAV</sub> | Absolute Transmit Gain Variation with Supply Voltage   | Relative to G <sub>XA</sub>                                                                                                                                                                                                                                   | -0.05                              |        | 0.05                                                         | dB                                                 |
| G <sub>XRL</sub> | Transmit Gain Variations with<br>Level                 | Sinusoidal Test Method<br>Reference Level = $-10 \text{ dBm0}$<br>VFxl <sup>+</sup> = $-40 \text{ dBm0}$ to $+3 \text{ dBm0}$<br>VFxl <sup>+</sup> = $-50 \text{ dBm0}$ to $-40 \text{ dBm0}$<br>VFxl <sup>+</sup> = $-55 \text{ dBm0}$ to $-50 \text{ dBm0}$ | -0.2<br>-0.4<br>-1.2               |        | 0.2<br>0.4<br>1.2                                            | dB<br>dB<br>dB                                     |
| G <sub>RA</sub>  | Receive Gain, Absolute                                 | $\label{eq:TA} \begin{array}{l} T_A = 25^\circ C, \ V_{CC} = 5V, \ V_{BB} = -5V \\ \mbox{Input} = \mbox{Digital Code Sequence for} \\ 0 \ dBm0 \ Signal \ at \ 1020 \ Hz \\ XL3057W \end{array}$                                                              | -0.15                              |        | 0.15                                                         | dB                                                 |
| G <sub>RR</sub>  | Receive Gain, Relative to G <sub>RA</sub>              |                                                                                                                                                                                                                                                               | -0.15<br>-0.35<br>-0.7             |        | 0.15<br>0.05<br>0<br>- 14                                    | dB<br>dB<br>dB<br>dB                               |
| G <sub>RAT</sub> | Absolute Receive Gain Variation with Temperature       | Relative to G <sub>RA</sub>                                                                                                                                                                                                                                   | -0.1                               |        | 0.1                                                          | dB                                                 |
| G <sub>RAV</sub> | Absolute Receive Gain Variation<br>with Supply Voltage | Relative to G <sub>RA</sub>                                                                                                                                                                                                                                   | -0.05                              |        | 0.05                                                         | dB                                                 |
| G <sub>RRL</sub> | Receive Gain Variations with<br>Level                  | Sinusoidal Test Method; Reference<br>Input PCM Code Corresponds to an<br>Ideally Encoded PCM Level<br>= -40  dBm0 to  + 3  dBm0<br>= -50  dBm0 to  -40  dBm0<br>= -55  dBm0 to  -50  dBm0                                                                     | -0.2<br>-0.4<br>-1.2               |        | 0.2<br>0.4<br>1.2                                            | dB<br>dB<br>dB                                     |
| V <sub>RO</sub>  | Receive Output Drive Level                             | $R_1 = 600 \Omega$                                                                                                                                                                                                                                            | -2.5                               |        | 2.5                                                          | V                                                  |

**Transmission Characteristics** (Continued) Unless otherwise noted, limits printed in BOLD characters are guaranteed for VCC e 5.0V g5%, VBB e b5.0V g5%; TA e 0§C to 70§C by correlation with 100% electrical testing at TA e e 0V, f e 1.02 kHz, VIN e 0 dBm0, transmit input amplifier connected for unity gain non-inverting. Typicals specified at VCC e 5.0V, VBB e b5.0V, TA e 25§C.

| Symbol                                                                                                    | Parameter                                    | Conditions                                                                                                                                                                                                                                                                                           | Min            | Тур                                | Max                                 | Units                            |
|-----------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------|-------------------------------------|----------------------------------|
| ENVELOP                                                                                                   | E DELAY DISTORTION WITH FREQU                | JENCY                                                                                                                                                                                                                                                                                                |                |                                    |                                     |                                  |
| D <sub>XA</sub>                                                                                           | Transmit Delay, Absolute                     | f=1600 Hz                                                                                                                                                                                                                                                                                            |                | 290                                | 315                                 | μs                               |
| D <sub>XR</sub>                                                                                           |                                              |                                                                                                                                                                                                                                                                                                      |                | 195<br>120<br>50<br>20<br>55<br>80 | 220<br>145<br>75<br>40<br>75<br>105 | μs<br>μs<br>μs<br>μs<br>μs<br>μs |
|                                                                                                           |                                              | f=2800 Hz-3000 Hz                                                                                                                                                                                                                                                                                    |                | 130                                | 155                                 | μs                               |
| D <sub>RA</sub>                                                                                           | Receive Delay, Absolute                      | f=1600 Hz                                                                                                                                                                                                                                                                                            |                | 180                                | 200                                 | μs                               |
| D <sub>RR</sub>                                                                                           | Receive Delay, Relative to D <sub>RA</sub>   | f=500 Hz-1000 Hz<br>f=1000 Hz-1600 Hz<br>f=1600 Hz-2600 Hz<br>f=2600 Hz-2800 Hz<br>f=2800 Hz-3000 Hz                                                                                                                                                                                                 | -40<br>-30     | -25<br>-20<br>70<br>100<br>145     | 90<br>125<br>175                    | μs<br>μs<br>μs<br>μs<br>μs       |
| NOISE                                                                                                     |                                              |                                                                                                                                                                                                                                                                                                      |                |                                    |                                     |                                  |
| N <sub>XP</sub>                                                                                           | Transmit Noise, P Message<br>Weighted        | XL3057W                                                                                                                                                                                                                                                                                              |                | -74                                | -67                                 | dBm0p                            |
| N <sub>RP</sub>                                                                                           | Receive Noise, P Message<br>Weighted         | PCM Code Equals Positive<br>Zero — XL3057W                                                                                                                                                                                                                                                           |                | -82                                | -79                                 | dBm0p                            |
| N <sub>RS</sub>                                                                                           | Noise, Single Frequency                      | f=0 kHz to 100 kHz, Loop Around Measurement, $VF_XI^+=0$ Vrms                                                                                                                                                                                                                                        |                |                                    | -53                                 | dBm0                             |
| PPSR <sub>X</sub>                                                                                         | Positive Power Supply Rejection,<br>Transmit | $\begin{array}{l} VF_XI^+ = -50 \ dBm0 \\ V_{CC}\!=\!5.0 \ V_{DC}\!+100 \ mVrms \\ f\!=\!0 \ kHz\!-\!50 \ kHz \ (Note \ 2) \end{array}$                                                                                                                                                              | 40             |                                    |                                     | dBC                              |
| NPSR <sub>X</sub>                                                                                         | Negative Power Supply Rejection,<br>Transmit | $\begin{array}{l} {\sf VF}_X{\sf I}^+ = -50 \; d{\sf Bm0} \\ {\sf V}_{{\sf BB}} = -5.0 \; {\sf V}_{{\sf DC}} + 100 \; m{\sf V}{\sf rms} \\ {\sf f} = 0 \; {\sf kHz} - 50 \; {\sf kHz} \; ({\sf Note} \; 2) \end{array}$                                                                              | 40             |                                    |                                     | dBC                              |
| PPSR <sub>R</sub>                                                                                         | Positive Power Supply Rejection,<br>Receive  | $\begin{array}{l} \mbox{PCM Code Equals Positive Zero} \\ V_{CC} = 5.0 \ V_{DC} + 100 \ mVrms \\ \mbox{Measure VF}_{R}0 \\ f = 0 \ Hz - 4000 \ Hz \\ f = 4 \ HZ - 25 \ kHz \\ f = 25 \ kHz - 50 \ kHz \\ \end{array}$                                                                                |                |                                    |                                     | dBC<br>dB<br>dB                  |
| NPSR <sub>R</sub> Negative Power Supply Rejection, PCM<br>Receive V <sub>BB</sub> =<br>Meas<br>f =<br>f = |                                              | $\begin{array}{l} \mbox{PCM Code Equals Positive Zero} \\ \mbox{V}_{BB} = -5.0 \ \mbox{V}_{DC} + 100 \ \mbox{mVrms} \\ \mbox{Measure VF}_{R}0 \\ \mbox{f} = 0 \ \mbox{Hz} - 4000 \ \mbox{Hz} \\ \mbox{f} = 4 \ \mbox{Hz} - 25 \ \mbox{Hz} \\ \mbox{f} = 25 \ \mbox{Hz} - 50 \ \mbox{Hz} \end{array}$ | 40<br>40<br>36 |                                    |                                     | dBC<br>dB<br>dB                  |

 $\begin{array}{l} \textbf{Transmission Characteristics} \\ \textbf{guaranteed for VCC e 5.0V g5\%, VBB e b5.0V g5\%; TA e 0 \ SC to 70 \ SC by correlation with 100\% electrical testing at TA e e 0V, f e 1.02 \ kHz, VIN e 0 \ dBm0, transmit input amplifier connected for unity gain non-inverting. Typicals specified at VCC e 5.0V, VBB e b5.0V, TA e 25 \ SC. \end{array}$ 

| Symbol                               | Parameter                                                         | Conditions                                                                                                                     | Min                              | Тур | Max        | Units                                         |  |  |
|--------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|------------|-----------------------------------------------|--|--|
| SOS                                  | Spurious Out-of-Band Signals<br>at the Channel Output             | Loop Around Measurement, 0 dBm0,<br>300 Hz to 3400 Hz Input PCM Code Applied<br>at D <sub>R</sub> .                            |                                  |     | -30        | dB                                            |  |  |
|                                      |                                                                   | 4600 Hz-7600 Hz                                                                                                                |                                  |     | -30        | dB                                            |  |  |
|                                      |                                                                   | 7600 Hz-8400 Hz<br>8400 Hz-100,000 Hz                                                                                          |                                  |     | -40<br>-30 | dB<br>dB                                      |  |  |
| DISTORT                              | ION                                                               | · · ·                                                                                                                          | 1                                | 1   |            |                                               |  |  |
| STD <sub>X</sub><br>STD <sub>R</sub> | Signal to Total Distortion<br>Transmit or Receive<br>Half-Channel | Sinusoidal Test Method (Note 3)<br>Level = 3.0 dBm0<br>= 0 dBm0 to -30 dBm0<br>= -40 dBm0 XMT<br>RCV<br>= -55 dBm0 XMT<br>RCV  | 33<br>36<br>29<br>30<br>14<br>15 |     |            | dBC<br>dBC<br>dBC<br>dBC<br>dBC<br>dBC<br>dBC |  |  |
| $SFD_X$                              | Single Frequency Distortion,<br>Transmit                          |                                                                                                                                |                                  |     | -46        | dB                                            |  |  |
| SFD <sub>R</sub>                     | Single Frequency Distortion,<br>Receive                           |                                                                                                                                |                                  |     | -46        | dB                                            |  |  |
| IMD                                  | Intermodulation Distortion                                        | Loop Around Measurement,<br>$VF_X^+ = -4 \text{ dBm0 to } -21 \text{ dBm0, Two}$<br>Frequencies in the Range<br>300 Hz-3400 Hz |                                  |     | -41        | dB                                            |  |  |
| CROSSTALK                            |                                                                   |                                                                                                                                |                                  |     |            |                                               |  |  |
| CT <sub>X-R</sub>                    | Transmit to Receive Crosstalk,<br>0 dBm0 Transmit Level           | f=300 Hz-3400 Hz<br>D <sub>R</sub> =Quiet PCM Code                                                                             |                                  | -90 | -75        | dB                                            |  |  |
| CT <sub>R-X</sub>                    | Receive to Transmit Crosstalk,<br>0 dBm0 Receive Level            | f=300 Hz-3400 Hz, VF <sub>X</sub> I=Multitone<br>(Note 2)                                                                      |                                  | -90 | -70        | dB                                            |  |  |

#### ENCODING FORMAT AT D<sub>X</sub> OUTPUT

|                                               | XL3057W<br>A-Law<br>(Includes Even Bit Inversion) |   |   |   |   |   |   |   |
|-----------------------------------------------|---------------------------------------------------|---|---|---|---|---|---|---|
| $V_{IN}$ (at GS <sub>X</sub> ) = + Full-Scale | 1                                                 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
|                                               | 1                                                 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| V <sub>IN</sub> (at GS <sub>X</sub> )=0V      | 0                                                 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| $V_{IN}$ (at GS <sub>X</sub> ) = -Full-Scale  | 0                                                 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

Note 1: Measured by extrapolation from the distortion test result at -50 dBm0.

Note 2:  $\mbox{PPSR}_X,\,\mbox{NPSR}_X,\,\mbox{and }\mbox{CT}_{R-X}$  are measured with a -50 dBm0 activation signal applied to  $\mbox{VF}_X\mbox{I}^+.$ 

Note 3: Devices are measured using C message weighted filter for  $\mu$ -Law and psophometric weighted filter for A-Law.

### **Applications Information**

#### POWER SUPPLIES

While the pins of the XL3057W family are well protected against electrical misuse, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector should be used.

All ground connections to each device should meet at a common point as close as possible to the GNDA pin. This minimizes the interaction of ground return currents flowing through a common bus impedance. 0.1  $\mu F$  supply decoupling capacitors should be connected from this common ground point to V<sub>CC</sub> and V<sub>BB</sub>, as close to the device as possible.

For best performance, the ground point of each CODEC/ FILTER on a card should be connected to a common card ground in star formation, rather than via a ground bus.





This common ground point should be decoupled to  $V_{CC}$  and  $V_{BB}$  with 10  $\mu F$  capacitors.

#### **RECEIVE GAIN ADJUSTMENT**

For applications where a XL3057W family CODEC/filter re-ceive output must drive a  $600\Omega$  load, but a peak swing lowerthan  $\pm 2.5V$  is required, the receive gain can be easily ad-justed by inserting a matched T-pad or  $\pi$ -pad at the output. Table II lists the required resistor values for  ${\rm 600}\Omega$  termina-tions. As these are generally non-standard values, the equa-tions can be used to compute the attenuation of the closestpractical set of resistors. It may be necessary to use un-equal values for the R1 or R4 arms of the attenuators to achieve a precise attenuation. Generally it is tolerable toallow a small deviation of the input impedance from nominal while still maintaining a good return loss. For example a 30dB return loss against  $600\Omega$ is obtained if the output imped-ance of the attenuator is in the range 282  $\Omega$  to 319  $\Omega$  (as-suming a perfect transformer).

### Applications Information (Continued)

# TABLE II. Attentuator Tables for Z1 = Z2 = 300 $\Omega$ (All Values in $\Omega$ )

| dB  | R1   | R2   | R3    | R4    |
|-----|------|------|-------|-------|
| 0.1 | 1.7  | 26k  | 3.5   | 52k   |
| 0.2 | 3.5  | 13k  | 6.9   | 26k   |
| 0.3 | 5.2  | 8.7k | 10.4  | 17.4k |
| 0.4 | 6.9  | 6.5k | 13.8  | 13k   |
| 0.5 | 8.5  | 5.2k | 17.3  | 10.5k |
| 0.6 | 10.4 | 4.4k | 21.3  | 8.7k  |
| 0.7 | 12.1 | 3.7k | 24.2  | 7.5k  |
| 0.8 | 13.8 | 3.3k | 27.7  | 6.5k  |
| 0.9 | 15.5 | 2.9k | 31.1  | 5.8k  |
| 1.0 | 17.3 | 2.61 | 34.6  | 5.2k  |
| 2   | 34.4 | 1.3k | 70    | 2.6k  |
| 3   | 51.3 | 850  | 107   | 1.8k  |
| 4   | 68   | 650  | 144   | 1.3k  |
| 5   | 84   | 494  | 183   | 1.1k  |
| 6   | 100  | 402  | 224   | 900   |
| 7   | 115  | 380  | 269   | 785   |
| 8   | 379  | 284  | 317   | 698   |
| 9   | 143  | 244  | 370   | 630   |
| 10  | 156  | 211  | 427   | 527   |
| 11  | 168  | 184  | 490   | 535   |
| 12  | 180  | 161  | 550   | 500   |
| 13  | 190  | 142  | 635   | 473   |
| 14  | 200  | 125  | 720   | 450   |
| 15  | 210  | 110  | 816   | 430   |
| 16  | 218  | 98   | 924   | 413   |
| 18  | 233  | 77   | 1.17k | 386   |
| 20  | 246  | 61   | 1.5k  | 366   |

# **Typical Synchronous Application**



Note 1: XMIT gain = 20  $\times log \left( \frac{R1+R2}{R2} \right)$  where (R1 + R2) > 10 K  $\Omega.$ 



以上信息仅供参考. 如需帮助联系客服人员。谢谢 XINLUDA