# Fixed-Output Synchronous TinyBoost<sup>®</sup> Regulator

#### Description

The FAN48685 is a low-power boost regulator designed to provide a minimum voltage-regulated rail from a standard single-cell Li-Ion battery and advanced battery chemistries. Even below the minimum system battery voltage, the device maintains the output voltage regulation for an output load current of 800 mA. The combination of built-in power transistors, synchronous rectification, and low supply current suit the FAN48685 for battery-powered applications.

The FAN48685 is available in a 9-bump, 0.4 mm pitch, Wafer-Level Chip-Scale Package (WLCSP).

#### Features

- Input Voltage Range: 2.5 V to 5.5 V
- 800 mA Max. Load Capability
- Forced Pass-Through Mode
- Three Output Voltage Programmability (3.6 V / 5.0 V / 5.45 V) via MODE Pins
- 9-Bump, 0.4 mm Pitch WLCSP
- Four External Components: 0603 Inductor, 0402 Case Size Input, 0402 2 x Output Capacitors
- This is a Pb–Free Device

### Applications

• NFC Module Power



Figure 1. Typical Application

### **ORDERING INFORMATION**

| Part Number   | Operating Temperature Range | Package                                | Packing Method | Device Marking |
|---------------|-----------------------------|----------------------------------------|----------------|----------------|
| FAN48685UC08X | –40°C to 85°C               | 9–Bump, 0.4 mm Pitch,<br>WLCSP Package | Tape & Reel    | LD             |



# **ON Semiconductor®**

www.onsemi.com



WLCSP9 CASE 567QW





(Note: Microdot may be in either location)

1

#### **Recommended External Components**

#### Table 1. RECOMMENDED COMPONENTS

| Component | Description                                                             | Vendor                      | Parameter | Typical Value | Unit |
|-----------|-------------------------------------------------------------------------|-----------------------------|-----------|---------------|------|
| L         | 470 nH 0603<br>(1.6 mm x 0.8 mm x 0.65 mm max) DFE1608CK-R47M<br>Murata | L                           | 0.47      | μH            |      |
|           |                                                                         | DCR                         | 70        | mΩ            |      |
|           |                                                                         |                             | ISAT      | 3.0           | А    |
| COUT      | 2 x 22 μF, 6.3 V, X5R, 0402<br>(1.0 mm x 0.5 mm)                        | GRM155R60J226ME11<br>Murata | С         | 44            | μF   |
| CIN       | 10 μF, 6.3 V, X5R, 0402<br>(1.0 mm x 0.5 mm)                            | C1005X5R0J106M050BC<br>TDK  | С         | 10            | μF   |

#### **Pin Configuration**



#### Figure 2. Pin Assignment

#### **Pin Descriptions**

#### **Table 2. PIN DESCRIPTIONS**

| Pin # | Name   | Description                                                                          |  |
|-------|--------|--------------------------------------------------------------------------------------|--|
| A1    | VOUT   | Output Voltage: This pin is the output voltage terminal. Connect directly to COUT.   |  |
| A2    |        |                                                                                      |  |
| A3    | PVIN   | Input Voltage: Connect to Li-Ion battery input power source and CIN.                 |  |
| B1    | SW     | Switching Node: Connect to inductor.                                                 |  |
| B2    |        |                                                                                      |  |
| B3    | MODE 0 | MODE 0: In combination with MODE 1 selects the operation of the part.                |  |
| C1    | PGND   | Power Ground: This is the power return for the IC. COUT and CIN capacitors should be |  |
| C2    |        | returned with the shortest path possible to these pins.                              |  |
| C3    | MODE 1 | MODE 1: In combination with MODE 0 selects the operation of the part.                |  |

#### Table 3. ABSOLUTE MAXIMUM RATINGS

| Symbol           | Para                                                                                                                            | Parameter           |      | Max                | Unit |
|------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------|------|--------------------|------|
| PVIN             | Voltage on PVIN Pin                                                                                                             | Voltage on PVIN Pin |      | 6.5                | V    |
| VOUT             | Voltage on VOUT Pin                                                                                                             | Voltage on VOUT Pin |      | 6.5 <sup>(1)</sup> | V    |
| VSW              | SW Node                                                                                                                         | SW Node             |      | 6.5 <sup>(1)</sup> | V    |
| VCTRL            | MODE 0, MODE 1                                                                                                                  |                     | -0.3 | 6.5 <sup>(1)</sup> | V    |
| ESD              | Electrostatic Discharge Protection Level Human Body Model, ANSI/ESDA/<br>JEDEC JS-001-2012<br>Charged Device Model, JESD22-C101 |                     | 2.0  |                    | kV   |
|                  |                                                                                                                                 |                     | 1    | .0                 |      |
| ТJ               | Junction Temperature <sup>(2)</sup>                                                                                             |                     | -40  | 150                | °C   |
| T <sub>STG</sub> | Storage Temperature                                                                                                             |                     | -65  | 150                | °C   |
| TL               | Lead Soldering Temperature, 10 Seconds                                                                                          |                     |      | 260                | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Lesser of 6.5 V or PVIN + 0.3 V.

2. Please refer to Thermal Shutdown Protection in the Application information.

#### Table 4. RECOMMENDED OPERATING CONDITIONS

| Symbol         | Parameter              | Min   | Тур    | Max   | Unit |
|----------------|------------------------|-------|--------|-------|------|
| PVIN           | Supply Voltage Range   | 2.5   |        | 5.5   | V    |
| L              | Inductor               |       | 0.470  | 0.611 | μΗ   |
| CIN            | Input Capacitance      |       | 10     |       | μF   |
| COUT           | Output Capacitance     | 5 (3) | 2 x 22 |       | μF   |
| IOUT           | Maximum Output Current | 800   |        |       | mA   |
| T <sub>A</sub> | Ambient Temperature    | -40   |        | 85    | °C   |
| TJ             | Junction Temperature   | -40   |        | 125   | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

3. The minimum effective capacitance at the output for stability is 5 uF which includes the voltage derated affect with 5.45 V DC applied.

#### Table 5. THERMAL PROPERTIES

| ſ | Symbol        | Parameter                              | Typical | Unit |
|---|---------------|----------------------------------------|---------|------|
|   | $\theta_{JA}$ | Junction-to-Ambient Thermal Resistance | 50      | °C/W |

NOTE: Junction-to-ambient thermal resistance is a function of application and board layout. This data is measured with four-layer 2s2p boards with vias in accordance to JEDEC standard JESD51. Special attention must be paid not to exceed junction temperature, T<sub>J(max)</sub>, at a given ambient temperature, T<sub>A</sub>.

#### Table 6. ELECTRICAL CHARACTERISTICS (Notes 4, 5)

Minimum and maximum values are at PVIN = 2.5 V to VOUT – 200 mV at  $T_A = -40^{\circ}$ C to +85°C, while typical values are at  $T_A = 25^{\circ}$ C and PVIN = 3.8 V, VOUT = 5 V otherwise noted.

| Symbol                 | Parameter                                 | Conditions   | Min  | Тур  | Max  | Unit |  |
|------------------------|-------------------------------------------|--------------|------|------|------|------|--|
| Power Supplies         |                                           |              |      |      |      |      |  |
| I <sub>Q_PT</sub>      | IQ When part is in Forced<br>Pass-Through | No Load      |      | 3    | 10   | μΑ   |  |
| V <sub>UVLO_RISE</sub> | Under-Voltage Lockout                     | PVIN Rising  | 2.10 | 2.15 | 2.24 | V    |  |
| VUVLO_FALL             |                                           | PVIN Falling | 2.00 | 2.05 | 2.13 | V    |  |

#### Output Accuracy

| Output Accure      | loy                                         |                                                                                                                                                                                                               |       |       |       |   |
|--------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|---|
| V <sub>O_ACC</sub> | V <sub>O_ACC</sub> Regulated Output Voltage | $\label{eq:pvin} \begin{array}{l} PVIN = 2.5 \text{ V}, \text{ MODE}[1:0] = 10, \\ No \text{ Load}, \text{ PWM Mode},  \text{T}_{\text{A}} = -10^{\circ}\text{C} \text{ to } +50^{\circ}\text{C} \end{array}$ | 3.537 | 3.600 | 3.663 | V |
|                    |                                             | PVIN = 2.5 V, MODE[1:0] = 10,<br>No Load, PWM Mode                                                                                                                                                            | 3.510 | 3.600 | 3.690 |   |
|                    |                                             | $\label{eq:pvin} \begin{array}{l} PVIN=3.8 \text{ V}, \text{ MODE}[1:0]=01, \\ No \text{ Load}, \text{ PWM Mode}, T_{A}=-10^{\circ} C \text{ to } +50^{\circ} C \end{array}$                                  | 4.913 | 5.000 | 5.088 |   |
|                    |                                             | PVIN = 3.8 V, MODE[1:0] = 01,<br>No Load, PWM Mode                                                                                                                                                            | 4.875 | 5.000 | 5.125 |   |
|                    |                                             | $\label{eq:pvin} \begin{array}{l} PVIN=3.8 \text{ V}, \text{ MODE}[1:0]=11,\\ No \text{ Load}, \text{ PWM Mode}, T_{A}=-10^{\circ} C \text{ to } +50^{\circ} C \end{array}$                                   | 5.355 | 5.450 | 5.545 |   |
|                    |                                             | PVIN = 3.8 V, MODE[1:0] = 11,<br>No Load, PWM Mode                                                                                                                                                            | 5.314 | 5.450 | 5.586 |   |

#### Regulator

| F <sub>SW</sub>    | Switching Frequency                      | No Load, PVIN = 3.8 V            | 2.25 | 2.50 | 2.75 | MHz |
|--------------------|------------------------------------------|----------------------------------|------|------|------|-----|
| I <sub>SWLIM</sub> | IL peak Current Limit                    | PVIN = 2.5 V, Open Loop (Note 6) | 2.88 | 3.63 | 4.46 | А   |
| LIN                | Soft-Start Input Linear<br>Current Limit |                                  |      | 90   | 200  | mA  |

I/O Levels

| V <sub>IL</sub> | Low-Level Input Voltage  |     | 0.4  | V |
|-----------------|--------------------------|-----|------|---|
| V <sub>IH</sub> | High-Level Input Voltage | 1.2 | PVIN | V |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. Min and Max limits are specified by design, test and/or statistical analysis.

5. Refer to Typical Characteristics waveforms/graphs for closed loop data and variation with input supply and temperature. Electrical specifications reflect open loop steady state data.Current Limit specifications is tested open loop, for typical close loop current limit data, refer to typical performance characteristics

#### Table 7. SYSTEM SPECIFICATIONS (Note 7)

The following system specifications are guaranteed by designed and are not performed in production testing. Recommended operating conditions, unless otherwise noted, PVIN = 2.5 V to VOUT – 200 mV, TA = 40°C to 85°C, VOUT = 5.45 V otherwise noted. Typical values are given PVIN = 3.8 V and TA = 25°C. System Specifications area based on circuit per Figure 1. L = 0.47  $\mu$ H (0603 DFE1608CK–R47M 70 m $\Omega$ / 3.0 A) CIN = 10 uF (0402 C1005X5R0J106M050BC TDK) COUT = 2 x 22 uF (0402 GRM155R60J226ME11 MURATA.)

| Symbol                         | Parameter                         | Conditions                                                                                                                  | Min | Тур | Max | Unit |
|--------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Efficiency                     | ·                                 |                                                                                                                             |     |     |     |      |
| η                              | Efficiency                        | VOUT = 5.45 V, IOUT = 100 mA                                                                                                |     | 86  |     | %    |
|                                |                                   | VOUT = 5.45 V, IOUT = 300 mA                                                                                                |     | 92  |     |      |
|                                |                                   | VOUT = 5.45 V, IOUT = 500 mA                                                                                                |     | 93  |     |      |
| IOUT MAX                       | ·                                 | ·                                                                                                                           |     |     |     |      |
| I <sub>OUT</sub>               | IOUT Max.                         |                                                                                                                             | 800 |     |     | mA   |
| VOUT Regulation                | on                                |                                                                                                                             |     |     |     |      |
| LOAD <sub>REG</sub>            | Load Regulation                   | 200 mA < IOUT < 600 mA, VOUT = 5.45 V                                                                                       |     | -5  |     | mV/A |
| LINE <sub>REG</sub>            | Line Regulation                   | 3.0 V < PVIN < 4.2 V , IOUT = 550 mA,<br>VOUT = 5.45 V                                                                      |     | 2   |     | mV/V |
| Output Ripple                  | ·                                 |                                                                                                                             |     |     |     |      |
| V <sub>RIPPLE</sub>            | Output Ripple                     | IOUT = 550 mA, VOUT = 5.45 V, PVIN = 3.8 V                                                                                  |     | 15  | 30  | mV   |
|                                |                                   | IOUT = 450 mA, VOUT = 3.6 V, PVIN = 3.0 V                                                                                   |     | 15  | 30  |      |
| VOUT Transitio                 | ns                                |                                                                                                                             |     |     |     |      |
| T <sub>SETTLE</sub> VOUT Chang | VOUT Change                       | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                        |     | 150 | 200 | μs   |
|                                |                                   | MODE[1:0] 00 > 10 to 95% of VOUT,<br>VOUT = Forced Pass-Through Mode > 3.6 V,<br>IOUT = 1 mA, PVIN = 2.5 V to VOUT - 200 mV |     | 100 | 200 |      |
| I <sub>SS</sub>                | Soft-Start                        | MODE[1:0] = 00, VOUT = PVIN (Start up into<br>Forced Pass-Through Mode)                                                     |     | 1.5 |     | ms   |
| Noise                          | ·                                 | ·                                                                                                                           |     |     |     |      |
| en_bw                          | Output Noise Voltage (Integrated) | VOUT = 5 V, IOUT = 550 mA,<br>Freq = 0 Hz to 200 kHz                                                                        |     | 26  | 750 | μV   |
|                                |                                   | VOUT = 5 V, IOUT = 550 mA,<br>Freq = 50 kHz to 2 MHz                                                                        |     | 140 | 500 |      |
|                                |                                   | VOUT = 5 V and 3.6 V, IOUT = 550 mA,<br>Freg = 13.5 MHz ± 200 kHz                                                           |     | 70  | 300 | ]    |

| V <sub>TRRP</sub> | Load Transient | IOUT = 10 mA $\leftrightarrow$ 400 mA, T <sub>R</sub> = T <sub>F</sub> = 1 $\mu s,$ VOUT = 5.45 V | ±75 | mV |  |
|-------------------|----------------|---------------------------------------------------------------------------------------------------|-----|----|--|
| V <sub>TRRP</sub> | Load Transient | PVIN = 3.0 V $\leftrightarrow$ 3.5 V, T_R = T_F = 10 $\mu s,$ IOUT = 550 mA, VOUT = 5.45 V        | ±75 | mV |  |

7. System Specifications are tested closed loop while using the recommended external components as listed on Table 1.

#### **Typical Performance Characteristics**

Unless otherwise specified; PVIN = 3.8 V, VOUT = 5.45 V,  $T_A = 25^{\circ}\text{C}$ , and circuit and components according to Figure 1. Components: CIN =  $10 \,\mu\text{F}$  (0402)



Figure 3. Efficiency vs. Load Current and Input Voltage



Figure 5. Output Regulation vs. Load Current and Input Voltage



Figure 7. Frequency vs. Load Current and Input Voltage

C1005X5R0J106M050BC TDK) COUT =  $2 \times 22 \mu F$  (0402 GRM155R60J226ME11 MURATA), L = 0.47  $\mu H$  (0603, 70 m $\Omega$ , DFE1608CK-R47M).



Figure 4. Efficiency vs. Load Current and Temperature



Figure 6. Output Ripple vs. Load Current and Input Voltage



Figure 8. Quiescent Current vs. Input Voltage and Temperature

### **Typical Performance Characteristics**

Unless otherwise specified; PVIN = 3.8 V, VOUT = 5.45 V,  $T_A = 25^{\circ}\text{C}$ , and circuit and components according to Figure 1. Components:  $\text{CIN} = 10 \,\mu\text{F}$  (0402)



Figure 9. Load Transient, 10 ↔ 400 mA, 1 µs Edge



Figure 11. VOUT Change: Forced PT to BOOST

C1005X5R0J106M050BC TDK) COUT =  $2 \times 22 \mu F$  (0402 GRM155R60J226ME11 MURATA), L = 0.47  $\mu H$  (0603, 70 m $\Omega$ , DFE1608CK-R47M).



Figure 10. Line Transient, 3.0 V ↔ 3.5 V, 10 μs Edge, 550 mA Load

#### **APPLICATION INFORMATION**

#### **Operation Description**

The FAN48685 is low-power boost regulator designed to provide a minimum voltage regulated rail from a standard single-cell Li-Ion battery. The device offers superior features for NFC applications. PWM switching frequency is maintain away from the sub carrier of NFC application avoiding interference. The FAN48685 automatically goes to 100% duty cycle when the input voltage nears the output voltage. The part can also be placed in forced pass through mode by pulling both mode pins low.

#### **Startup Behavior**

#### Startup Description

The device is designed to startup with no load allowing the implementation of input current controls that support lower capacity batteries without inducing brown out. Care should be taken in the system design to ensure load is applied after regulation has been reached and output capacitance is a suitable value to avoid fault time-outs occurring. The device can startup in either boost mode or forced pass-through mode. When starting in boost mode, the part has a linear mode which limits the battery current to 90 mA (typ.) to avoid large inrush currents from the battery. In linear mode, if VOUT fails to reach PVIN target within 1.5 ms, a fault condition is declared and the device waits 20 ms to attempt an automatic restart. Once VOUT charges up to PVIN, the linear mode current limit is disabled and the output voltage is ramped to the final value via the DAC that programs the output.

When starting up in forced pass-through mode, the output voltage is charged using the same linear mode mechanism until VOUT reaches PVIN.

#### **Modes of Operation**

#### **PWM Description**

During PWM mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control the power to the load.

#### Forced Pass-Through Mode

When both mode pins are pulled low, the part will be forced in pass-through mode. The output voltage is around: VOUT = (PVIN – (IOUT\* (DCR of L +HIGH SIDE FET RDSON)) during this mode.

#### Automatic Pass-Through Mode

In normal operation, the device automatically transitions from boost mode to pass-through mode if PVIN is within about 150 mV of VOUT boost voltage. In pass-through mode, the device has a low impedance path between PVIN and VOUT. Entry into pass-through mode occurs when PVIN is sufficiently close to VOUT that minimum on-time persists for 16 cycles. In Automatic pass-through mode, there is short-circuit protection which protects both the IC and external components.

#### **Mode Transition**

#### Pass-Through to Boost Mode

When going from pass-through mode to boost mode, initially there is a delay for the internal digital circuitry to power up the analog circuitry. After, analog circuitry is powered, the internal DAC will begin to start stepping from 2.45 V. As soon as the internal DAC step is greater than PVIN, the VOUT of the device begins to increase until it reaches its final VOUT target value. The device is designed to transitions under no load, care should be taken in system design to ensure the load is not applied during VOUT transitions.

When going from boost mode to pass-through mode, the output voltage decay will be determined by the amount of load at the VOUT.

#### Boost to Boost Mode

When going from boost mode to a higher VOUT boost mode, the internal DAC starts its step from the current VOUT until the final VOUT target. Since there is no latency for the analog to be powered up, immediately after the DAC stepping, the VOUT of the device begins to increase until it reaches its final VOUT target value.

When going from boost mode to a lower VOUT boost mode, the output voltage decay will be determined by the amount of load at the VOUT.

#### **Protection Features**

#### VOUT Fault

During startup, if the VOUT fails to reach PVIN target within 1.5 ms, the part declares a fault. Once the fault is triggered, the regulator stops switching and presents a high–impedance path between PVIN and VOUT.

#### Current Limit Protection (OCP)

FAN48685 has a current limit feature, which protects itself and load during overloading conditions. When the inductor peak current is reached and held for 2 ms, the device goes into a fault. The part restarts every 20 ms once fault occurs.

#### Thermal Shutdown Protection (TSP)

When the die temperature increases, due to a high load condition and/or a high ambient temperature; the output switching is disabled until the die temperature falls sufficiently. The junction temperature at which the thermal shutdown activates is nominally 150°C with a 15°C hysteresis.

#### Automatic Pass-Through Mode Protection

During automatic pass-through mode, the device is short-circuit protected, if the voltage difference between PVIN and VOUT exceed more than 300 mV for 10 us, then a fault is declared. The part will restart every 20 ms.

#### Under-Voltage Lockout (UVLO)

Once PVIN reaches UVLO rising the part will begin to switch and begin the startup process. When PVIN falls to UVLO falling, the part stops switching and output voltage starts decays to 0 V.

#### **Control Pin Functionality**

#### Table 8. MODE PINS FUNCTIONALITY (Note 8)

| Mode 1 | Mode 0 | Status of Device                         |  |
|--------|--------|------------------------------------------|--|
| 0      | 0      | Forced Pass-Through Mode;<br>VOUT = PVIN |  |
| 0      | 1      | Active; VOUT = 5.00 V                    |  |
| 1      | 0      | Active; VOUT = 3.60 V                    |  |
| 1      | 1      | Active; VOUT = 5.45 V                    |  |

8. Recommended to have logic levels transitions and fall times typically at 100 ns. MODE Pins have smart pulls down of  $300 \text{ k}\Omega$  (typ.) and are only activated when at logic LOW.

## ADDITIONAL APPLICATIONS INFORMATION

#### **Application Guidelines**

#### Input Capacitor Considerations

The 10  $\mu$ F ceramic 0402 (1005 metric) input capacitor should be placed as close as possible between the PVIN pin and GND to minimize the parasitic inductance. If a long wire is used to bring power to the IC, additional "bulk" capacitance (electrolytic or tantalum) should be placed (on Evaluation board) between CIN and the power source lead to reduce the ringing that can occur between the inductance of the power source leads and CIN. The effective capacitance value decreases as PVIN increases due to DC bias effects.

### Output Capacitor Considerations

The two 22  $\mu$ F ceramic 0402 (1005 metric) output capacitor should be placed as close as possible between the VOUT pin and GND to minimize the parasitic inductance. The effective capacitance value decreases as VOUT increases due to DC bias effects. Therefore, a minimum 5 uF capacitance is required to maintain stable regulation at the output.

If the output capacitance is increased beyond the recommended two  $22 \,\mu\text{F}$  ceramic the system design should be evaluated to ensure that the part does not enter fault state or hiccup during start–up as the device charges the output capacitance.

## Inductor Considerations

The FAN48685 employs a peak current limiting, so peak inductor current can reach 3.63 A for a short duration during

overload conditions. Saturation effects causes the inductor current ripple to become higher under high loading, as only the peak of the inductor current ripple is controlled.

#### Layout Considerations

The layout recommendations below highlight various top-copper pours using different colors. To minimize spikes at VOUT, COUT must be placed as close as possible to PGND and VOUT, as shown in Figure 12.

For thermal reasons, it is suggested to maximize the pour area for all planes other than SW. Especially the ground pour should be set to fill all available PCB surface area and tied to internal layers with a cluster of thermal vias.



Figure 12. Recommended Layout

## PACKAGE DIMENSIONS

WLCSP9 1.215x1.215x0.581 CASE 567QW ISSUE O



### Table 9. PRODUCT SPECIFIC DIMENSIONS

| Product       | D (mm)          | E (mm)          | X (mm) | Y (mm) |
|---------------|-----------------|-----------------|--------|--------|
| FAN48685UC08X | $1.215\pm0.030$ | $1.215\pm0.030$ | 0.2075 | 0.2075 |

#### TINYBOOST is a registered trademark of Semiconductor Components Industries, LLC.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all aws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor handles, and expenses, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associate

Phone: 421 33 790 2910

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative