

# **TF1503U**

## Half-Bridge Gate Driver

#### **Features**

- Floating high-side driver in bootstrap operation to 600V
- Drives two N-channel MOSFETs or IGBTs in a half bridge configuration
- Designed for enhanced performance in noisy motor applications
- 300mA source/550mA sink output current capability
- Outputs tolerant to negative transients
- Internal dead time of 420ns to protect MOSFETs
- Wide low side gate driver supply voltage: 10V to 20V
- Logic input (HIN and LIN\*) 3.3V capability
- Schmitt triggered logic inputs
- ■Undervoltage lockout for V<sub>cc</sub> (logic and low side supply)
- Extended temperature range: -40°C to +125°C

#### **Description**

The TF1503U is a high voltage, high speed gate driver capable of driving N-channel MOSFETs and IGBTs in a half bridge configuration. TF Semiconductors's high voltage process enables the TF2103U high side to switch to 250V in a bootstrap operation.

The TF1503U logic inputs are compatible with standard TTL and CMOS levels (down to 3.3V) to interface easily with controlling devices. The driver outputs feature high pulse current buffers designed for minimum driver cross conduction. TF1503U has a fixed internal deadtime of 420ns (typical).

The TF1503U is offered in a SOIC-8(N) package and operates over an extended -40  $^{\circ}$ C to +125  $^{\circ}$ C temperature range.

## **Applications**

- Motor Controls
- DC-DC Converters
- AC-DC Inverters
- Motor Drives

SOIC-8(N)



## **Typical Application**



## **Ordering Information**

Year Year Week Week

| PART NUMBER | PACKAGE   | PACK / Qty | MARK                |
|-------------|-----------|------------|---------------------|
| TF1503U-TAU | SOIC-8(N) | Tube / 100 | YYWW<br>TF) TF1503U |
| TF1503U-TAH | SOIC-8(N) | T&R / 2500 | Lot ID              |

www.tfsemi.com Rev 1.0





**Top View:** SOIC-8 **TF1503U** 

## **Pin Descriptions**

| PIN NAME        | PIN NUMBER | PIN DESCRIPTION                                                  |
|-----------------|------------|------------------------------------------------------------------|
| V <sub>cc</sub> | 1          | Logic and low side supply                                        |
| HIN             | 2          | Logic input for high-side gate driver output in phase with HO    |
| LIN*            | 3          | Logic input for low-side gate driver output out of phase with LO |
| СОМ             | 4          | Low-side and logic return                                        |
| LO              | 5          | Low-side gate drive output                                       |
| V <sub>s</sub>  | 6          | High-side floating supply return                                 |
| НО              | 7          | High-side gate drive output                                      |
| V <sub>B</sub>  | 8          | High-side floating supply                                        |

## **Functional Block Diagram**





## **Absolute Maximum Ratings (NOTE1)**

| $V_B$ - High side floating supply voltage0.3V to $V_S$ - High side floating supply offset voltage $V_B$ -24V to $V_{HO}$ -Highside floating output voltage $V_S$ -0.3Vto | $V_B + 0.3V$<br>$V_B + 0.3V$ |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| $dV_s/dt$ - Offset supply voltage transient                                                                                                                              | .50 V/ns                     |
| $V_{CC}$ - Low-side fixed supply voltage0.3V $V_{LO}$ - Low-side output voltage0.3V to $V_{IN}$ - Logic input voltage (HIN and LIN*)0.3V to $V_{IN}$                     | <sub>cc</sub> +0.3V          |

**NOTE1** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| $P_D$ - Package power dissipation at $T_A \le 25$ °C SOIC-8                                                                  | 0.625W   |
|------------------------------------------------------------------------------------------------------------------------------|----------|
| SOIC-8(N) Thermal Resistance (NOTE2) $\theta_{JA}$                                                                           | 200 °C/W |
| $T_J$ - Junction operating temperature<br>$T_L$ - Lead Temperature (soldering, 10 seconds)<br>$T_{stg}$ - Storage temerature | +300°C   |

**NOTE2** When mounted on a standard JEDEC 2-layer FR-4 board.

## **Recommended Operating Conditions**

| Symbol          | Parameter                                  | MIN                 | MAX                 | Unit |
|-----------------|--------------------------------------------|---------------------|---------------------|------|
| V <sub>B</sub>  | High side floating supply absolute voltage | V <sub>s</sub> + 10 | V <sub>s</sub> + 20 | V    |
| V <sub>s</sub>  | High side floating supply offset voltage   | NOTE3               | 250                 | V    |
| V <sub>HO</sub> | High side floating output voltage          | V <sub>s</sub>      | V <sub>B</sub>      | V    |
| V <sub>CC</sub> | Low side fixed supply voltage              | 10                  | 20                  | V    |
| V <sub>LO</sub> | Low side output voltage                    | 0                   | V <sub>cc</sub>     | V    |
| V <sub>IN</sub> | Logic input voltage (HIN and LIN*)         | 0                   | 5                   | V    |
| T <sub>A</sub>  | Ambient temperature                        | -40                 | 125                 | °C   |

**NOTE3** Logic operational for VS of -5V to +600V.



#### **DC Electrical Characteristics (NOTE4)**

 $\rm V_{BIAS} \, (V_{CC}, V_{BS} \,) = 15V, T_A = 25 \, ^{\circ} C$  , unless otherwise specified.

| Symbol              | Parameter                                                     | Conditions                      | MIN | TYP  | MAX | Unit |
|---------------------|---------------------------------------------------------------|---------------------------------|-----|------|-----|------|
| V <sub>IH</sub>     | Logic "1" (HIN) & Logic "0" (LIN*) input voltage              | V <sub>cc</sub> = 10V to 20V    | 2.5 |      |     |      |
| V <sub>IL</sub>     | Logic "0" (HIN) & Logic "1" (LIN*) input voltage              | NOTE5                           |     |      | 0.8 | V    |
| V <sub>OH</sub>     | High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub> | I <sub>O</sub> = 2mA            |     | 0.05 | 0.2 |      |
| V <sub>OL</sub>     | Low level output voltage, V <sub>o</sub>                      | I <sub>O</sub> = 2mA            |     | 0.02 | 0.1 |      |
| I <sub>LK</sub>     | Offset supply leakage current                                 | VB = VS = 250V                  |     |      | 50  |      |
| BSQ                 | Quiescent V <sub>BS</sub> supply current                      | V <sub>IN</sub> = 0V or 5V      |     | 7    | 50  |      |
| ccq                 | Quiescent V <sub>cc</sub> supply current                      | V <sub>IN</sub> = 0V or 5V      |     | 350  | 500 | μΑ   |
| IN+                 | Logic "1" input bias current                                  | HIN = 5V, LIN* = 0V             |     | 3    | 10  |      |
| I <sub>IN-</sub>    | Logic "0" input bias current                                  | HIN = 0V, LIN* = 5V             |     |      | 5   |      |
| $V_{CCUV+}$         | V <sub>cc</sub> supply under-voltage positive going threshold |                                 | 7.0 | 8.4  | 9.8 |      |
| V <sub>CCUV</sub> - | V <sub>CC</sub> supply under-voltage negative going threshold |                                 | 6.5 | 7.8  | 9.3 | V    |
| $V_{BSUV+}$         | V <sub>BS</sub> supply under-voltage positive going threshold |                                 | 3.6 | 4.5  | 5.6 | V    |
| V <sub>BSUV</sub> - | V <sub>BS</sub> supply under-voltage negative going threshold |                                 | 3   | 3.7  | 4.6 | V    |
| 0+                  | Output high short circuit pulsed current                      | $V_O = 0V$ , PW $\leq 10 \mu s$ | 130 | 300  |     |      |
| 0-                  | Output low short circuit pulsed current                       | $V_0 = 15V, PW \le 10 \mu s$    | 270 | 550  |     | mA   |

**NOTE4** The  $V_{IIV}$   $V_{THF}$  and  $I_{IIV}$  parameters are applicable to the two logic input pins: HIN and LIN\*. The  $V_{ij}$  and  $I_{ij}$  parameters are applicable to the respective output pins: HO and LO.

**NOTE5** For optimal operation, it is recommended that the input pulse (to IN and SD\*) should have an amplitude of 2.5V minimum with a pulse width of 1 µs minimum.



**AC Electrical Characteristics**  $V_{BIAS}(V_{CC'},V_{BS})=15V$ ,  $C_L=1000$ pF, and  $T_A=25$  °C , unless otherwise specified.

| Symbol           | Parameter                                               | Conditions            | MIN | TYP | MAX | Unit |
|------------------|---------------------------------------------------------|-----------------------|-----|-----|-----|------|
| t <sub>on</sub>  | Turn-on propagation delay                               | $V_s = 0V$            |     | 560 | 820 |      |
| t <sub>off</sub> | Turn-off propagation delay                              | V <sub>s</sub> = 250V |     | 150 | 220 |      |
| t <sub>DM</sub>  | Delay matching, HS & LS turn-on/turn-off                |                       |     |     | 70  | ns   |
| t <sub>r</sub>   | Turn-on rise time                                       |                       |     | 80  | 170 | ns   |
| t <sub>f</sub>   | Turn-off fall time                                      | $V_S = 0V$            |     | 35  | 90  |      |
| t <sub>DT</sub>  | Deadtime: t <sub>DT LO-HO</sub> & t <sub>DT HO-LO</sub> |                       | 300 | 420 | 650 |      |

April 2020 5

# **Timing Waveforms**



Figure 1. Input / Output Timing Diagram



Figure 2. Switching Time Waveform Definitions



Figure 3. Deadtime Waveform Definitions



## **Package Dimensions (SOIC-8 N)**

Please contact support@telefunkensemi.com for package availability.



NOTES: UNLESS OTHERWISE SPECIFIED

1. REFERENCE JEDEC REGISTRATION MS-012, VARIATION AA.

CONTROLLING DIMENSION IS MILLIMETER
VALUES IN [ ] ARE INCHES
DIMENSIONS IN [ ] FOR REFERENCE ONLY

## **Revision History**

Half-Bridge Gate Driver

| Rev. | Change                      | Owner       | Date       |
|------|-----------------------------|-------------|------------|
| 1.0  | First release, AI datasheet | Duke Walton | 04/10/2020 |
|      |                             |             |            |

## **Important Notice**

TF Semiconductor Solutions (TFSS) PRODUCTS ARE NEITHER DESIGNED NOR INTENDED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS UNLESS THE SPECIFIC TFSS PRODUCTS ARE SPECIFICALLY DESIGNATED BY TFSS FOR SUCH USE. BUYERS ACKNOWLEDGE AND AGREE THAT ANY SUCH USE OF TFSS PRODUCTS WHICH TFSS HAS NOT DESIGNATED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS IS SOLELY AT THE BUYER'S RISK.

TFSS assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using TFSS products.

Resale of TFSS products or services with statements different from or beyond the parameters stated by TFSS for that product or service voids all express and any implied warranties for the associated TFSS product or service. TFSS is not responsible or liable for any such statements.

©2020 TFSS. All Rights Reserved. Information and data in this document are owned by TFSS wholly and may not be edited , reproduced, or redistributed in any way without the express written consent from TFSS.

For additional information please contact support@tfsemi.com or visit www.tfsemi.com