# HIGH-SPEED 4K x 8 DUAL-PORT STATIC SRAM IDT7134SA/LA ### LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018 #### **Features** - High-speed access - Military: 35/45/55/70ns (max.) - Industrial: 25/55ns (max.) - Commercial: 20/25/35/45/55/70ns (max.) - Low-power operation - IDT7134SA Active: 700mW (typ.) Standby: 5mW (typ.) - IDT7134LA Active: 700mW (typ.) Standby: 1mW (typ.) - Fully asynchronous operation from either port - Battery backup operation—2V data retention (LA only) - ◆ TTL-compatible; single 5V (±10%) power supply - Available in 48-pin DIP, LCC, Flatpack and 52-pin PLCC - ◆ Military product compliant to MIL-PRF-38535 QML - Industrial temperature range (-40°C to +85°C) is available for selected speeds - Green parts available, see ordering information ## Functional Block Diagram 2720 drw 01 JANUARY 2018 ### Description The IDT7134 is a high-speed 4K x 8 Dual-Port Static RAM designed to be used in systems where on-chip hardware port arbitration is not needed. This part lends itself to those systems which cannot tolerate wait states or are designed to be able to externally arbitrate or withstand contention when both sides simultaneously access the same Dual-Port RAM location. The IDT7134 provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. It is the user's responsibility to ensure data integrity when simultaneously accessing the same memory location from both ports. An automatic power down feature, controlled by $\overline{CE}$ , permits the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using CMOS high-performance technology, these Dual-Ports typically operate on only 700mW of power. Low-power (LA) versions offer battery backup data retention capability, with each port typically consuming 200µW from a 2V battery. The IDT7134 is packaged on either a sidebraze or plastic 48-pin DIP, 48-pin LCC, 52-pin PLCC and 48-pin Flatpack. Military grade product is manufactured in compliance with MIL-PRF-38535 QML, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. ## Pin Configurations (1,2,3) #### NOTES: - 1. All Vcc pins must be connected to the power supply. - All GND pins must be connected to the ground supply. - P48-1 package body is approximately .55 in x 2.43 in x .18 in. C48-2 package body is approximately .62 in x 2.43 in x .15 in. J52-1 package body is approximately .75 in x .75 in x .17 in. L48-1 package body is approximately .57 in x .57 in x .68 in. F48-1 package body is approximately .75 in x .75 in x .11 in. - This package code is used to reference the package diagram. - 5. This text does not indicate orientation of actual part-marking. ## Absolute Maximum Ratings(1) | Symbol | Rating | Commercial<br>& Industrial | Military | Unit | | | |----------------------|--------------------------------------|----------------------------|--------------|------|--|--| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | °C | | | | Tstg | Storage<br>Temperature | -65 to +150 | -65 to +150 | °C | | | | PT <sup>(3)</sup> | Power<br>Dissipation | 1.5 | 1.5 | W | | | | Іоит | DC Output<br>Current | 50 | 50 | mA | | | #### TFS. - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10 ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ Vcc +10%. - 3. VTERM = 5.5V. NOTES: ## Capacitance<sup>(1)</sup> (TA = +25°C, f = 1.0MHz) | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |--------|--------------------|---------------------------|------|------| | Cin | Input Capacitance | VIN = 3dV | 11 | pF | | Соит | Output Capacitance | Vout = 3dV | 11 | pF | #### 2720 tbl 0 - This parameter is determined by device characterization but is not production tested. - 3dV references the interpolated capacitance when the input and output signals switch from 0V to 3V and from 3V to 0V. # Recommended Operating Temperature and Supply Voltage<sup>(1,2)</sup> | Grade | Ambient<br>Temperature | GND | Vcc | |------------|------------------------|-----|-------------------| | Military | -55°C to +125°C | 0V | 5.0V <u>+</u> 10% | | Commercial | 0°C to +70°C | 0V | 5.0V <u>+</u> 10% | | Industrial | -40°C to +85°C | 0V | 5.0V <u>+</u> 10% | #### NOTES: 1. This is the parameter Ta. This is the "instant on" case temperature. # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|--------|------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | GND | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage | 2.2 | _ | 6.0(2) | V | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | V | #### NOTES: - 1. VIL (min.) $\geq$ -1.5V for pulse width less than 10ns. - 2. VTERM must not exceed Vcc + 10%. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (Vcc = 5V ± 10%) | | | | 7134SA | | 713 | | | |--------|--------------------------------------|------------------------------------------------|--------|------|------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, $Vin = 0V$ to $Vcc$ | _ | 10 | - | 5 | μΑ | | ILO | Output Leakage Current | $\overline{\text{CE}}$ - Vih, Vout = 0V to Vcc | 1 | 10 | - | 5 | μΑ | | Vol | Output Low Voltage | IoL = 6mA | - | 0.4 | - | 0.4 | V | | | | IoL = 8mA | 1 | 0.5 | - | 0.5 | V | | Voh | Output High Voltage | IOH = -4mA | 2.4 | - | 2.4 | _ | V | #### NOTES: 1. At $Vcc \le 2.0V$ input leakages are undefined. 2720 tbl 05 2720 tbl 03 2720 tbl 04 # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range $^{(1,2)}$ (Vcc = 5.0V $\pm$ 10%) | | | | | | | | | IX20<br>Only | | 1X25<br>& Ind | Co | 4X35<br>m'l<br>litary | | |---------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------|----------|------------|------------|------------|--------------|------------|---------------|------|-----------------------|--| | Symbol | Parameter | Test Condition | Versi | on | Тур. | Max. | Тур. | Max. | Тур. | Max. | Unit | | | | lcc | Dynamic Operating<br>Current<br>(Both Ports Active) | CE = VIL<br>Outputs Disabled<br>f = fMax <sup>(3)</sup> | COM'L | SA<br>LA | 170<br>170 | 280<br>240 | 160<br>160 | 280<br>220 | 150<br>150 | 260<br>210 | mA | | | | (DOIN FOILS ACTIVE) | I = IMAX** | MIL &<br>IND | SA<br>LA | _ | | 160<br>160 | 310<br>260 | 150<br>150 | 300<br>250 | | | | | | ISB1 | Standby Current<br>(Both Ports - TTL | $\overline{\text{CE}}_L$ and $\overline{\text{CE}}_R = \text{V}_{IH}$<br>$f = f_{MAX}^{(3)}$ | COM'L | SA<br>LA | 25<br>25 | 100<br>80 | 25<br>25 | 80<br>50 | 25<br>25 | 75<br>45 | mA | | | | | Level Inputs) | | MIL &<br>IND | SA<br>LA | | | 25<br>25 | 100<br>80 | 25<br>25 | 75<br>55 | | | | | ISB2 | Standby Current<br>(One Port - TTL | $\overline{CE}^*A^* = V_{IL}$ and $\overline{CE}^*B^* = V_{IH}$<br>Active Port Outputs Disabled, | COM'L | SA<br>LA | 105<br>105 | 180<br>150 | 95<br>95 | 180<br>140 | 85<br>85 | 170<br>130 | mA | | | | | Level Inputs) | f=fMAX <sup>(3)</sup> | MIL &<br>IND | SA<br>LA | | | 95<br>95 | 210<br>170 | 85<br>85 | 200<br>160 | | | | | ISB3 | Full Standby Current<br>(Both Ports -<br>CMOS Level Inputs) | Both Ports $\overline{CE}$ L and $\overline{CE}_R \ge Vcc - 0.2V$<br>$Vin \ge Vcc - 0.2V$ or | COM'L | SA<br>LA | 1.0<br>0.2 | 15<br>4.5 | 1.0<br>0.2 | 15<br>4.0 | 1.0<br>0.2 | 15<br>4.0 | mA | | | | | Civios Level Inpuis) | $VIN \ge VCC = 0.2V$ of $VIN \le 0.2V$ , $f = 0^{(3)}$ | MIL &<br>IND | SA<br>LA | | | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | | | | | ISB4 | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | One Port $\overline{CE}$ 'a" or $\overline{CE}$ 'B" $\geq$ Vcc - 0.2V VN $\geq$ Vcc - 0.2V or VN $\leq$ 0.2V | COM'L | SA<br>LA | 105<br>105 | 170<br>130 | 95<br>95 | 170<br>120 | 85<br>85 | 160<br>110 | mA | | | | | TCIVIOS LEVEI IIIPUIS) | Active Port Outputs Disabled,<br>$f = f_{MAX}^{(3)}$ | MIL &<br>IND | SA<br>LA | | | 95<br>95 | 210<br>150 | 85<br>85 | 190<br>130 | | | | 2720 tbl 06a | | | | | | | IX45<br>n'I&<br>tary | Com | 4X55<br>I, Ind<br>litary | Con | IX70<br>n'I &<br>tary | | |--------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|----------|------------|----------------------|------------|--------------------------|------------|-----------------------|------| | Symbol | Parameter | Test Condition | Versi | on | Тур. | Max. | Тур. | Max. | Тур. | Max. | Unit | | Icc | Dynamic Operating<br>Current<br>(Both Ports Active) | CE = VIL<br>Outputs Disabled<br>f = fmax <sup>(3)</sup> | COM'L | SA<br>LA | 140<br>140 | 240<br>200 | 140<br>140 | 240<br>200 | 140<br>140 | 240<br>200 | mA | | | (Buil Folis Active) | I = IMAX** | MIL &<br>IND | SA<br>LA | 140<br>140 | 280<br>240 | 140<br>140 | 270<br>220 | 140<br>140 | 270<br>220 | | | ISB1 | Standby Current<br>(Both Ports - TTL<br>Level Inputs) | $\overline{CE}$ L and $\overline{CE}$ R = VIH<br>f = fMAX <sup>(3)</sup> | COM'L | SA<br>LA | 25<br>25 | 70<br>40 | 25<br>25 | 70<br>40 | 25<br>25 | 70<br>40 | mA | | | Lever inpuis) | | MIL &<br>IND | SA<br>LA | 25<br>25 | 70<br>50 | 25<br>25 | 70<br>50 | 25<br>25 | 70<br>50 | | | ISB2 | Standby Current<br>(One Port - TTL<br>Level Inputs) | CE'a* = VIL and CE'b* = VIH<br>Active Port Outputs Disabled,<br>f=fMax <sup>(3)</sup> | COM'L | SA<br>LA | 75<br>75 | 160<br>130 | 75<br>75 | 160<br>130 | 75<br>75 | 160<br>130 | mA | | | Level lilpus) | I=IMAX <sup>e</sup> <sup>7</sup> | MIL &<br>IND | SA<br>LA | 75<br>75 | 190<br>150 | 75<br>75 | 180<br>150 | 75<br>75 | 180<br>150 | | | ISB3 | Full Standby Current<br>(Both Ports -<br>CMOS Level Inputs) | Both Ports $\overline{CE}$ and $\overline{CER} \ge Vcc - 0.2V$<br>$VN \ge Vcc - 0.2V$ or | COM'L | SA<br>LA | 1.0<br>0.2 | 15<br>4.0 | 1.0<br>0.2 | 15<br>4.0 | 1.0<br>0.2 | 15<br>4.0 | mA | | | Civios Level Ilipuis) | $V_{\text{IN}} \leq 0.2V, f = 0^{(3)}$ | MIL &<br>IND | SA<br>LA | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | | | ISB4 | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | One Port $\overline{CE}''$ or $\overline{CE}'' > Vcc - 0.2V$<br>$VN \ge \overline{V}cc - 0.2V$ or $VN \le 0.2V$ | COM'L | SA<br>LA | 75<br>75 | 150<br>100 | 75<br>75 | 150<br>100 | 75<br>75 | 150<br>100 | mA | | | TOWOS Level Inputs) | Active Port Outputs Disabled,<br>$f = f_{MAX}^{(3)}$ | MIL &<br>IND | SA<br>LA | 75<br>75 | 180<br>120 | 75<br>75 | 170<br>120 | 75<br>75 | 170<br>120 | | #### NOTES: - 1. 'X' in part number indicates power rating (SA or LA). - 2. Vcc = 5V, TA = +25°C for typical, and parameters are not production tested. - 3. fMAX = 1/trc = All inputs cycling at f = 1/trc (except Output Enable). f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby IsB3. 2720 tbl 06b # Data Retention Characteristics Over All Temperature Ranges (LA Version Only) VLC = 0.2V, VHC = VCC - 0.2V | Symbol | Parameter | Test Condition | on | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |---------------------|--------------------------------------|----------------------|--------|--------------------|---------------------|------|------| | VDR | Vcc for Data Retention | Vcc = 2V | 2.0 | _ | _ | V | | | ICCDR | Data Retention Current | DE ≥ VHC MIL. & IND. | | _ | 100 | 4000 | μΑ | | | | VIN > VHC or < VLC | COM'L. | _ | 100 | 1500 | | | tcdr <sup>(3)</sup> | Chip Deselect to Data Retention Time | | | 0 | _ | _ | ns | | tr <sup>(3)</sup> | Operation Recovery Time | | | trc <sup>(2)</sup> | _ | _ | ns | 2720 tbl 07 #### NOTES: - 1. Vcc = 2V, TA = +25°C, and are not production tested. - 2. trc = Read Cycle Time. - 3. This parameter is guaranteed by device characterization, but not production tested. ### Data Retention Waveform ### **AC Test Conditions** | AC 1631 CONDITIONS | | |-------------------------------|-----------------| | Input Pulse Levels | GND to 3.0V | | Input Rise/Fall Times | 5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figures 1 and 2 | 2720 tbl 08 Figure 1. AC Output Test Load Figure 2. Output Test Load (for t.z, thz, twz, tow) \*Including scope and jig # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(3)</sup> | | | | 4X20<br>I Only | | 1X25<br>& Ind | 7134X35<br>Com'l<br>& Military | | | |------------|------------------------------------------------|------|----------------|------|---------------|--------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 20 | _ | 25 | _ | 35 | _ | ns | | taa | Address Access Time | | 20 | _ | 25 | | 35 | ns | | tace | Chip Enable Access Time | | 20 | _ | 25 | | 35 | ns | | taoe | Output Enable Access Time | | 15 | _ | 15 | | 20 | ns | | toн | Output Hold from Address Change | 0 | _ | 0 | _ | 0 | _ | ns | | tlz | Output Low-Z Time <sup>(1,2)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | | 15 | _ | 15 | | 20 | ns | | tpu | Chip Enable to Power Up Time <sup>(2)</sup> | 0 | _ | 0 | | 0 | _ | ns | | tpd | Chip Disable to Power Down Time <sup>(2)</sup> | | 20 | _ | 25 | | 35 | ns | 2720 tbl 09a 2720 tbl 09b | | | Con | 4X45<br>n'l &<br>itary | 7134X55<br>Com'l, Ind<br>& Military | | 7134X70<br>Com'l &<br>Military | | | |------------|------------------------------------------------|------|------------------------|-------------------------------------|------|--------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 45 | _ | 55 | | 70 | Ī | ns | | taa | Address Access Time | _ | 45 | - | 55 | _ | 70 | ns | | tace | Chip Enable Access Time | _ | 45 | _ | 55 | _ | 70 | ns | | taoe | Output Enable Access Time | _ | 25 | - | 30 | _ | 40 | ns | | tон | Output Hold from Address Change | 0 | _ | 0 | _ | 0 | _ | ns | | tLz | Output Low-Z Time <sup>(1,2)</sup> | 5 | _ | 5 | _ | 5 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 20 | - | 25 | _ | 30 | ns | | tpu | Chip Enable to Power Up Time (2) | 0 | _ | 0 | _ | 0 | - | ns | | tpD | Chip Disable to Power Down Time <sup>(2)</sup> | _ | 45 | _ | 50 | _ | 50 | ns | #### NOTES - 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). - 2. This parameter is guaranteed by device characterization, but is not production tested. - 3. 'X' in part number indicates power rating (SA or LA). # Timing Waveform of Read Cycle No. 1, Either Side(1,2,4) # Timing Waveform of Read Cycle No. 2, Either Side<sup>(1,3)</sup> #### NOTES: - 1. Timing depends on which signal is asserted last, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 2. Timing depends on which signal is de-asserted first, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 3. $R/\overline{W} = VIH$ - 4. Start of valid data depends on which timing becomes effective, taoe, tace or taa - 5. taa for RAM Address Access and tsaa for Semaphore Address Access. # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(5)</sup> | | | 7134X20<br>Com'l Only | | 7134X25<br>Com'l & Ind | | 7134X35<br>Com'l<br>& Military | | | |-------------|---------------------------------------------------|-----------------------|------|------------------------|------|--------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | <u> </u> | | | | | | | | | twc | Write Cycle Time | 20 | _ | 25 | _ | 35 | | ns | | tew | Chip Enable to End-of-Write | 15 | _ | 20 | _ | 30 | | ns | | taw | Address Valid to End-of-Write | 15 | _ | 20 | _ | 30 | | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | _ | ns | | twp | Write Pulse Width | 15 | _ | 20 | _ | 25 | _ | ns | | twr | Write Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | tow | Data Valid to End-of-Write | 15 | _ | 15 | _ | 20 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 15 | _ | 15 | _ | 20 | ns | | tон | Data Hold Time <sup>(3)</sup> | 0 | | 0 | | 3 | | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | | 15 | | 15 | | 20 | ns | | tow | Output Active from End-of-Write (1,2,3) | 3 | | 3 | _ | 3 | | ns | | twdd | Write Pulse to Data Delay <sup>(4)</sup> | _ | 40 | _ | 50 | _ | 60 | ns | | todo | Write Data Valid to Read Data Delay(4) | | 30 | _ | 30 | | 35 | ns | 2720 tbl 10a | | | Cor | 7134X45<br>Com'l &<br>Military | | 7134X55<br>Com'l, Ind<br>& Military | | 7134X70<br>Com'l &<br>Military | | |-------------|---------------------------------------------------|------|--------------------------------|------|-------------------------------------|------|--------------------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | <u> </u> | • | | • | - | - | - | | | twc | Write Cycle Time | 45 | _ | 55 | | 70 | | ns | | tew | Chip Enable to End-of-Write | 40 | _ | 50 | | 60 | _ | ns | | taw | Address Valid to End-of-Write | 40 | _ | 50 | | 60 | | ns | | tas | Address Set-up Time | 0 | _ | 0 | | 0 | _ | ns | | twp | Write Pulse Width | 40 | — | 50 | | 60 | | ns | | twr | Write Recovery Time | 0 | _ | 0 | | 0 | _ | ns | | tow | Data Valid to End-of-Write | 20 | _ | 25 | | 30 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 20 | | 25 | | 30 | ns | | tDH | Data Hold Time <sup>(3)</sup> | 3 | _ | 3 | | 3 | | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | _ | 20 | | 25 | | 30 | ns | | tow | Output Active from End-of-Write (1,2,3) | 3 | — | 3 | | 3 | _ | ns | | twdd | Write Pulse to Data Delay <sup>(4)</sup> | _ | 70 | | 80 | | 90 | ns | | todo | Write Data Valid to Read Data Delay(4) | | 45 | | 55 | | 70 | ns | NOTES: - 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). - 2. This parameter is guaranteed by device characterization, but is not production tested. - 3. The specification for toh must be met by the device supplying write data to the RAM under all operating conditions. Although toh and tow values will vary over voltage and temperature, the actual toh will always be smaller than the actual tow. - 4. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read". - 5. 'X' in part number indicates power rating (SA or LA). 2720 tbl 10b # Timing Waveform of Write with Port-to-Port Read(1,2,3) #### NOTES: - 1. Write cycle parameters should be adhered to, in order to ensure proper writing. - 2. $\overline{CE}L = \overline{CE}R = VIL$ . $\overline{OE}$ "B" = VIL. - 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A". # Timing Waveform of Write Cycle No. 1, R/W Controlled Timing (1,5,8) #### NOTES: - 1. $\ \ R/\overline{W}$ or $\overline{CE}$ must be HIGH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of a $\overline{CE}$ =VIL and R/ $\overline{W}$ = VIL. - 3. two is measured from the earlier of $\overline{\text{CE}}$ or $R/\overline{W}$ going to VIH to the end-of-write cycle. - 4. During this period, the I/O pins are in the output state, and input signals must not be applied. - 5. If the $\overline{CE} = V_{\parallel}$ transition occurs simultaneously with or after the $R/\overline{W} = V_{\parallel}$ transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal ( $\overline{CE}$ or $R/\overline{W}$ ) is asserted last. - 7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 2). - 8. If $\overline{OE} = VIL$ during a $R/\overline{W}$ controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If $\overline{OE} = VIH$ during an $R/\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. # Timing Waveform of Write Cycle No. 2, **CE** Controlled Timing<sup>(1,4)</sup> #### NOTES: - 1. $R/\overline{W}$ or $\overline{CE}$ must be HIGH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of a $\overline{CE}$ =VIL and R/ $\overline{W}$ = VIL. - 3. twn is measured from the earlier of $\overline{CE}$ or $R/\overline{W}$ going HIGH to the end-of-write cycle. - 4. If the $\overline{\text{CE}}$ LOW transition occurs simultaneously with or after the $R/\overline{W}$ LOW transition, the outputs remain in the High-impedance state. - 5. Timing depends on which enable signal ( $\overline{\text{CE}}$ or $R/\overline{W}$ ) is asserted last. ### **Functional Description** The IDT7134 provides two ports with separate control, address, and I/O pins that permit independent access for reads or writes to any location in memory. These devices have an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ controls on-chip power down circuitry that permits the respective port to go into standby mode when not selected ( $\overline{\text{CE}}$ HIGH). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control ( $\overline{\text{OE}}$ ). In the read mode, the port's $\overline{\text{OE}}$ turns on the output drivers when set LOW. Non-contention READ/WRITE conditions are illustrated in Truth Table I. ### Truth Table I - Read/Write Control | Left or Right Port <sup>(1)</sup> | | | Port <sup>(1)</sup> | | |-----------------------------------|----|---|---------------------|------------------------------------------------------| | R/W | ĊĒ | E | D0-7 | Function | | Х | Н | Х | Z | Port Deselected and in Power-Down Mode, IsB2 or IsB4 | | Х | Н | Х | Z | CER = CEL = H, Power Down<br>Mode Isb1 or Isb3 | | L | L | Χ | DATAIN | Data on port written into memory | | Н | L | L | DATAout | Data in memory output on port | | Х | Χ | Н | Z | High impedance outputs | 2720 tbl 11 NOTE: <sup>1.</sup> $A_{0L} - A_{11L} \neq A_{0R} - A_{11R}$ <sup>&</sup>quot;H" = VIH, "L" = VIL, "X" = Don't Care, and "Z" = High Impedance ### Ordering Information #### NOTES: - 1. Contact your local sales office for industrial temp. range for other speeds, packages and powers. - Green parts available. For specific speeds, packages and powers contact your local sales office. LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice - PDN# SP-17-02 - $3. \quad \text{For "P", plastic DIP, when ordering green package the suffix is "PDG"}.$ ## Datasheet Document History | 03/25/99: | | Initiated datasheet document history | |-----------|-------------|-----------------------------------------------------------------------| | | | Converted to new format | | | | Cosmetic and typographical corrections | | | Pages 2 | Added additional notes to pin configurations | | 060/9/99: | | Changed drawing format | | 10/01/99: | | Added Industrial Temperature Ranges and removed corresponding notes | | 11/10/99: | | Replaced IDT logo | | 12/22/99: | Page 1 | Made corrections to drawing | | 03/03/00: | · · | Corrected block diagram and pin configurations | | | | Changed ±500mV to 0mV | | 01/12/00: | Pages 12 | Moved "Description to page 2 and adjusted page layout | | | Page 1 | Added "LA only)" to paragraph | | | Page 2 | Fixed P48-1 package description | | | Page 3 | Increased storage temperature parameters | | | · · | Clarified Taparameter | | | Page 4 | DC Electrical parameters-changed wording from "open" to "disabled" | | | Page 10 | Fixed Truth Table specification in "Functional Description" paragraph | | 01/17/06: | Page 1 | Added green availability to features | | | Page 11 | Added green indicator to ordering information | | | Page 1 & 11 | Replaced old IDT <sub>TM</sub> with new IDT <sub>TM</sub> logo | | 08/12/08: | Page 11 | Corrected typo in the ordering information | | | | | ## Datasheet Document History (con't.) 10/21/08: Page 11 Removed "IDT" from orderable part number 02/04/13: Page 1, 4, 6 & 8 Removed Military 25ns & Industrial 35ns speed grades from Features and corrected the headers of the DC Chars and AC Chars tables to indicate this change Page 11 Added T& R indicator to and removed Military 25ns & Industrial 35ns speed grades from the ordering information Page 2 Typo/correction 01/11/18: Product Discontinuation Notice - PDN# SP-17-02 Last time buy expires June 15, 2018 #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/