# 1Mx16 16Mb DRAM WITH EDO PAGE MODE

#### **MARCH 2020**

## FEATURES

- TTL compatible inputs and outputs; tristate I/O
- Refresh Interval:
  - Auto refresh Mode: 1,024 cycles /16 ms
  - RAS-Only, CAS-before-RAS (CBR), and Hidden
  - Self refresh Mode: 1,024 cycles /128 ms
- JEDEC standard pinout
- Single power supply: 3.3V ± 10%
- Byte Write and Byte Read operation via two CAS
- Industrial Temperature Range: -40°C to +85°C

## DESCRIPTION

The ISSI IS41LV16100D is a 1,048,576 x 16-bit highperformance CMOS Dynamic Random Access Memories. These devices offer a cycle access called Extended Data Out (EDO) Page Mode. EDO Page Mode allows 1,024 random accesses within a single row with access cycle time as short as 30 ns per 16-bit word. It is asynchronous, as it does not require a clock signal input to synchronize commands and I/O.

These features make the IS41LV16100D ideally suited for high-bandwidth graphics, digital signal processing, high-performance computing systems, and peripheral applications that run without a clock to synchronize with the DRAM.

The IS41LV16100D is packaged in a 400-mil 50/44 pin TSOP (Type II).

## KEY TIMING PARAMETERS

| Parameter                             | -50 | Unit |
|---------------------------------------|-----|------|
| Max. RAS Access Time (trac)           | 50  | ns   |
| Max. CAS Access Time (tcac)           | 14  | ns   |
| Max. Column Address Access Time (tAA) | 25  | ns   |
| Min. EDO Page Mode Cycle Time (tPc)   | 30  | ns   |
| Min. Read/Write Cycle Time (tRc)      | 85  | ns   |

Copyright © 2020 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized;

b.) the user assume all such risks; and

c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances



## **PIN CONFIGURATIONS**

50(44)-Pin TSOP (Type II)

| I/O0 🔲 2   | 43 🔟 I/O15 |
|------------|------------|
| I/O1 🔳 3   | 42 🔟 I/O14 |
| I/O2 🔲 4   | 41 🔟 I/O13 |
| I/O3 🎞 5   | 40 🔟 I/O12 |
| VDD 🎞 6    | 39 🔟 GND   |
| I/O4 🔲 7   | 38 🔟 I/O11 |
| I/O5 🔲 8   | 37 🔟 I/O10 |
| I/O6 🔲 9   | 36 🔲 1/O9  |
| I/O7 🎞 10  | 35 🛄 I/O8  |
| NC 🔲 11    | 34 🔲 NC    |
|            |            |
| NC 🎞 12    | 33 🔟 NC    |
| NC 🔲 13    | 32 🔲 LCAS  |
| WE 14      |            |
| RAS [[] 15 | 30 🔲 ÖE    |
| NC 16      | 29 🔲 A9    |
| NC 17      | 28 🔟 A8    |
| A0 🔲 18    | 27 🔲 A7    |
| A1 [] 19   | 26 🔟 A6    |
| A2 [] 20   | 25 🔟 A5    |
|            |            |
| VDD 1 22   | 23 🛄 GND   |
|            |            |

## **PIN DESCRIPTIONS**

| A0-A9   | Address Inputs              |
|---------|-----------------------------|
| I/O0-15 | Data Inputs/Outputs         |
| WE      | Write Enable                |
| ŌĒ      | Output Enable               |
| RAS     | Row Address Strobe          |
| UCAS    | Upper Column Address Strobe |
| LCAS    | Lower Column Address Strobe |
| Vdd     | Power                       |
| GND     | Ground                      |
| NC      | No Connection               |



## FUNCTIONAL BLOCK DIAGRAM





## **TRUTH TABLE<sup>(5)</sup>**

| Function                       |                             | RAS   | LCAS | UCAS | WE  | ŌĒ  | Address tr/tc | I/O                                    |
|--------------------------------|-----------------------------|-------|------|------|-----|-----|---------------|----------------------------------------|
| Standby                        |                             | Н     | Х    | Х    | Х   | Х   | Х             | High-Z                                 |
| Read: Word                     |                             | L     | L    | L    | Н   | L   | ROW/COL       | Dout                                   |
| Read: Lower Byte               |                             | L     | L    | Н    | Η   | L   | ROW/COL       | Lower Byte, Dout<br>Upper Byte, High-Z |
| Read: Upper Byte               |                             | L     | Н    | L    | Н   | L   | ROW/COL       | Lower Byte, High-Z<br>Upper Byte, Dout |
| Write: Word (Early Write       | te)                         | L     | L    | L    | L   | Х   | ROW/COL       | Din                                    |
| Write: Lower Byte (Ear         | ly Write)                   | L     | L    | Н    | L   | Х   | ROW/COL       | Lower Byte, Dıℕ<br>Upper Byte, High-Z  |
| Write: Upper Byte (Ear         | ly Write)                   | L     | Н    | L    | L   | Х   | ROW/COL       | Lower Byte, High-Z<br>Upper Byte, Din  |
| Read-Write <sup>(1,2)</sup>    |                             | L     | L    | L    | H→L | L→H | ROW/COL       | Dout, Din                              |
| EDO Page-Mode Read             | d <sup>(2)</sup> 1st Cycle: | L     | H→L  | H→L  | Н   | L   | ROW/COL       | Dout                                   |
|                                | 2nd Cycle:                  | L     | H→L  | H→L  | Н   | L   | NA/COL        | Dout                                   |
|                                | Any Cycle:                  | L     | L→H  | L→H  | Н   | L   | NA/NA         | Dout                                   |
| EDO Page-Mode Write            | e <sup>(1)</sup> 1st Cycle: | L     | H→L  | H→L  | L   | Х   | ROW/COL       | Din                                    |
|                                | 2nd Cycle:                  | L     | H→L  | H→L  | L   | Х   | NA/COL        | Din                                    |
| EDO Page-Mode <sup>(1,2)</sup> | 1st Cycle:                  | L     | H→L  | H→L  | H→L | L→H | ROW/COL       | Dout, Din                              |
| Read-Write                     | 2nd Cycle:                  | L     | H→L  | H→L  | H→L | L→H | NA/COL        | DOUT, DIN                              |
| Hidden Refresh                 | Read <sup>(2)</sup>         | L→H→L | L    | L    | Н   | L   | ROW/COL       | Dout                                   |
|                                | Write <sup>(1,3)</sup>      | L→H→L | L    | L    | L   | Х   | ROW/COL       | Dout                                   |
| RAS-Only Refresh               |                             | L     | Н    | Н    | Х   | Х   | ROW/NA        | High-Z                                 |
| CBR Refresh <sup>(4)</sup>     |                             | H→L   | L    | L    | Н   | Х   | Х             | High-Z                                 |

#### Notes:

These WRITE cycles may also be BYTE WRITE cycles (either LCAS or UCAS active).
These READ cycles may also be BYTE READ cycles (either LCAS or UCAS active).
EARLY WRITE only.

4. At least one of the two  $\overline{CAS}$  signals must be active ( $\overline{LCAS}$  or  $\overline{UCAS}$ ).

5. Commands valid only after proper initialization.

## **Functional Description**

The IS41LV16100D is a CMOS DRAM optimized for highspeed bandwidth, low power applications. During READ or WRITE cycles, each bit is uniquely addressed through the 16 address bits. These are entered ten bits (A0-A9) at time. The row address is latched by the Row Address Strobe (RAS). The column address is latched by the Column Address Strobe (CAS). RAS is used to latch the first nine bits and CAS is used to latch the latter nine bits.

The IS41LV16100D has two CAS controls, LCAS and UCAS. The LCAS and UCAS inputs internally generates a CAS signal functioning in an identical manner to the single CAS input on the other 1M x 16 DRAMs. The key difference is that each CAS controls its corresponding I/O tristate logic (in conjunction with OE and WE and RAS). LCAS controls I/O0 through I/O7 and UCAS controls I/O8 through I/O15.

The IS41LV16100D  $\overline{CAS}$  function is determined by the first  $\overline{CAS}$  ( $\overline{LCAS}$  or  $\overline{UCAS}$ ) transitioning LOW and the last transitioning back HIGH. The two  $\overline{CAS}$  controls give the IS41LV16100D BYTE READ and BYTE WRITE cycle capabilities.

## **Memory Cycle**

A memory cycle is initiated by bring  $\overline{RAS}$  LOW and it is terminated by returning both  $\overline{RAS}$  and  $\overline{CAS}$  HIGH. To ensures proper device operation and data integrity any memory cycle, once initiated, must not be ended or aborted before the minimum tras time has expired. A new cycle must not be initiated until the minimum precharge time trap, tcp has elapsed.

#### **Read Cycle**

A read cycle is initiated by the falling edge of  $\overline{CAS}$  or  $\overline{OE}$ , whichever occurs last, while holding  $\overline{WE}$  HIGH. The column address must be held for a minimum time specified by tAR. Data Out becomes valid only when tRAC, tAA, tCAC and tOEA are all satisfied. As a result, the access time is dependent on the timing relationships between these parameters.

## Write Cycle

A write cycle is initiated by the falling edge of  $\overline{CAS}$  and  $\overline{WE}$ , whichever occurs last. The input data must be valid at or before the falling edge of  $\overline{CAS}$  or  $\overline{WE}$ , whichever occurs first.

## **Auto Refresh Cycle**

To retain data, 1,024 refresh cycles are required in each 16 ms period. There are two ways to refresh the memory.

- 1. By clocking each of the 1,024 row addresses (A0 through A9) with RAS at least once every tREF max. Any read, write, read-modify-write or RAS-only cycle refreshes the addressed row.
- 2. Using a CAS-before-RAS refresh cycle. CAS-before-RAS refresh is activated by the falling edge of RAS, while holding CAS LOW. In CAS-before-RAS refresh cycle,



 $\overline{CAS}$ -before- $\overline{RAS}$  is a refresh-only mode and no data access or device selection is allowed. Thus, the output remains in the High-Z state during the cycle.

## Self Refresh Cycle

The Self Refresh allows the user a dynamic refresh, data retention mode at the extended refresh period of 128 ms. i.e., 125  $\mu$ s per row when using distributed CBR refreshes. The feature also allows the user the choice of a fully static, low power data retention mode. The optional Self Refresh feature is initiated by performing a CBR Refresh cycle and holding RAS LOW for the specified tRAS.

The Self Refresh mode is terminated by driving RAS HIGH for a minimum time of tRP. This delay allows for the completion of any internal refresh cycles that may be in process at the time of the RAS LOW-to-HIGH transition. If the DRAM controller uses a distributed refresh sequence, a burst refresh is not required upon exiting Self Refresh.

However, if the DRAM controller utilizes a RAS-only or burst refresh sequence, all 1,024 rows must be refreshed within the average internal refresh rate, prior to the resumption of normal operation.

## **Extended Data Out Page Mode**

EDO page mode operation permits all 1,024 columns within a selected row to be randomly accessed at a high data rate.

In EDO page mode read cycle, the data-out is held to the next  $\overline{CAS}$  cycle's falling edge, instead of the rising edge. For this reason, the valid data output time in EDO page mode is extended compared with the fast page mode. In the fast page mode, the valid data output time becomes shorter as the  $\overline{CAS}$  cycle time becomes shorter. Therefore, in EDO page mode, the timing margin in read cycle is larger than that of the fast page mode even if the  $\overline{CAS}$  cycle time becomes shorter.

In EDO page mode, due to the extended data function, the  $\overline{CAS}$  cycle time can be shorter than in the fast page mode if the timing margin is the same.

The EDO page mode allows both read and write operations during one RAS cycle, but the performance is equivalent to that of the fast page mode in that case.

#### Power-On

During Power-On,  $\overline{RAS}$ ,  $\overline{UCAS}$ ,  $\overline{LCAS}$ , and  $\overline{WE}$  must all track with V<sub>DD</sub> (HIGH) to avoid current surges, and allow initialization to continue. An initial pause of 200 µs is required followed by a minimum of eight initialization cycles (any combination of cycles containing a  $\overline{RAS}$  signal).





## **ABSOLUTE MAXIMUM RATINGS(1)**

| Symbol | Parameters                         | Rating       | Unit |
|--------|------------------------------------|--------------|------|
| Vт     | Voltage on Any Pin Relative to GND | -0.5 to +4.6 | V    |
| Vdd    | Supply Voltage                     | -0.5 to +4.6 | V    |
| Ιουτ   | Output Current                     | 50           | mA   |
| PD     | Power Dissipation                  | 1            | W    |
| Та     | Industrial Temperature             | -40 to +85   | °C   |
| Тѕтс   | Storage Temperature                | -55 to +125  | °C   |

#### Note:

 Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### RECOMMENDED OPERATING CONDITIONS (Voltages are referenced to GND.)

| Symbol | Parameter                 | Test Condition                   | Min. | Тур. | Max.      | Unit |
|--------|---------------------------|----------------------------------|------|------|-----------|------|
| Vdd    | Supply Voltage            |                                  | 3.0  | 3.3  | 3.6       | V    |
| VIH    | Input High Voltage        |                                  | 2.0  | _    | Vdd + 0.3 | V    |
| VIL    | Input Low Voltage         |                                  | -0.3 | _    | 0.8       | V    |
| lı∟    | Input Leakage Current     | Any input $0V \le V \le V \ge V$ | -5   |      | 5         | μA   |
|        |                           | Other inputs not under test = 0V |      |      |           |      |
| lio    | Output Leakage Current    | Output is disabled (Hi-Z)        | -5   |      | 5         | μA   |
|        |                           | $0V \leq V$ out $\leq V$ dd      |      |      |           |      |
| Vон    | Output High Voltage Level | Іон = -2.0 mA                    | 2.4  |      |           | V    |
| Vol    | Output Low Voltage Level  | IoL = 2.0 mA                     |      |      | 0.4       | V    |

#### CAPACITANCE<sup>(1,2)</sup>

| Symbol | Parameter                                                                                                       | Max. | Unit |
|--------|-----------------------------------------------------------------------------------------------------------------|------|------|
| CIN1   | Input Capacitance: A0-A9                                                                                        | 5    | pF   |
| CIN2   | Input Capacitance: $\overline{RAS}$ , $\overline{UCAS}$ , $\overline{LCAS}$ , $\overline{WE}$ , $\overline{OE}$ | 7    | pF   |
| Сю     | Data Input/Output Capacitance: I/O0-I/O15                                                                       | 7    | pF   |

1. Tested initially and after any design or process changes that may affect these parameters.

2. Test conditions:  $T_A = 25^{\circ}C$ , f = 1 MHz.

Notes:

## ELECTRICAL CHARACTERISTICS<sup>(1)</sup> (Recommended Operation Conditions unless otherwise noted.)

| Symbol | Parameter                            | Test Condition                                                                                         | Max. | Unit |
|--------|--------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|
| IDD1   | Stand-by Current: TTL                | $\overline{RAS}$ , $\overline{LCAS}$ , $\overline{UCAS} \ge V_{IH}$                                    | 2    | mA   |
| DD2    | Stand-by Current: CMOS               | $\overline{RAS}$ , $\overline{LCAS}$ , $\overline{UCAS} \ge V_{DD} - 0.2V$                             | 1    | mA   |
| IDD3   | Operating Current:                   | RAS, LCAS, UCAS,                                                                                       | 90   | mA   |
|        | Random Read/Write <sup>(2,3,4)</sup> | Address Cycling, trc = trc (min.)                                                                      |      |      |
|        | Average Power Supply Current         |                                                                                                        |      |      |
| DD4    | Operating Current:                   | $\overline{RAS} = V_{IL}, \overline{LCAS}, \overline{UCAS},$                                           | 30   | mA   |
|        | Fast Page Mode <sup>(2,3,4)</sup>    | Cycling tPc = tPc (min.)                                                                               |      |      |
|        | Average Power Supply Current         |                                                                                                        |      |      |
| DD5    | Refresh Current:                     | $\overline{\text{RAS}}$ Cycling, $\overline{\text{LCAS}}$ , $\overline{\text{UCAS}} \ge V_{\text{IH}}$ | 60   | mA   |
|        | RAS-Only <sup>(2,3)</sup>            | tRc = tRc (min.)                                                                                       |      |      |
|        | Average Power Supply Current         |                                                                                                        |      |      |
| DD6    | Refresh Current:                     | RAS, LCAS, UCAS Cycling                                                                                | 60   | mA   |
|        | CBR <sup>(2,3,5)</sup>               | trc = trc (min.)                                                                                       |      |      |
|        | Average Power Supply Current         |                                                                                                        |      |      |

Notes:

1. An initial pause of 200 µs is required after power-up followed by eight RAS refresh cycles (RAS-Only or CBR) before proper device operation is assured. The eight RAS cycles wake-up should be repeated any time the tREF refresh requirement is exceeded.

2. Dependent on cycle rates.

3. Specified values are obtained with minimum cycle time and the output open.

4. Column-address is changed once each EDO page cycle.

5. Enables on-chip refresh and address counters.



## AC CHARACTERISTICS<sup>(1,2,3,4,5,6)</sup>

### (Recommended Operating Conditions unless otherwise noted.)

|               | <b>-</b> .                                                            |      | 50   |      | 50   |       |
|---------------|-----------------------------------------------------------------------|------|------|------|------|-------|
| Symbol        | Parameter                                                             | Min. | Max. | Min. | Max. | Units |
| trc           | Random READ or WRITE Cycle Time                                       | 85   | _    | 110  |      | ns    |
| <b>t</b> RAC  | Access Time from RAS <sup>(6, 7)</sup>                                | _    | 50   |      | 60   | ns    |
| tcac          | Access Time from CAS <sup>(6, 8, 15)</sup>                            |      | 14   | _    | 15   | ns    |
| taa           | Access Time from Column-Address <sup>(6)</sup>                        | —    | 25   | —    | 30   | ns    |
| <b>t</b> ras  | RAS Pulse Width                                                       | 50   | 10K  | 60   | 10K  | ns    |
| trp           | RAS Precharge Time                                                    | 30   | _    | 40   |      | ns    |
| tcas          | CAS Pulse Width <sup>(26)</sup>                                       | 8    | 10K  | 10   | 10K  | ns    |
| tCP           | CAS Precharge Time <sup>(9, 25)</sup>                                 | 9    | —    | 10   | —    | ns    |
| tcsн          | CAS Hold Time (21)                                                    | 50   | —    | 60   |      | ns    |
| trcd          | RAS to CAS Delay Time <sup>(10, 20)</sup>                             | 12   | 37   | 20   | 45   | ns    |
| tasr          | Row-Address Setup Time                                                | 0    | —    | 0    | _    | ns    |
| <b>t</b> RAH  | Row-Address Hold Time                                                 | 8    | _    | 10   | _    | ns    |
| tasc          | Column-Address Setup Time <sup>(20)</sup>                             | 0    | _    | 0    |      | ns    |
| tсан          | Column-Address Hold Time <sup>(20)</sup>                              | 8    | _    | 10   |      | ns    |
| tar           | Column-Address Hold Time<br>(referenced to RAS)                       | 30   | —    | 40   | —    | ns    |
| trad          | RAS to Column-Address Delay Time(11)                                  | 14   | 25   | 15   | 30   | ns    |
| <b>t</b> RAL  | Column-Address to RAS Lead Time                                       | 25   | _    | 30   |      | ns    |
| <b>t</b> RPC  | RAS to CAS Precharge Time                                             | 5    | _    | 5    |      | ns    |
| trsн          | RAS Hold Time <sup>(27)</sup>                                         | 14   | _    | 15   |      | ns    |
| <b>t</b> RHCP | RAS Hold Time from CAS Precharge                                      | 37   | _    | 37   |      | ns    |
| tc∟z          | CAS to Output in Low-Z <sup>(15, 29)</sup>                            | 0    | _    | 0    |      | ns    |
| <b>t</b> CRP  | CAS to RAS Precharge Time <sup>(21)</sup>                             | 5    | _    | 5    | _    | ns    |
| top           | Output Disable Time <sup>(19, 28, 29)</sup>                           | 3    | 12   | 3    | 12   | ns    |
| toe/toea      | Output Enable Time <sup>(15, 16)</sup>                                | _    | 14   | _    | 15   | ns    |
| tоенс         | OE HIGH Hold Time from CAS HIGH                                       | 15   | _    | 15   | _    | ns    |
| toep          | OE HIGH Pulse Width                                                   | 10   | _    | 10   | _    | ns    |
| toes          | OE LOW to CAS HIGH Setup Time                                         | 5    | _    | 5    |      | ns    |
| trcs          | Read Command Setup Time <sup>(17, 20)</sup>                           | 0    | _    | 0    |      | ns    |
| trrн          | Read Command Hold Time<br>(referenced to RAS) <sup>(12)</sup>         | 0    | _    | 0    | —    | ns    |
| tвсн          | Read Command Hold Time<br>(referenced to CAS) <sup>(12, 17, 21)</sup> | 0    |      | 0    |      | ns    |
| twcн          | Write Command Hold Time <sup>(17, 27)</sup>                           | 8    | _    | 10   |      | ns    |
| twcr          | Write Command Hold Time<br>(referenced to RAS) <sup>(17)</sup>        | 40   | _    | 50   | _    | ns    |



## AC CHARACTERISTICS (Continued)(1,2,3,4,5,6)

(Recommended Operating Conditions unless otherwise noted.)

|               |                                                                           |      | 50   |      | 50   |       |
|---------------|---------------------------------------------------------------------------|------|------|------|------|-------|
| Symbol        | Parameter                                                                 | Min. | Max. | Min. | Max. | Units |
| twp           | Write Command Pulse Width <sup>(17)</sup>                                 | 8    | _    | 10   | —    | ns    |
| twpz          | WE Pulse Widths to Disable Outputs                                        | 10   | _    | 10   | _    | ns    |
| trwl          | Write Command to RAS Lead Time(17)                                        | 13   | _    | 15   | _    | ns    |
| tcw∟          | Write Command to CAS Lead Time <sup>(17, 21)</sup>                        | 8    | —    | 15   | _    | ns    |
| twcs          | Write Command Setup Time <sup>(14, 17, 20)</sup>                          | 0    | —    | 0    | —    | ns    |
| <b>t</b> DHR  | Data-in Hold Time (referenced to $\overline{RAS}$ )                       | 39   | —    | 40   | —    | ns    |
| tach          | Column-Address Setup Time to CAS precharge during WRITE cycle             | 15   | —    | 15   | —    | ns    |
| tоен          | OE Hold Time from WE during<br>READ-MODIFY-WRITE cycle <sup>(18)</sup>    | 14   | _    | 15   | _    | ns    |
| tos           | Data-In Setup Time <sup>(15, 22)</sup>                                    | 0    |      | 0    |      | ns    |
| tон           | Data-In Hold Time <sup>(15, 22)</sup>                                     | 8    | _    | 15   |      | ns    |
| trwc          | READ-MODIFY-WRITE Cycle Time                                              | 110  | _    | 155  | _    | ns    |
| trwd          | RAS to WE Delay Time during<br>READ-MODIFY-WRITE Cycle <sup>(14)</sup>    | 65   | _    | 85   | _    | ns    |
| tcwp          | CAS to WE Delay Time <sup>(14, 20)</sup>                                  | 26   | _    | 40   | _    | ns    |
| tawd          | Column-Address to WE Delay Time(14)                                       | 40   | _    | 55   | _    | ns    |
| <b>t</b> PC   | EDO Page Mode READ or WRITE<br>Cycle Time <sup>(24)</sup>                 | 30   | _    | 40   | _    | ns    |
| <b>t</b> RASP | RAS Pulse Width in EDO Page Mode                                          | 50   | 100K | 60   | 100K | ns    |
| <b>t</b> CPA  | Access Time from CAS Precharge <sup>(15)</sup>                            |      | 30   | _    | 35   | ns    |
| <b>t</b> PRWC | EDO Page Mode READ-WRITE<br>Cycle Time <sup>(24)</sup>                    | 56   | _    | 56   | _    | ns    |
| tсон          | Data Output Hold after CAS LOW                                            | 5    | _    | 5    | _    | ns    |
| toff          | Output Buffer Turn-Off Delay from<br>CAS or RAS <sup>(13,15,19, 29)</sup> | 3    | 12   | 3    | 15   | ns    |
| twнz          | Output Disable Delay from WE                                              | 3    | 10   | 3    | 15   | ns    |
| tсьсн         | Last CAS going LOW to First CAS returning HIGH <sup>(23)</sup>            | 10   | _    | 10   | _    | ns    |
| tcsr          | CAS Setup Time (CBR REFRESH) <sup>(30, 20)</sup>                          | 5    | _    | 5    | _    | ns    |
| tсня          | CAS Hold Time (CBR REFRESH) <sup>(30, 21)</sup>                           | 8    | _    | 10   |      | ns    |
| tord          | OE Setup Time prior to RAS during<br>HIDDEN REFRESH Cycle                 | 0    | _    | 0    | _    | ns    |
| twrp          | WE Setup Time (CBR Refresh)                                               | 5    | _    | 5    | _    | ns    |
| twrn          | WE Hold Time (CBR Refresh)                                                | 8    | _    | 10   | _    | ns    |
| tref          | Auto Refresh Period (1,024 Cycles)                                        |      | 16   |      | 16   | ms    |
| <b>t</b> REF  | Self Refresh Period (1,024 Cycles)                                        |      | 128  |      | 128  | ms    |
| tτ            | Transition Time (Rise or Fall) <sup>(2, 3)</sup>                          | 1    | 50   | 1    | 50   | ns    |

Note:

The -60 timing parameters are shown for reference only. The -50 speed option supports 50ns and 60ns timing specifications.



## AC TEST CONDITIONS

Output load: One TTL Load and 50 pF

Input timing reference levels: VIH = 2.0V, VIL = 0.8V

Output timing reference levels: VOH = 2.4V, VOL = 0.4V

#### Notes:

- 1. An initial pause of 200 µs is required after power-up followed by eight RAS refresh cycle (RAS-Only or CBR) before proper device operation is assured. The eight RAS cycles wake-up should be repeated any time the tREF refresh requirement is exceeded.
- 2. VIH (MIN) and VIL (MAX) are reference levels for measuring timing of input signals. Transition times, are measured between VIH and VIL (or between VIL and VIH) and assume to be 1 ns for all inputs.
- 3. In addition to meeting the transition rate specification, all input signals must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner.
- 4. If  $\overline{CAS}$  and  $\overline{RAS} = V_{IH}$ , data output is High-Z.
- 5. If  $\overline{CAS} = V_{IL}$ , data output may contain data from the last valid READ cycle.
- 6. Measured with a load equivalent to one TTL gate and 50 pF.
- 7. Assumes that tRCD ≤ tRCD (MAX). If tRCD is greater than the maximum recommended value shown in this table, tRAC will increase by the amount that tRCD exceeds the value shown.
- 8. Assumes that tRCD  $\leq$  tRCD (MAX).
- 9. If CAS is LOW at the falling edge of RAS, data out will be maintained from the previous cycle. To initiate a new cycle and clear the data output buffer, CAS and RAS must be pulsed for tcp.
- 10. Operation with the tRCD (MAX) limit ensures that tRAC (MAX) can be met. tRCD (MAX) is specified as a reference point only; if tRCD is greater than the specified tRCD (MAX) limit, access time is controlled exclusively by tCAC.
- 11. Operation within the trad (MAX) limit ensures that trcd (MAX) can be met. trad (MAX) is specified as a reference point only; if trad is greater than the specified tRAD (MAX) limit, access time is controlled exclusively by tAA.
- 12. Either tRCH or tRRH must be satisfied for a READ cycle.
- 13. toFF (MAX) defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL.
- 14. twcs, trwd, tawd and tcwd are restrictive operating parameters in LATE WRITE and READ-MODIFY-WRITE cycle only. If twcs ≤ twcs (MIN), the cycle is an EARLY WRITE cycle and the data output will remain open circuit throughout the entire cycle. If tRWD < tRWD (MIN), tawb ≤ tawb (MIN) and tcwb ≤ tcwb (MIN), the cycle is a READ-WRITE cycle and the data output will contain data read from the selected cell. If neither of the above conditions is met, the state of I/O (at access time and until CAS and RAS or OE go back to VIH) is indeterminate. OE held HIGH and WE taken LOW after CAS goes LOW result in a LATE WRITE (OE-controlled) cycle.
- 15. Output parameter (I/O) is referenced to corresponding CAS input, I/O0-I/O7 by LCAS and I/O8-I/O15 by UCAS.
- 16. During a READ cycle, if OE is LOW then taken HIGH before CAS goes HIGH, I/O goes open. If OE is tied permanently LOW, a LATE WRITE or READ-MODIFY-WRITE is not possible.
- 17. Write command is defined as  $\overline{WE}$  going low.
- 18. LATE WRITE and READ-MODIFY-WRITE cycles must have both top and tOEH met (OE HIGH during WRITE cycle) in order to ensure that the output buffers will be open during the WRITE cycle. The I/Os will provide the previously written data if CAS remains LOW and OE is taken back to LOW after tOEH is met.
- 19. The I/Os are in open during READ cycles once top or topp occur.
- 20. The first  $\chi \overline{CAS}$  edge to transition LOW.
- 21. The last  $\chi \overline{CAS}$  edge to transition HIGH.
- 22. These parameters are referenced to CAS leading edge in EARLY WRITE cycles and WE leading edge in LATE WRITE or READ-MODIFY-WRITE cycles.
- 23. Last falling  $\chi CAS$  edge to first rising  $\chi CAS$  edge. 24. Last rising  $\chi CAS$  edge to next cycle's last rising  $\chi CAS$  edge.
- 25. Last rising  $\chi \overline{CAS}$  edge to first falling  $\chi \overline{CAS}$  edge.
- 26. Each χCAS must meet minimum pulse width.
- 27. Last  $\gamma CAS$  to go LOW.
- 28. I/Os controlled, regardless UCAS and LCAS.
- 29. The 3 ns minimum is a parameter guaranteed by design.
- 30. Enables on-chip refresh and address counters.



## **READ CYCLE**



#### Note:

1. toff is referenced from rising edge of  $\overline{\text{RAS}}$  or  $\overline{\text{CAS}},$  whichever occurs last.



## EARLY WRITE CYCLE (OE = DON'T CARE)





## **READ WRITE CYCLE** (LATE WRITE and READ-MODIFY-WRITE Cycles)





## EDO-PAGE-MODE READ CYCLE



Note:

1. tPc can be measured from falling edge of CAS to falling edge of CAS, or from rising edge of CAS to rising edge of CAS. Both measurements must meet the tPc specifications.



## EDO-PAGE-MODE EARLY-WRITE CYCLE







## EDO-PAGE-MODE READ-WRITE CYCLE (LATE WRITE and READ-MODIFY WRITE Cycles)

Note:

1. tPc can be measured from falling edge of CAS to falling edge of CAS, or from rising edge of CAS to rising edge of CAS. Both measurements must meet the tPc specifications.



## EDO-PAGE-MODE READ-EARLY-WRITE CYCLE (Pseudo READ-MODIFY WRITE)





## **AC WAVEFORMS**

**READ CYCLE** (With WE-Controlled Disable)



## RAS-ONLY REFRESH CYCLE (OE, WE = DON'T CARE)





## CBR **REFRESH CYCLE** (Addresses; $\overline{OE}$ = DON'T CARE)



## **HIDDEN REFRESH CYCLE**<sup>(1)</sup> ( $\overline{WE}$ = HIGH; $\overline{OE}$ = LOW)



#### Notes:

- 1. A Hidden Refresh may also be performed after a Write Cycle. In this case,  $\overline{WE} = LOW$  and  $\overline{OE} = HIGH$ .
- 2. toff is referenced from rising edge of  $\overline{RAS}$  or  $\overline{CAS}$ , whichever occurs last.



## **ORDERING INFORMATION :**

## Industrial Range: -40°C to +85°C

| Speed (ns) | Order Part No.     | Package                           |
|------------|--------------------|-----------------------------------|
| 50         | IS41LV16100D-50TLI | 400-mil TSOP (Type II), Lead-free |

Note:

The -50 speed option supports 50ns and 60ns timing specifications.



