### ISL84684 Ultra Low ON-Resistance, Low Voltage, Single Supply, Dual SPDT Analog Switch FN6088 Rev 5.00 July 31, 2007 The Intersil ISL84684 device is a low ON-resistance, low voltage, bidirectional, dual single-pole/double-throw (SPDT) analog switch designed to operate from a single +1.65V to +3.6V supply. Targeted applications include battery powered equipment that benefits from low $r_{ON}$ (0.35 $\Omega$ ) and fast switching speeds ( $t_{ON}$ = 50ns, $t_{OFF}$ = 27ns). The digital logic input is 1.8V logic-compatible when using a single +3V supply. Cell phones, for example, often face ASIC functionality limitations. The number of analog input or GPIO pins may be limited and digital geometries are not well suited to analog switch performance. This part may be used to "mux-in" additional functionality while reducing ASIC design risk. The ISL84684 is offered in small form factor packages, alleviating board space limitations. The ISL84684 is a committed dual single-pole/double-throw (SPDT) that consists of two normally open (NO) and two normally (NC) switches. This configuration can be used as a dual 2-to-1 multiplexer. The ISL84684 is pin compatible with the MAX4684 and MAX4685. **TABLE 1. FEATURES AT A GLANCE** | | ISL84684 | | | | |----------------------------------------|--------------------------------|--|--|--| | Number of Switches | 2 | | | | | sw | SPDT or 2-1 MUX | | | | | 3V r <sub>ON</sub> | 0.35Ω | | | | | 3V t <sub>ON</sub> /t <sub>OFF</sub> | 50ns/27ns | | | | | 1.8V r <sub>ON</sub> | 0.55Ω | | | | | 1.8V t <sub>ON</sub> /t <sub>OFF</sub> | 70ns/54ns | | | | | Packages | 10 Ld 3x3 Thin DFN, 10 Ld MSOP | | | | #### Related Literature - Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" - Application Note AN557 "Recommended Test Procedures for Analog Switches" #### **Features** | • | Drop in | Replacement for | r the | MAX4684 | and MAX | <b>&lt;4685</b> | |---|---------|-----------------|-------|---------|---------|-----------------| |---|---------|-----------------|-------|---------|---------|-----------------| | • | ON-Resistance (r <sub>ON</sub> ) | |---|----------------------------------------------| | | - V+ = +3.0V | | | - V+ = +1.8V | | • | r <sub>ON</sub> Matching Between Channels | | • | $r_{\mbox{ON}}$ Flatness Across Signal Range | | • | Single Supply Operation +1.65V to +3.6V | | • | Low Power Consumption (PD)<0.2 $\mu$ W | | • | Fast Switching Action (V+ = +3.0V) | | | - t <sub>ON</sub> | | | - t <sub>OFF</sub> | | • | ESD HBM Rating >8kV | - · Guaranteed Break-Before-Make - 1.8V Logic Compatible (+3V supply) - Available in 10 Ld 3x3 TDFN and 10 Ld MSOP - · Pb-Free Plus Anneal Available (RoHS Compliant) # **Applications** - · Battery powered, Handheld, and Portable Equipment - Cellular/mobile Phones - Pagers - Laptops, Notebooks, Palmtops - · Portable Test and Measurement - · Medical Equipment - · Audio and Video Switching ### Pinout (Note 1) ISL84684 (10 LD TDFN, MSOP) TOP VIEW #### NOTE: 1. Switches Shown for Logic "0" Input. ### Truth Table | LOGIC | PIN NC1 and NC2 | PIN NO1 and NO2 | |-------|-----------------|-----------------| | 0 | ON | OFF | | 1 | OFF | ON | NOTE: Logic "0" ≤0.5V. Logic "1" ≥1.4V with a 3V supply. # Pin Descriptions | PIN | FUNCTION | |-----|---------------------------------------------| | V+ | System Power Supply Input (+1.65V to +3.6V) | | GND | Ground Connection | | IN | Digital Control Input | | COM | Analog Switch Common Pin | | NO | Analog Switch Normally Open Pin | | NC | Analog Switch Normally Closed Pin | ## **Ordering Information** | PART<br>NUMBER | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG.<br># | |--------------------------|-----------------|------------------------|----------------------------------------------|-------------------| | ISL84684IIZ-T* | 684Z | -40 to +85 | 10 Ball WLCSP | W4x3.10A | | ISL84684IR | 684 | -40 to +85 | 10 Ld 3x3 TDFN | L10.3x3A | | ISL84684IR-T* | 684 | -40 to +85 | 10 Ld 3x3 TDFN<br>Tape and Reel | L10.3x3A | | ISL84684IU | 4684 | -40 to +85 | 10 Ld MSOP | M10.118 | | ISL84684IU-T* | 4684 | -40 to +85 | 10 Ld MSOP<br>Tape and Reel | M10.118 | | ISL84684IRZ<br>(Note) | 684Z | -40 to +85 | 10 Ld 3x3 TDFN<br>(Pb-free) | L10.3x3A | | ISL84684IRZ-T*<br>(Note) | 684Z | -40 to +85 | 10 Ld 3x3 TDFN<br>Tape and Reel<br>(Pb-free) | L10.3x3A | | ISL84684IUZ<br>(Note) | 4684Z | -40 to +85 | 10 Ld MSOP<br>(Pb-free) | M10.118 | | ISL84684IUZ-T*<br>(Note) | 4684Z | -40 to +85 | 10 Ld MSOP<br>Tape and Reel<br>(Pb-free) | M10.118 | <sup>\*</sup>Please refer to TB347 for details on reel specifications. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### **Absolute Maximum Ratings** Thermal Information V+ to GND . . . . . -0.5 to 5.5V Thermal Resistance (Typical) θ<sub>JA</sub> (°C/W) Input Voltages 10 Ld 3x3 TDFN Package (Note 3) . . . . . . . . . . . . 110 NO, NC, IN (Note 2).....-0.5 to ((V+) + 0.5V) **Output Voltages** Maximum Junction Temperature (Plastic Package). . . . . . +150°C COM (Note 2).....-0.5 to ((V+) + 0.5V) Maximum Storage Temperature Range . . . . . . . -65°C to +150°C Continuous Current NO, NC, or COM . . . . . . . . . . . ±300mA Pb-free reflow profile . . . . . . . . . . . . . . . . . see link below Peak Current NO, NC, or COM http://www.intersil.com/pbfree/Pb-FreeReflow.asp (Pulsed 1ms, 10% Duty Cycle, Max) . . . . . . . . . . . . ±500mA **ESD Rating Operating Conditions** Temperature Range . . . . . . . . . . . . . . . . -40°C to +85°C Charged Device Model......1.4kV CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 2. Signals on NC, NO, IN, or COM exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings. - 3. $\theta_{JA}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. #### **Electrical Specifications - 3V Supply** Test Conditions: V+ = +2.7V to +3.3V, GND = 0V, $V_{INH}$ = 1.4V, $V_{INL}$ = 0.4V (Note 4), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN (Notes 5, 6) | TYP | MAX<br>(Notes 5, 6) | UNITS | |-------------------------------------------------|--------------------------------------------------------------------------------------------|--------------|------------------|-------|---------------------|-------| | ANALOG SWITCH CHARACTERI | STICS | | | | " | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON Resistance, r <sub>ON</sub> | V+ = 2.7V, $I_{COM}$ = 100mA, $V_{NO}$ or $V_{NC}$ = 0V to V+, | | - | 0.35 | 0.5 | Ω | | | (See Figure 5) | Full | - | - | 0.7 | Ω | | r <sub>ON</sub> Matching Between Channels, | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = Voltage$ at | 25 | - | 0.055 | 0.07 | Ω | | $\Delta r_{ON}$ | max r <sub>ON</sub> , (Note 8) | Full | - | - | 0.08 | Ω | | r <sub>ON</sub> Flatness, r <sub>FLAT(ON)</sub> | V+ = 2.7V, $I_{COM}$ = 100mA, $V_{NO}$ or $V_{NC}$ = 0V to V+, | 25 | - | 0.03 | 0.15 | Ω | | | (Note 7) | Full | - | - | 0.15 | Ω | | NO or NC OFF Leakage Current, | V+ = 3.3V, V <sub>COM</sub> = 0.3V, 3V, V <sub>NO</sub> or V <sub>NC</sub> = 3V, 0.3V | 25 | -4 | - | 4 | nA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | | | -40 | - | 40 | nA | | COM ON Leakage Current, | $V_{+} = 3.3V$ , $V_{COM} = 0.3V$ , 3V, or $V_{NO}$ or $V_{NC} = 0.3V$ , | 25 | -5 | - | 5 | nA | | ICOM(ON) | 3V, or Floating | | -60 | - | 60 | nA | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V+ = 2.7V$ , $V_{NO}$ or $V_{NC} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | | - | 50 | - | ns | | | (See Figure 1) | Full | - | 60 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | V+ = 2.7V, $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF, (See Figure 1) | 25 | - | 27 | - | ns | | | | Full | - | 35 | - | ns | | Break-Before-Make Time Delay, t <sub>D</sub> | V+ = 3.3V, $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF, (See Figure 3) | Full | - | 9 | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (See Figure 2) | 25 | - | 94 | - | рC | | OFF Isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ , (See Figure 4) | 25 | - | 62 | - | dB | | Crosstalk (Channel-to-Channel) | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ , (See Figure 6) | 25 | - | -85 | - | dB | | Total Harmonic Distortion | f = 20Hz to 20kHz, $V_{COM}$ = $2V_{P-P}$ , $R_L$ = $600\Omega$ | 25 | - | 0.005 | - | % | | NO or NC OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V, (See Figure 7) | 25 | - | 65 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V, (See Figure 7) | 25 | - | 181 | - | pF | #### **Electrical Specifications - 3V Supply** Test Conditions: V+ = +2.7V to +3.3V, GND = 0V, $V_{INH}$ = 1.4V, $V_{INL}$ = 0.4V (Note 4), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 5, 6) | TYP | MAX<br>(Notes 5, 6) | UNITS | |----------------------------------------------------|----------------------------------------|--------------|---------------------|-----|---------------------|-------| | POWER SUPPLY CHARACTERIS | | | | | | | | Power Supply Range | | Full | 1.65 | - | 3.6 | V | | Positive Supply Current, I+ | V+ = +3.6V, V <sub>IN</sub> = 0V or V+ | 25 | - | - | 40 | nA | | | | Full | - | - | 750 | nA | | DIGITAL INPUT CHARACTERIST | ics | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.4 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 1.4 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 3.3V, V <sub>IN</sub> = 0V or V+ | Full | -0.5 | - | 0.5 | μА | ### **Electrical Specifications - 1.8V Supply** Test Conditions: V+ = +1.65V to +2V, GND = 0V, $V_{INH}$ = 1.0V, $V_{INL}$ = 0.4V (Note 4), Unless Otherwise Specified | | | TEMP | MIN | | MAX | | |----------------------------------------------------|-------------------------------------------------------------------------------------------|------|--------------|------|--------------|-------| | PARAMETER | TEST CONDITIONS | (°C) | (Notes 5, 6) | TYP | (Notes 5, 6) | UNITS | | ANALOG SWITCH CHARACTERIS | STICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON-Resistance, r <sub>ON</sub> | V+ = 1.65V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = 0V to V+, | 25 | - | 0.55 | - | Ω | | | (See Figure 5) | Full | - | 0.6 | - | Ω | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V+ = 1.65V$ , $V_{NO}$ or $V_{NC} = 1.0V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 70 | - | ns | | | (See Figure 1) | Full | - | 80 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V+ = 1.65V$ , $V_{NO}$ or $V_{NC} = 1.0V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 54 | - | ns | | | (See Figure 1) | Full | - | 65 | - | ns | | Break-Before-Make Time Delay, t <sub>D</sub> | V+ = 2.0V, $V_{NO}$ or $V_{NC}$ = 1.0V, $R_L$ =50 $\Omega$ , $C_L$ = 35pF, (See Figure 3) | Full | - | 10 | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (See Figure 2) | 25 | - | 42 | - | рС | | OFF Isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ , (See Figure 4) | 25 | - | 68 | - | dB | | Crosstalk (Channel-to-Channel) | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ , (See Figure 6) | 25 | - | -95 | - | dB | | NO or NC OFF Capacitance, COFF | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ , (See Figure 7) | 25 | - | 70 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ , (See Figure 7) | 25 | - | 186 | - | pF | | DIGITAL INPUT CHARACTERISTI | cs | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.4 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 1.0 | - | | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 2.0V, V <sub>IN</sub> = 0V or V+ (See Note 9) | Full | -0.5 | - | 0.5 | μА | ### NOTES: - 4. $V_{IN}$ = input voltage to perform proper function. - 5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 6. Parts are 100% tested at +25°C. Over-temperature limits established by characterization and are not production tested. - 7. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range. - 8. r<sub>ON</sub> matching between channels is calculated by subtracting the channel with the highest max r<sub>ON</sub> value from the channel with lowest max r<sub>ON</sub> value, between NC1 and NC2 or between NO1 and NO2. - 9. Limits established by characterization and are not production tested. ### Test Circuits and Waveforms Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for all switches. CL includes fixture and stray capacitance. $V_{OUT} = V_{(NO \text{ or NC})} \frac{R_L}{R_L + r_{ON}}$ FIGURE 1B. TEST CIRCUIT СОМ LOGIC IN FIGURE 1A. MEASUREMENT POINTS FIGURE 1. SWITCHING TIMES **SWITCH** ∆V<sub>OUT</sub> OUTPUT $v_{\text{OUT}}$ LOGIC INPUT ON ON OFF 0٧ $Q = \Delta V_{OUT} \times C_{L}$ FIGURE 2A. MEASUREMENT POINTS $V_{\mathsf{G}}$ $\mathsf{R}_{\mathsf{G}}$ Repeat test for all switches. FIGURE 2B. TEST CIRCUIT NO or NC GND FIGURE 2. CHARGE INJECTION Repeat test for all switches. C<sub>I</sub> includes fixture and stray capacitance. FIGURE 3B. TEST CIRCUIT FIGURE 3. BREAK-BEFORE-MAKE TIME $\mathbf{v}_{\text{out}}$ $C_L$ # Test Circuits and Waveforms (Continued) Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches. FIGURE 4. OFF ISOLATION TEST CIRCUIT Signal direction through switch is reversed; worst case values are recorded. Repeat test for all switches. FIGURE 6. CROSSTALK TEST CIRCUIT ## **Detailed Description** The ISL84684 is a bidirectional, dual single pole/double throw (SPDT) analog switch that offers precise switching capability from a single 1.65V to 3.6V supply with low ON-resistance (0.35 $\Omega$ ) and high speed operation (toN = 50ns, toFF = 27ns). The device is especially well suited for portable battery powered equipment due to its low operating supply voltage (1.65V), low power consumption (2.7 $\mu$ W max), low leakage currents (60nA max), and its tiny TDFN and MSOP packages. The ultra low ON-resistance and roN flatness provide very low insertion loss and distortion to applications that require signal reproduction. ### External V+ Series Resistor For improved ESD and latch-up immunity, Intersil recommends adding a $100\Omega$ resistor in series with the V+ power supply pin of the ISL84684 IC (see Figure 8). Repeat test for all switches. FIGURE 5. ron TEST CIRCUIT Repeat test for all switches. FIGURE 7. CAPACITANCE TEST CIRCUIT FIGURE 8. V+ SERIES RESISTOR FOR ENHANCED ESD AND LATCH-UP IMMUNITY During an overvoltage transient event, such as occurs during system level IEC 61000 ESD testing, substrate currents can be generated in the IC that can trigger parasitic SCR structures to turn ON, creating a low impedance path from the V+ power supply to ground. This will result in a significant amount of current flow in the IC which can potentially create a latch-up state or permanently damage the IC. The external V+ resistor limits the current during this over-stress situation and has been found to prevent latch-up or destructive damage for many overvoltage transient events. Under normal operation, the sub-microamp $I_{DD}$ current of the IC produces an insignificant voltage drop across the $100\Omega$ series resistor resulting in no impact to switch operation or performance. #### Supply Sequencing and Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (see Figure 9). To prevent forward biasing these diodes, V+ must be applied before any input signals and the input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then precautions must be implemented to prohibit the current and voltage at the logic pin and signal pins from exceeding the maximum ratings of the switch. The following two methods can be used to provide additional protection to limit the current in the event that the voltage at a signal pin or logic pin goes below ground or above the V+ rail. Logic inputs can easily be protected by adding a $1k\Omega$ resistor in series with the input (see Figure 9). The resistor limits the input current below the threshold that produces permanent damage and the sub-microamp input current produces an insignificant voltage drop during normal operation. This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $r_{ON}$ switch. Connecting Schottky diodes to the signal pins as shown in Figure 9 will shunt the fault current to the supply or to ground thereby protecting the switch. These Schottky diodes must be sized to handle the expected fault current. FIGURE 9. OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL84684 construction is typical of most single supply CMOS analog switches, in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 4V maximum supply voltage, the ISL84684 5.5V maximum supply voltage provides plenty of room for the 10% tolerance of 4.3V supplies, as well as room for overshoot and noise spikes. The minimum recommended supply voltage is 1.65V. It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the "Electrical Specification" tables on page 2 and "Typical Performance Curves" on page 9 for details. V+ and GND also power the internal logic and level shiftiers. The level shiftiers convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals. This family of switches cannot be operated with bipolar supplies because the input switching point becomes negative in this configuration. #### Logic-Level Thresholds This switch family is 1.8V CMOS compatible (0.5V and 1.4V) over a supply range of 2.7V to 4.5V (see Figure 18). At 2.7V, the $V_{\text{IL}}$ level is about 0.53V. This is still above the 1.8V CMOS guaranteed low output minimum level of 0.5V, but noise margin is reduced. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. #### High-Frequency Performance In $50\Omega$ systems, the ISL84684 has a -3dB bandwidth of 120MHz (see Figure 19). The frequency response is very consistent over a wide V+ range and for varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off isolation is the resistance to this feedthrough, while crosstalk indicates the amount of feedthrough from one switch to another. Figure 20 details the high off Isolation and crosstalk rejection provided by this part. At 100kHz, off isolation is about 62dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease off isolation and crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance. #### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND. Virtually all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND. # Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified FIGURE 10. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE FIGURE 11. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 14. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 15. CHARGE INJECTION vs SWITCH VOLTAGE # Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified (Continued) FIGURE 16. TURN-OFF TIME vs SUPPLY VOLTAGE FIGURE 17. TURN-ON TIME vs SUPPLY VOLTAGE FIGURE 18. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE **FIGURE 19. FREQUENCY RESPONSE** FIGURE 20. CROSSTALK AND OFF ISOLATION #### Die Characteristics ### SUBSTRATE POTENTIAL (POWERED UP): GND (QFN Paddle Connection: Tie to GND or Float) #### TRANSISTOR COUNT: 114 #### PROCESS: Submicron CMOS # Wafer Level Chip Scale Package (WLCSP) **BOTTOM VIEW** ### W4x3.10A 4X3 ARRAY 10 BALL WAFER LEVEL CHIP SCALE PACKAGE | SYMBOL | MILLIMETERS | NOTES | |--------|------------------|-------| | A | 0.64 +0.05 -0.10 | - | | A1 | 0.29 ±0.02 | - | | A2 | 0.35 REF. | - | | b | θ 0.37 ±0.03 | - | | bb | θ 0.30 REF. | - | | D | 1.50 ±0.05 | - | | D1 | 1.00 BASIC | - | | E | 2.00 ±0.05 | - | | E1 | 1.50 BASIC | - | | е | 0.50 BASIC | - | | SD | 0.00 BASIC | - | | SE | 0.25 BASIC | - | | N | 10 | 3 | Rev. 1 10/05 #### NOTES: - 1. Dimensions are in Millimeters. - 2. Dimensioning and tolerancing conform to ASME 14.5M-1994. - 3. Symbol "N" is the actual number of solder balls. © Copyright Intersil Americas LLC 2004-2007. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> # Thin Dual Flat No-Lead Plastic Package (TDFN) L10.3x3A 10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE | | ı | | | | |--------|----------------|---------------|------|-------| | SYMBOL | MIN | NOMINAL | MAX | NOTES | | А | 0.70 | 0.75 | 0.80 | - | | A1 | - | - | 0.05 | - | | А3 | | 0.20 REF | | - | | b | 0.20 | 0.25 | 0.30 | 5, 8 | | D | 2.95 | 2.95 3.0 3.05 | | - | | D2 | 2.25 | 2.30 | 2.35 | 7, 8 | | E | 2.95 | 3.0 | 3.05 | - | | E2 | 1.45 | 1.50 | 1.55 | 7, 8 | | е | | 0.50 BSC | | - | | k | 0.25 | - | - | - | | L | 0.25 0.30 0.35 | | | 8 | | N | | 2 | | | | Nd | | 3 | | | Rev. 3 3/06 #### NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd refers to the number of terminals on D. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Compliant to JEDEC MO-229-WEED-3 except for D2 dimensions. # Mini Small Outline Plastic Packages (MSOP) #### NOTES: - These package dimensions are within allowable dimensions of JEDEC MO-187BA. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. - Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H- Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. - 5. Formed leads shall be planar with respect to one another within 0.10mm (.004) at seating Plane. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). - 10. Datums -A and -B to be determined at Datum plane - Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only # M10.118 (JEDEC MO-187BA) 10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE | | INC | HES | MILLIN | | | |--------|----------------|-----------------|----------------|-----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.037 | 0.043 | 0.94 | 1.10 | - | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | - | | A2 | 0.030 | 0.037 | 0.75 | 0.95 | - | | b | 0.007 | 0.011 | 0.18 | 0.27 | 9 | | С | 0.004 | 0.008 | 0.09 | 0.20 | - | | D | 0.116 | 0.120 | 2.95 | 3.05 | 3 | | E1 | 0.116 | 0.120 | 2.95 | 3.05 | 4 | | е | 0.020 | BSC | 0.50 BSC | | - | | Е | 0.187 | 0.199 | 4.75 | 5.05 | - | | L | 0.016 | 0.028 | 0.40 | 0.70 | 6 | | L1 | 0.037 | 0.037 REF | | REF | - | | N | 1 | 0 | 1 | 0 | 7 | | R | 0.003 | - | 0.07 | - | - | | R1 | 0.003 | - | 0.07 | - | - | | θ | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | - | | α | 0° | 6 <sup>0</sup> | 0° | 6 <sup>0</sup> | - | Rev. 0 12/02