**♦ FEATURES** - High accuracy, less than 0.1% error over a dynamic range of 3000:1 - High stability, less than 0.1% error in the output frequency fluctuation - Measure the active power in the positive orientation and negative orientation, transform to fast pulse output(CF) - Provide two current input for line and neutral current measurement - Mesure instantaneous IRMS and VRMS over a dynamic range of 1500:1 - Provide SAG detection and Phase failure detection - On-chip power supply detector - On-chip anti-creep protection with the programmable threshold set - Provide the pulse output with programmable frequency adjustment - Provide the programmable gain adjustment and phase compensation - Measure the power factor (PF) - Provide a programmable interrupt request signal (/IRQ) - Provide a SPI communication interface - ☼ On-chip voltage reference of 2.5V - Single 5V supply, 25mW (typical) Interralated patents are pending #### **♦ DESCRIPTION** The BL6523B is a low cost, high accuracy, high stability, electrical energy measurement IC intended to single phase, multifucion applications. The BL6523B incorporates three high accuracy Sigma-Delta ADC, voltage reference, power management and digital signal processing circuit using to calculates active energy, apparent energy, IRMS, VRMS etc. The BL6523B have two current input for line and neutral current measurement, when these currents differ by more than the programmable Fault threshold value(RMS or WATT), the BL6523B give the tamper indicator and can enable neutral current billing, The BL6523B measures line voltage, current and calculates active, apparent energy, power factor, line frequency, detect sag, overvoltage, overcurrent, peak, reverse power, zero-crossing voltage. The BL6523B provides access to on-chip meter registers via SPI communication interface. The BL6523B provide all-digital domain offset compensation, gain adjustment, phase compensation (maximum $\pm 2.54$ °adjustable). #### **♦** BLOCK DIAGRAM PIN DESCRIPTIONS (SSOP24) | Pin | Symbol | DESCRIPTIONS | |---------|-----------|--------------------------------------------------------------------------------| | 1 | AVDD | Power Supply (+5V). Provides the supply voltage for the circuitry. It | | | | should be maintained at 5 V $\pm$ 5% for specified operation. | | 2, 3, | IAP, IAN, | Analog input for current channel, These inputs are fully differential | | 4, 5 | IBP, IBN | voltage inputs with a maximum signal level of $\pm 660$ mV, Adjustable | | | | Gain. | | 6, 7 | VP, VN | Negative and Positive Inputs for Voltage Channel. These inputs provide a | | | | fully differential input pair. The maximum differential input voltage is $\pm$ | | | | 750 mV for specified operation. Adjustable Gain. | | 8 | VREF | On-Chip Voltage Reference. The on-chip reference has a nominal value of | | | | $2.5V \pm 8\%$ and a typical temperature coefficient of 30ppm/°C. An | | | | external reference source may also be connected at this pin. | | 9 | AGND | Ground Reference. Provides the ground reference for the circuitry. | | 10 | DGND | Digital Ground | | 11, 12, | ATO, AT1, | Programmable digital output. See AT_SEL register section. Default | | 13, 14 | AT2, AT3 | output:AT0=FAULT、AT1=REVP、AT2=ZX、AT3=nSAG。 | | 15 | /IRQ | Interrupt output. | | 16 | CLKIN | Clock In. An external clock can be provided at this logic input, | | | | Alternatively, a crystal (3.58MHz) can be connected across this pin and | | | | pin17 to provide a clock source. | | 17 | CLKOUT | Clock out. A crystal can be connected across this pin and Pin16 as | | | | described above to provide a clock source. | | 18 | /CS | Chip select for SPI interface. This pin must be pulled low if using the | | | | SPIinterface. | | 19 | SCLK | Serial clock input for the synchronous serial interface. All serial | | | | communication data are synchronized to the clock. | | 20 | DOUT | Data output for SPI interface. Data is shifted out at this pin on the rising | | | | edge of SCLK. This output is normally in a high impedance state, unless | | | | it is driving data out to the serial data bus. | | 21 | DIN | Data input for SPI interface. Data is shifted in at this pin on the rising | | | | edge of SCLK | | 22 | CF | Calibration Frequency. The CF logic output gives instantaneous real | | | | power information. This output is intended to use for calibration purposes. | | | | The full-scale output frequency can be scaled by the value of WA_CFDIV | | | | register. When the power is low, the pulse width is equal to 90ms. When | | | | the power is high and the output period less than 180ms, the pulse width | | | | equals to half of the output period. | | 23 | /RST | Reset Pin. Logic low on this pin will hold the ADCS and digital circuitry | | | | in a reset condition and clear internal registers. | | 24 | DVDD | Digital Power Supply (+5V) ,provides the supply voltage for the digital | | | | circuitry. It should be maintained at +4.75V~+5.25V for specified | | | | operation | ## **♦** Package Dimensions | MI | LLIMET | ER | | | | |----------------|--------|------|--|--|--| | MIN | NOM | MAX | | | | | _ | _ | 1.85 | | | | | 0.05 | 0.15 | 0.25 | | | | | 1.55 | 1.75 | 1.95 | | | | | 0.70 | 0.80 | 0.90 | | | | | 0.29 | | 0.37 | | | | | 0.28 | 0.30 | 0.33 | | | | | 0.15 | _ | 0.20 | | | | | 0.14 | 0.15 | 0.16 | | | | | 8.00 | 8.20 | 8.40 | | | | | 7.60 | 7.80 | 8.00 | | | | | 5.10 | 5.30 | 5.50 | | | | | 0.65BSC | | | | | | | 0.75 0.90 1.05 | | | | | | | 1.25BSC | | | | | | | 0 | | 8" | | | | | | MIN | | | | | ## **♦ ABSOLUTE MAXIMUM RATIONS** (T = 25°C) | Parameter | Symbol | Value | 单位 | |--------------------------------|---------------------------------|----------------|---------------| | Power Voltage AVDD \ DVDD | AVDD\ DVDD | -0.3 ~ +7 | V | | Analog Input Voltage to AGND | IAP、IBP、VP | -6 ~ +6 | V | | Digital Input Voltage to DGND | DIN, SCLK, /CS | -0.3 ~ VDD+0.3 | V | | Digital Output Voltage to DGND | CF、AT0、AT1、AT2、AT3<br>/IRQ、DOUT | -0.3 ~ VDD+0.3 | V | | Operating Temperature Range | Topr | -40 ~ +85 | ${\mathbb C}$ | | Storage Temperature Range | Tstr | -55 ~ +150 | ${\mathbb C}$ | | Power Dissipation (SSOP24) | P | 80 | mW | ### **♦** Electronic Characteristic Patameter ( AVDD = DVDD = 5V, AGND = DGND = 0V, CLKIN=3.58MHz, T=25 $^{\circ}\!\!\mathrm{C}$ ) | Parameter | Cymbol | Test Condition | Measure | Min | Typical | Max | Unit | |------------------------------------|---------------------|-----------------------------------|---------|-------|---------|-------|------| | | Symbol | | Pin | Value | Value | Value | | | Measure Error on Active Power | WATT <sub>err</sub> | Over a dynamic range 3000:1 | CF | | 0.1 | 0.3 | % | | Phase error when PF=0.8 Capacitive | PF08err | Current lead<br>37°<br>( PF=0.8 ) | | | | 0.5 | % | | Phase error when PF=0.5Inductive | PF05err | Current lags<br>60°<br>( PF=0.5 ) | | | | 0.5 | % | | AC PSRR | ACPSRR | IP/N=100mV | | | 0.01 | | % | | DCPSRR | VP/N=100mV | | | 0.1 | | % | |----------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VRMSerr | 1500:1 input DR | | | 0.3 | | % | | IRMSerr | 1500:1 input DR | | | 0.3 | | % | | | | | | | ±<br>1200 | mV | | | | | 370 | | | $k\Omega$ | | | (-3dB) | | | 14 | | kHz | | | External 2.5V reference | | -4 | | +4 | % | | | External 2.5V reference | | -1.5 | | +1.5 | % | | Vref | | VREF | | 2.5 | | V | | Vreferr | | | | | ±<br>200 | mV | | TempCoef | | | | 30 | | ppm/℃ | | | DVDD=5V ± 5% | | 2.6 | | | V | | | DVDD=5V ± 5% | | | | 0.8 | V | | | DVDD=5V ± 5% | | 4 | | | V | | | DVDD=5V ± 5% | | | | 1 | V | | VAVDD | | | 4.75 | | 5.25 | V | | VDVDD | | | 4.75 | | 5.25 | V | | IAVDD | AVDD=5.25V | | | 3 | | mA | | IDVDD | DVDD=5.25 | | | 2 | | mA | | | VRMSerr IRMSerr Vref Vreferr TempCoef VAVDD VAVDD IAVDD | VRMSerr 1500:1 input DR IRMSerr 1500:1 input DR (-3dB) External 2.5V reference External 2.5V reference External 2.5V reference Vref Vreferr TempCoef DVDD=5V ± 5% DVDD=5 | VRMSerr 1500:1 input DR IRMSerr 1500:1 input DR (-3dB) External 2.5V reference External 2.5V reference External 2.5V reference Vref VREF Vreferr DVDD=5V ± 5% | VRMSerr 1500:1 input DR IRMSerr 1500:1 input DR (-3dB) 370 External 2.5V reference -4 External 2.5V reference -1.5 Vref VREF Vreferr VREF TempCoef 2.6 DVDD=5V ± 5% 2.6 DVDD=5V ± 5% 4 DVDD=5V ± 5% 4 VAVDD 4.75 VDVDD 4.75 IAVDD AVDD=5.25V | VRMSerr 1500:1 input DR 0.3 IRMSerr 1500:1 input DR 0.3 (-3dB) 370 External 2.5V reference -4 External 2.5V reference -1.5 Vref VREF 2.5 Vreferr 30 DVDD=5V ± 5% 2.6 DVDD=5V ± 5% 4 DVDD=5V ± 5% 4 DVDD=5V ± 5% 4.75 VAVDD 4.75 IAVDD AVDD=5.25V 3 | VRMSerr 1500:1 input DR 0.3 IRMSerr 1500:1 input DR 0.3 (-3dB) 370 14 External 2.5V reference -4 +4 External 2.5V reference -1.5 +1.5 Vref VREF 2.5 Vreferr 30 2.6 DVDD=5V ± 5% 2.6 0.8 DVDD=5V ± 5% 4 1 DVDD=5V ± 5% 1 1 VAVDD 4.75 5.25 VDVDD 4.75 5.25 IAVDD AVDD=5.25V 3 | ### **♦ THEORY OF OPERATION** # BL6523B System Block #### Principle of Energy Measure In energy measure, the power information varying with time is calculated by a direct multiplication of the voltage signal and the current signal. Assume that the current signal and the voltage signal are cosine functions, V,I are the peak values of the voltage signal and the current signal; the phase difference between the current signal and the voltage signal is expressed as $\Phi$ , Then the power is given as follows: $$p(t) = V \cos(wt) \times I \cos(wt + \Phi)$$ If $\Phi = 0$ $\exists t$ : $$p(t) = \frac{VI}{2} (1 + \cos 2wt)$$ If $\Phi \neq 0$ $\exists t$ : $$p(t) = V \cos(wt) \times I \cos(wt + \Phi)$$ $$= V \cos(wt) \times [I \cos(wt) \cos(\Phi) + \sin(wt) \sin(\Phi)]$$ $$= \frac{VI}{2} (1 + \cos(2wt)) \cos(\Phi) + VI \cos(wt) \sin(wt) \sin(\Phi)$$ $$= \frac{VI}{2} (1 + \cos(2wt)) \cos(\Phi) + \frac{VI}{2} \sin(2wt) \sin(\Phi)$$ p(t) is called as the instantaneous power signal. The ideal p(t) consists of the DC component and AC component whose frequency is 2 $\omega$ . The DC component is called as the average active power. The current signal and voltage signal is converted to digital signals by high-precsion ADCS, then through the drop sampling filter (SINC4), high-pass filter (HPF) filter out the high frequency noise and DC gain, get the required current and voltage sampling data. Current sampling data multiplied by voltage sampling data gets instantaneous active power, then through the low pass filter (LPF), output average active power. Current sampling data and voltage sampling data processed by square circuit, low-pass filter( LPF1), square root circuit, get the current RMS and voltage RMS. Active power through a certain time integral, get active energy. ### Front-end gain adjustment Every analog channel has a programmable gain amplifier (PGA), gain selection is achieved by the gain register (GAIN), the default value of the gain register (GAIN) is 000H. Every 4-bit of the gain register used to select the current channel or voltage channel PGA. Gain[3:0] used to select Current A channel PGA, Gain[7:4] used to select Current B channel PGA, Gain[11:8] used to select Voltage channel PGA. For example Gain [3:0]: x000=1x x001=2x x010=4x x011=8x x100=16x x101=24x x110=32x x111=32x #### Phase compensation BL6523B provides the method of small phase error digital calibration. It will be a small time delay or advance into signal processing circuit in order to compensate for small phase error. Because this compensation should be promptly, so this method applies only to $0.1^{\circ}$ ~0.5° range of small phase error. Phase calibration register(IA\_PHCAL、IB\_PHCAL、V\_PHCAL) is a binary 8-bit register, corresponding to the compensation current A channel, current B channel and voltage channel phase. The default value is 00H. Bit[7] is enable bit, when Bit[7]=0,disable compensation;Bit[7]=1,enable compensation. Bit[6:0] used to adjust the delay time, 1.1us/1LSB. With a line frequency of 50Hz, the resolution is $360^{\circ} \times (1/900 \text{KHz}) \times 50 \text{Hz} = 0.02^{\circ}$ , The adjustable range is $0^{\circ} \sim 2.54^{\circ}$ . #### Input channel offset calibration BL6523B contains the input channel offset calibration registers (IA\_CHOS, IB\_CHOS, V\_CHOS), these registers are in 12-bit sign magnitude format, the default value is 000H. The offset may result from the analog input and the analog-digital conversion circuit itself. #### **♦** Active power offset calibration BL6523B contains the active power offset calibration (A\_WATTOS,B\_WATTOS). Both registers are in 12-bit sign magnitude format, the default value is 000H. The offset can exist in the power calculations due to crosstalk between channels on the PCB and in the BL6523B. The active power offset calibration allows these offsets to be removed to increase the accuracy of the measurement at low input power levels. $$ActivePower = ActivePower_0 + X \_WATTOS$$ ### ♦ Active power gain adjustment The gain registers (A\_WATTGN, B\_WATTGN) are used to adjust the active power measurement range. Both registers are in 12-bit sign magnitude format, the default value is 000H. The following formula shows how to adjust the output active power: Output ActivePower = Active Power $$\times (1 + \frac{X - WATTWG}{2^{12}})$$ The minimum value that can be write to the X\_WATTGN register is 801H(HEX), which represents a gain adjustmen of -50%. The maximum value that can be write to the X\_WATTGN register is 7FFH (HEX), which represents a gain adjustmen of +50%. Similar gain calibration regisets are available for current channel A, current channel B and voltage channel (IA\_CHGN, IB\_CHGN, V\_CHGN). ### No-load threshold of active power BL6523B contains two no-load detection feature that eliminates meter creep. BL6523B can set the no-load threshold on the active power (WA\_CREEP), this register is in 24-bit unsign magnitude format. The low 12-bit(WA\_CREEP\_L) is used to set the active power threshold value, When the absolute value of the input power signal is less than this threshold, the output active power is set to zero. This can make the active power register to 0 in no-load conditions, even a small noise signal input. $$WATT = \begin{cases} 0 & , & |WATT| < WA\_CREEP\_L \\ WATT & , & |WATT| >= WA\_CREEP\_L \end{cases}$$ The high 12-bit of WA\_CREEP register (WA\_CREEP\_H) is used to set the active power timer threshold value. The default value is 0xFFF. There have a internal TIME\_CREEP register in BL6523B, when detect the CF pulse output , the TIME\_CREEP register is set to the value of WA\_CREEP\_H. If not detected the CF pulse output, the TIME\_CREEP register value decrease. If the TIME\_CREEP register decrease to 0, there is still no CF signal output, the BL6523B produce a reset signal used to reset the internal energy accumulated register of CF pulse and reload the value of WA\_CREEP\_H to the TOME\_CREEP register. The resolution of the WA\_CREEP\_H is 4.6s / LSB, so the maxium timing anti-creep time is about 5h13m. MODE[6]=1 enable timing anti-creep function. MODE[6]=0 disable timing anti-creep function. #### **♦** Active power compensation of small signal BL6523B contains a small active power signal compensation register (WA\_LOS), this register is in 12-bit sign magnitude format. The default value is $000H_{\odot}$ #### Reverse indicator threshold BL6523B contains a reverse indicator threshold register(WA\_REVP), this register is in 12-bit unsigned magnitude format, When the input power signal is negative and the absolute value is greater than the power threshold, the BL6523B output the REVP indicator. #### Active energy calculation The relationship between power and energy can be expressed as: $$Power = \frac{dEnergy}{dt}$$ Conversely, energy is given as the integral of power. $$Energy = \int Power dt$$ In BL6523B, the active power signals are accumulated in a 53 internal registers continuously to get active energy, Active energy register WATTHR [23:0] take out this internal register[52:29] as active energy output. This discrete time accumulation is equivalent to integration in continuous time. $$E = \int p(t)dt = Lim_{T\to 0} \{ \sum_{n=0}^{\infty} P(nT) \times T \}$$ Where: n is the discrete time-sample number; T is the sampling period; the sampling period of BL6523B is 1.1us. The BL6523B include a interrupt (APEHF) that is triggered When the active energy register(WATTHR) is half full. If the enable APEHF bit in the interrupt mask register set to logic high, the / IRQ output Pin goes logic low. The BL6523B include line cycle energy register(LINE\_WATTHR). The number of cycles is writen to the LINECYC register, the LSB of the LINECYC register is 0.1S. At the end of a line cycle accumulation cycle, the LINE\_WATTHR register is updated. The LINE\_WATTHR register hold its current value until the end of the next line cycle period, when the content is replaced with the new reading. If a new value is written to the LINECYC register midway through a line cycle accumulation, the new value is not internally loaded until the end of a line cycle period. ### **♦** Frequency output The BL6523B provides a energy-to-frequency conversion for calibration purpose. After initial calibration at manufacturing, the manufacturer or end customer is often required to verify the meter accuracy. One convenient way to do this is to provide an output frequency that is proportional to the active power. This output frequency provides a simple sigle-wire interface that can be optically isolated to interface to external calibration equipment. BL6523B includes a programmable calibration frequency output PIN (CF). The digital-to-frequency converter is used to generate the pulse output. The pulse output (CF) stay high for 90ms if the pulse period is longer than 180ms. If the pulse period is shorter than 180ms, the duty cycle of de pulse output is 50%. The maximum output frequency with ac inputs at full scale and with WA\_CFDIV=100H is approximately 0.5 kHz. The BL6523B can set the CF frequency through the WA\_CF\_DIV register . The default value of the WA\_CFDIV register is 001H (HEX). When set WA\_CFDIV[x]=1, the CF frequency is $2^{(x^- 4)} * CF_{WA\ CFDIV=010H}$ . #### **♦** Root mean square measurement The rms is expressed mathematically as: $$V_{rms} = \sqrt{\frac{1}{T} \int_{0}^{T} V^{2}(t) dt}$$ For time-sampled signals: $$V_{ms} = \sqrt{\frac{1}{N} \sum_{i=1}^{N} V^{2}(i)}$$ #### rms offset calibration BL6523B contains the rms offset calibration (IA\_RMSOS, IB\_RMSOS, V\_RMSOS). These registers are in 12-bit sign magnitude format, the default value is 000H. The offset can exist in the rms calculations due to input noise that is intergrated in the dc component of square calculation. The rms offset calibration allows these offsets to be removed to increase the accuracy of the measurement at low input power levels. $$I_{ARMS} = \sqrt{I_{ARMS0}^2 + IX RMSOS \times 2^{17}}$$ #### rms gain calibration The gain registers (IA\_RMSGN, IB\_RMSGN, V\_RMSGN) are used to adjust the rms measurement range. Both registers are in 12-bit sign magnitude format, the default value is 000H. The following formula shows how to adjust the rms: Output $$rms = rms \times (1 + \frac{X - RMSGN}{2^{12}})$$ The minimum value that can be write to the $X_RMSGN$ register is 801H(HEX), which represents a gain adjustment of -50%. The maximum value that can be write to the $X_RMSGN$ register is 7FFH (HEX), which represents a gain adjustment of +50%. #### No-load threshold of RMS BL6523B can set the no-load threshold on the RMS\_CREEP register, this register is in 12-bit unsigned magnitude format. When the value of the RMS register is less than this threshold, the RMS register is set to zero. This can make the RMS register to 0 in no-load conditions, even a small noise signal input . $$RMS = \begin{cases} 0 & |RMS| < RMS \_CREEP \times 2 \times 1.3655 \\ RMS, & |RMS| >= RMS \_CREEP \times 2 \times 1.3655 \end{cases}$$ #### **♦** Apparent Power and Apparent Energy Calculation In BL6523B, the apparent power is defined as the product of V\_RMS and IX\_RMS. $$VA = IX_RMS \times V_RMS$$ The apparent energy is given as the intergral of the apparent power. The apparent power signals are accumulated in an internal 49-bit register, apparent energy register VAHR [23:0] take out this internal register [48:25] as apparent energy output. The BL6523B include a interrupt (VAPEHF) that is triggered When the apparent energy register(VAHR) is half full. If the enable VAPEHF bit in the interrupt mask register set to logic high, the / IRQ output Pin goes logic low. #### Power Factor PF= (WATT/VA) PF register is in 24-bit sign magnitude format. Power factor =(sign bit)\*((PF[22]×2^-1) + (PF[21]×2^-2) + ...), the register value of 0x7FFFF(HEX) corresponds to a power factor value of 1, the register value of 0x800000(HEX) corresponds to a power factor of -1, the register value of 0x400000(HEX) corresponds to a power factor of 0.5. #### **♦** Operation Mode Select #### Metering channel selection The default metering channel of BL6523B is channel A. the MODE[0] of MODE register is used to select the metering channel. MODE[0]=0, the metering channel is channel A; MODE[0]=1, the metering channel is channel B; MODE[1]=0; disable auto channel select; MODE[1]=1; enable auto channel select; when the chip detect the imbalance of two current channel, the chip select the bigger current channel as the metering channel. #### **♦** High-pass filter selection In the analog-digital conversion circuit, the current and voltage channels have high-pass filters to eliminate the DC offset. The MODE[4:2] of MODE register is used to select high-pass filter. MODE[2]=0, enable the high-pass filter of current channel A; MODE[2]=1, disable the high-pass filter of current channel A; MODE[3]=0, enable the high-pass filter of current channel B; MODE[3]=1, disable the high-pass filter of current channel B; MODE[4]=0, enable the high-pass filter of voltage channel; MODE[4]=1, disable the high-pass filter of voltage channel; #### ◆ MODE[7]=1 When BL6523B measure AC signal, MODE[7] must be set to 1. #### Energy accumulation mode selection The MODE[9:8] of the MODE regiset is used to select energy accumulation mode. MODE[9:8]=00, absolute energy accumulation; MODE[9:8]=01, positive-only energy accumulation; MODE[9:8]=10, arithmetical energy accumulation; MODE[9:8]=11, negative-only energy accumulation;; #### **♦** The current imbalance judgment The BL6523B contains the detection of current imbalance. MODE[11:10] of the MODE register is used to set the current rms imbalance threshold. When the Line current rms and neutral current rms difference exceeds the threshold, the BL6523B give the FAULT indicator. | MODE[11] | MODE[10] | Threshold | |----------|----------|----------------| | 0 | 0 | 12.5%(default) | | 0 | 1 | 6.25% | | 1 | 0 | 3.125% | | 1 | 1 | 10.1% | ### Electric parameters monitor #### Power Supply Monitor The BL6523B contains an on-chip power supply monitor. The analog supply (AVDD) is continuously monitored by the BL6523B. if the supply is less than $4V\pm5\%$ , the BL6523B will be reset. This is useful to ensure correct device startup at power-up and power-down. The power supply monitor has built in hysteresis and filtering. This gives a high degree of immunity to false triggering due to noisy supplies. The power supply and decoupling for the part should be such that the ripple at AVDD does not exceed $5V\pm5\%$ as specified for normal operation. Internal Power Supply Monitor #### **♦** Zero-Crossing Detection The BL6523B includes a zero-crossing detection on voltage channel. The ZX output pin goeshigh on positive-going edge of the voltage channel zero crossing. #### **♦** Zero-Crossing Timeout The BL6523B includes a zero-crossing timeout feature that is designed to detect when no zero crossings are obtained over a programmable time period. The duration of the zero-crossing timeout is programmed in the 16-bit ZXTOUT register. The value in the ZXTOUT register is decremented by 1LSB every 70.5us. if a zero-crossing is obtained, the ZXTOUT register is reloaded. If the ZXTOUT register reaches 0, a zero-crossing timeout event is issued. The maximum programmable timeout period is 4.369 secs. A interrupt is associated with the zero-crossing timeout feature. If enabled, a zero-crossing timeout event causes the external IRQ pin to go low. ### Voltage Sag Detection The BL6523B includes a sag detection features that warns the user when the absolute value of the line voltage falls below the programmable threshold for a programmable number of half line cycles. The voltage sag feature is controlled by two registers: SAGLVL and SAGCYC. These registers control the sag voltage threshold and the sag period, respectively. The 12-bit SAGLVL register contains the amplitude that the voltage channel must fall below before sag event occurs. The sag threshold is the number of half line cycles below which the voltage channel must remain before a sag condition occurs. Each LSB of the SAGCYC register corresponds to one half line cycle period. The default value is 0xFF(HEX). At 50Hz, the maximum sag cycle time is 2.55 seconds. #### Peak Detection The BL6523B continuously records the maximum value of the current and voltage channels. The three registers that record the peak values on current channel A, current channel B, and the voltage channel, respectively, are IAPEAK, IBPEAK, VPEAK. #### Peak monitor The BL6523B include an overcurrent and overvoltage feature that detects whether the absolute value of the current or voltage waveform exceeds a programmable threshold. Three peak threshold register (IA\_PKLVL, IB\_PKLVL, V\_PKLVL) are used to set the current or voltage channel peak threshold, respectively. If the BL6523B detects an overvoltage condition, the PKV bit of the interrupt status register is set to 1. If the PKV bit of the interrupt mask register is enable, the IRQ output go low. The overcurrent detection feature works in the similar manner. #### **Interrupt** The BL6523B uses interrupt status register and interrupt mask register to manage interrupts. When an interrupt event occurs, the corresponding bit in the STATUS register is set to 1. If the enable bit for this interrupt, located in the MAK register is set to 0, the external IRQ pin is pulled to logic 0. The status bit located in the STATUS register is set when an interrupt event occurs, regardless of whether the external interrupt is enabled. All interrupts are latched and require servicing to clear. To service the interrupt and return the IRQ pin to logic 1, the status bits must be cleared using the STATUS register. After completion of a read from the STATUS register, the IRQ pin returns to logic 1.the status bit can't be cleared after a read operation of STAUTS register, but can be writen 0 to the corresponding bit in the status register through the SPI interface clearing the status bit. ### **♦** SPI interface The SPI communication packet consists of an initial byte, The Bit [7:6] of this byte dictates whether a read or a write is being issued. The Bit [7:6] of this byte should be set to 00 for a read operation and to 01 for a write operation. The Bit [5:0] of this byte is the address of the register that is to be read from or written to. This byte should be transmitted MSB first. When this initial byte transmission is complete, the register data is either sent from the BL6523B on the DOUT pin (in the case of a read) or is written to the BL6523B DIN Pin by the external microcontroller (in the case of a write). All data is sent or received MSB first. The lenth of the data transfer is 24 bits long. The serial peripheral interface of BL6523B uses four communication pins: SCLK, DIN, DOUT and /CS. The SPI communication operates in slave mode, a clock must be provided on the SCLK pin. This clock synchronizs all communication. The DIN pin is an input to the BL6523B; data is sampled by BL6523B on the rising edge of SCLK. The DOUT pin is an output from the BL6523B; data is shifted out on the rising edge of SCLK. The /CS (chip select) input must be driven low to initialize the communication and driven high at the end of the communication. Driving the /CS input high before the completion of a data transfer ends the communication. ### SPI Write operation Serial write sequence is shown in the figure. The Bit[7:6] of the first bytes in DIN is 01, indicate a write operation. The Bit[5:0] of this byte indicate the address of register. The last three bytes is the data that will be writed to the register. The data written to the BL6523B should be ready before the rising edge of SLCK. The SPI interface will shift the data in the BL6523B on the rising edge of SCLK. (DVDD=5V $\pm$ 5%, DGND=0V, CLKIN=3.58MHz XTAL, 25°C) | | | min | type | max | unit | |----|------------------------------------------------------------|------|------|-----|------| | t1 | /CS to the rising edge of SCLK | 5000 | | | ns | | t2 | The high pulse width of SCLK | 5000 | | | ns | | t3 | The low pulse width of SCLK | 5000 | | | ns | | t4 | Data setup time before the rising edge of SCLK | 3000 | | | ns | | t5 | Data hold time after the rising edge of SCLK | 2000 | | | ns | | t6 | Transmission time between two bytes | 80 | | | us | | t7 | The minimum time interval between two bytes of data | 5000 | | | ns | | t8 | The minimu hold time of /CS after the falling edge of SCLK | 5000 | | | ns | #### **♦** SPI read operation Serial read sequence is shown in the figure. The Bit[7:6] of the first bytes in DIN is 00, indicate a read operation. The Bit[5:0] of this byte indicate the address of register. The data written to the BL6523B should be ready on DIN before the rising edge of SLCK. After the BL6523B receive the address of register, the BL6523B will shift out the data of the register on DOUT pin on the rising edge of SCLK. (DVDD=5V $\pm$ 5%, DGND=0V, CLKIN=3.58MHz XTAL, 25°C) | | | min | type | max | unit | |-----|-------------------------------------------------|------|------|-------|------| | t9 | The shortest interval from the End of the read | 5000 | | | ns | | | command to the start of read data read | | | | | | t10 | The shortest interval between two bytes of data | 5000 | | | ns | | t11 | Data setup time after the rising edge of SCLK | | | 10000 | ns | | t12 | Data hold time after the falling edge of SCLK | 5000 | | | ns | ## **♦** Register ## • Register list | | legister list | EXT | INT | | | | |-----|---------------|-----------|-----------|--------|-------------|---------------------------------------------------| | AD | REGISTER | ERN | ERN | BI | DEFA | | | DR | NAME | AL | AL | T | ULT | DESCRIPTION | | ESS | 1 (121/22 | R/W | R/W | _ | | | | | ELECT | l | | ERS R | EGISTER | (INTERNAL WRITE) | | 01H | IA_WAVE | R | W | 24 | 0 | Wave register of channel A | | 02H | IB_WAVE | R | W | 24 | 0 | Wave register of channel B | | 03H | V_WAVE | R | W | 24 | 0 | Wave register of Voltage | | 04H | LINE_ | R | W | 24 | 0 | Line cycle energy register | | | WATTHR | | | | | | | 05H | IA_RMS | R | W | 24 | 0 | Irms register(channel A) | | 06H | IB_RMS | R | W | 24 | 0 | Irms register(channel B) | | 07H | V_RMS | R | W | 24 | 0 | Vrms | | 08H | PF | R | W | 24 | 0 | Power Factor | | 09H | FREQ | R | W | 24 | 0 | Frequency register | | 0AH | A_WATT | R | W | 24 | 0 | Average active power of channel A | | 0BH | VA | R | W | 24 | 0 | Average apparent power | | 0CH | WATTHR | R | W | 24 | 0 | Active energy | | 0DH | VAHR | R | W | 24 | 0 | Apparent energy | | 0EH | PWAHR | R | W | 24 | 0 | Positive active energy | | 0FH | NWAHR | R | W | 24 | 0 | Negative active energy | | 10H | IA_PEAK | R | W | 24 | 0 | Current A Peak register | | 11H | IB_PEAK | R | W | 24 | 0 | Current B Peak register | | 12H | V_PEAK | R | W | 24 | 0 | Voltage Peak register | | 13H | B_WATT | R | W | 24 | 0 | Average active power of channel B | | | C | alibratio | n registe | ers (E | xternal wri | ite, Except 3AH) | | 14H | MODE | R/W | R | 12 | 000H | Mode regiser, | | 15H | GAIN | R/W | R | 12 | 000H | Channel Gain register | | 16H | FAULTLVL | R/W | R | 12 | 044H | Current imbalance shielding threshold register | | 17H | WA_CREEP | R/W | R | 24 | FFF02 | Active power no-load threshold register | | | | | | | ВН | | | 18H | WA_REVP | R/W | R | 12 | 087H | Reverse threshold register | | 19H | WA_CFDIV | R/W | R | 12 | 001H | Active power CF frequency divider | | 1AH | A_WATTOS | R/W | R | 12 | 0 | Active power offset correction(current channel A) | | 1BH | B_WATTOS | R/W | R | 12 | 0 | Active power offset correction(current B) | | 1CH | A_WATTGN | R/W | R | 12 | 0 | Active power gain(current channel A) | | | | | | | | T | | | |----------|-----------|-------|----|----|----------|------------------------------------------|--|--| | 1DH | B_WATTGN | R/W | R | 12 | 0 | Active power gain(current channel B) | | | | 1EH | IA_PHCAL | R/W | R | 8 | 0 | Phase calibration register(current | | | | | | | | | | channel A)(bit[7]is enable | | | | | | | | | | bit,2.2us/1LSB) | | | | 1FH | IB_PHCAL | R/W | R | 8 | 0 | Phase calibration register(current | | | | | | | | | | channel B) | | | | 20H | V_PHCAL | R/W | R | 8 | 0 | Phase calibration register(voltage | | | | | | | | | | channel) | | | | 21H | VAOS | R/W | R | 12 | 0 | Apparent Power Offset Calibration | | | | | | | | | | Register | | | | 22H | VAGN | R/W | R | 12 | 0 | Apparent power gain adjust register | | | | 23H | IA_RMSGN | R/W | R | 12 | 0 | Current A RMS gain adjust register | | | | 24H | IB_RMSGN | R/W | R | 12 | 0 | Current B RMS gain adjust register | | | | 25H | V_RMSGN | R/W | R | 12 | 0 | Voltage RMS gain adjust register | | | | 26H | IA_RMSOS | R/W | R | 12 | 0 | Current A RMS Offset Calibration | | | | | | | | | | register | | | | 27H | IB_RMSOS | R/W | R | 12 | 0 | Current B RMS Offset Calibration | | | | | | | | | | register | | | | 28H | V_RMSOS | R/W | R | 12 | 0 | Voltage RMS Offset Calibration register | | | | 29H | RMS_CREEP | R/W | R | 12 | 0 | RMS small signal threshold register | | | | 2AH | WA_LOS | R/W | R | 24 | 0 | Active-power offset Calibration register | | | | | | | | | | Bit[23:12] B channel; | | | | | | | | | | Bit[11:0] A channel; | | | | 2BH | IA_CHOS | R/W | R | 12 | 0 | Current A channel offset adjustment | | | | | | | | | | register, | | | | 2CH | IB_CHOS | R/W | R | 12 | 0 | Current B channel offset adjustment | | | | | | | | | | register | | | | 2DH | V_CHOS | R/W | R | 12 | 0 | Voltage channel offset adjustment | | | | | | | | | | register | | | | 2EH | IA_CHGN | R/W | R | 12 | 0 | Current A channel gain adjustment | | | | | | | | | | register | | | | 2FH | IB_CHGN | R/W | R | 12 | 0 | Current B channel gain adjustment | | | | | | | | | | register | | | | 30H | V_CHGN | R/W | R | 12 | 0 | Voltage channel gain adjustment | | | | | | | | | | register | | | | 31H | LINECYC | R/W | R | 12 | 000H | Line energy accumulation cycles | | | | | | | | | | register | | | | 32H | ZXTOUT | R/W | R | 16 | FFFFH | Zero-crossing timeout | | | | 33H | SAGCYC | R/W | R | 8 | FFH | Sag period | | | | 34H | SAGLVL | R/W | R | 12 | 0 | Sag voltage level | | | | 35H | IA_PKLVL | R/W | R | 12 | FFFH | Current peak threshold (current channel | | | | | | 10,11 | 11 | 12 | 11111 | A) | | | | <u> </u> | | | | | <u> </u> | 11/ | | | | 36H | IB_PKLVL | R/W | R | 12 | FFFH | Current peak threshold (current channel | | | | |--------|------------------|-----|---|----|--------|------------------------------------------|--|--|--| | | | | | | | B) | | | | | 37H | V_PKLVL | R/W | R | 12 | FFFH | Voltage peak threshold | | | | | 38H | AT_SEL | R/W | R | 16 | 0 | Logic output selection | | | | | 39H | MASK | R/W | R | 12 | 0 | Interrupt mask register, | | | | | 3AH | STATUS | R | W | 12 | 0 | Interrupt state register | | | | | Specia | Special register | | | | | | | | | | 3BH | READ | R | R | 24 | 0 | Contains the data from the last read | | | | | | | | | | | operation of SPI | | | | | 3CH | WRITE | R | R | 24 | 0 | Contains the data from the last write | | | | | | | | | | | operation of SPI | | | | | 3DH | CHKSUM | R | R | 24 | 0x0121 | Checksum. The sum of register | | | | | | | | | | F2H | 14H~39H | | | | | 3ЕН | WRPROT | R/W | R | 8 | 0 | Write protection register. Write 55H, it | | | | | | | | | | | means that allows write to writable | | | | | | | | | | | register. | | | | ## Electric Parameters Registers ### Waveform Register (IA\_WAVE,IB\_WAVE,V\_WAVE) | Wavefo | rm Register of | f Current(IA_' | WAVE) | Туре | : Read | Default: | Н000000 | |----------|----------------|----------------|-------|------|---------|----------|---------| | | Addr: | 01H | | | | | | | Bit23 | Bit22 | Bit21 | 20. | 3 | Bit2 | Bit1 | Bit0 | | Sign bit | I_WAVE22 | I_WAVE21 | I_WAV | E203 | I_WAVE2 | I_WAVE1 | I_WAVE0 | | Wavefo | rm Register of | f Current(IB_\ | WAVE) | Type: Read | | Default: 000000H | | |-----------|----------------|----------------|-----------|------------|---------|------------------|---------| | Addr: 02H | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | Sign bit | I_WAVE22 | I_WAVE21 | I_WAVE203 | | I_WAVE2 | I_WAVE1 | I_WAVE0 | | Waveform Register of voltage(V_WAVE) | | | | Type: Read | | Default: 000000H | | |--------------------------------------|----------|----------|-----------|------------|---------|------------------|---------| | Addr: 03H | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | Sign bit | V_WAVE22 | V_WAVE21 | V_WAVE203 | | V_WAVE2 | V_WAVE1 | V_WAVE0 | Note: These registers have 24-bit complement registers, bit 23 is sign bit. The update speed of waveform register is 14 KHz. ## Line Cycle Energy Register (LINE\_WATTHR) | Line Cycle Active Energy Register of | | | | Type: Read | | Default: 000000H | | |--------------------------------------|---------|---------|----------|------------|--------|------------------|--------| | (LINE_WATTHR) Addr: 04H | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | L_AHR23 | L_AHR22 | L_AHR21 | L_AHR203 | | L_AHR2 | L_AHR1 | L_AHR0 | Note: This registers accumulate energy over (LINECYC+1)\*0.1 second. The update speed of these registers is (LINECYC+1)\*0.1 second. By using the line cycle energy accumulation mode, the energy calibration can be greatly simplified, and the time required to calibrate the meter can be significantly reduced. The accumulation time is specified in the LINECYC register. ### RMS Register (IA\_RMS, IB\_RMS and V\_RMS) | Irms register of Current(IA_RMS) | | | Addr: 05H Type | | : Read Default: 0 | | Н000000 | |----------------------------------|-------|-------|----------------|--|-------------------|------|---------| | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | RMS23 | RMS22 | RMS21 | RMS203 | | RMS2 | RMS1 | RMS0 | | Irms register of Current(IB_RMS) | | | ddr: 06H | : 06H Type: Read | | Default: 000000H | | |----------------------------------|-------|-------|----------|------------------|------|------------------|------| | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | RMS23 | RMS22 | RMS21 | RMS203 | | RMS2 | RMS1 | RMS0 | | Vrms register (V_RMS) Addr: 07H | | | Туре | : Read | Default: | Н000000 | | |---------------------------------|-------|-------|--------|--------|----------|---------|------| | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | RMS23 | RMS22 | RMS21 | RMS203 | | RMS2 | RMS1 | RMS0 | Note: RMS value is 24-bit unsigned data. The registers updating frequency is 10Hz. ### **Power Factor Register (PF)** | Power | Power Factor Register(PF) Addr: 08H | | | Type: Read Default: 000000H | | | | |-------|-------------------------------------|-------|-------|-----------------------------|------|------|------| | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | PF23 | PF22 | PF21 | PF203 | | PF2 | PF1 | PF0 | Note: PF23 is the sign bit. 24 bit complement register. If PF23=0 then PF = PF\_Reg/ $2^{23}$ If PF23=1 then PF = $(PF_Reg - 2^{24})/2^{23}$ ### Frequency Register (FREQ) | Frequency Register(FREQ) Addr: 09H | | | Type | : Read | Default: | 000000Н | | |------------------------------------|--------|--------|---------|--------|----------|---------|-------| | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | FREQ23 | FREQ22 | FREQ21 | FREQ203 | | FREQ2 | FREQ1 | FREQ0 | Note: this register is the period value of the line in voltage channel. If an 3.579545MHz crystal is used, the voltage frequency= $\frac{87.3906\times3579545}{FREQ\_Reg}$ ### Active Power Register (A\_WATT and B\_WATT) | Average active power (A_WATT) Add | | | Addr: | Type: Read | | Default: 000000H | | |-----------------------------------|--------|--------|---------|------------|-------|------------------|-------| | 0AH | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | Sign bit | WATT22 | WATT21 | WATT203 | | WATT2 | WATT1 | WATT0 | | Average active power (B_WATT) Addr: | Type: Read | Default: 000000H | |-------------------------------------|------------|------------------| |-------------------------------------|------------|------------------| | 13H | | | | | | | | |----------|--------|--------|---------|--|-------|-------|-------| | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | Sign bit | WATT22 | WATT21 | WATT203 | | WATT2 | WATT1 | WATT0 | Note: these registers are set as binary complement. The MSB is sign bit. Register updated frequency is 2.5Hz. Assume the data in register is WATTO, then the AP for calculation is: If WATT0<2^23, AP=WATT0; If WATT0>=2^23, AP=WATT0-2^24; Assume the displayed active power is P, and conversion coefficiency is Kp, then P=AP/Kp; Where Kp is calculated at PF=1.0, Un, Ib. ### **Apparent Power Register (VA)** | Average apparent power register(VA) | | | | Type: Read | | Default: 000000H | | |-------------------------------------|-------|-------|-------|------------|------|------------------|------| | Addr: 0BH | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | VA23 | VA22 | VA21 | VA203 | | VA2 | VA1 | VA0 | Note: The coefficient of apparent power is equal to active power coefficient. ### Energy Registers (WATTHR,PWAHR,NWAHR,VAHR) | Active Energy Register(WATTHR) | | | Addr: | Type: Read | | Default: 000000H | | |--------------------------------|----------|----------|-----------|------------|---------|------------------|---------| | 0СН | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | WTTHR23 | WATTHR22 | WATTHR21 | WATTHR203 | | WATTHR2 | WATTHR1 | WATTHR0 | | Apparent Energy Register(VAHR) | | | Addr: | Type: Read | | Default: 000000H | | |--------------------------------|---------|--------|---------|------------|-------|------------------|-------| | 0DH | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | VAHR23 | VAHR 22 | VAHR21 | VAHR203 | | VAHR2 | VAHR1 | VAHR0 | | Positive Active Energy Register(PWAHR) | | | | Type: Read | | Default: | 000000Н | |----------------------------------------|---------|---------|----------|------------|--------|----------|---------| | Addr: 0EH | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | PWAHR23 | PWAHR22 | PWAHR21 | PWAHR203 | | PWAHR2 | PWAHR1 | PWAHR0 | | Negative Active Energy Register(NWAHR) | | | | Туре | : Read | Default: | 000000Н | |----------------------------------------|---------|---------|----------|------|--------|----------|---------| | Addr: 0FH | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | NWAHR23 | NWAHR22 | NWAHR21 | NWAHR203 | | NWAHR2 | NWAHR1 | NWAHR0 | Note: these registers cannot be clear after read. ## Peak Register (IA\_PEAK, IB\_PEAK and V\_PEAK) | Current A peak register(IA_PEAK) | | | Addr: | Type: Read | | Default: 000000H | | |----------------------------------|--------|--------|---------|------------|-------|------------------|-------| | 10H | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | PEAK23 | PEAK22 | PEAK21 | PEAK203 | | PEAK2 | PEAK1 | PEAK0 | | Current A peak register(IB_PEAK) | | | Addr: | Type: Read | | Default: 000000H | | |----------------------------------|--------|--------|---------|------------|-------|------------------|-------| | 11H | | | | | | | | | Bit23 | Bit22 | Bit21 | 203 | | Bit2 | Bit1 | Bit0 | | PEAK23 | PEAK22 | PEAK21 | PEAK203 | | PEAK2 | PEAK1 | PEAK0 | | Voltage peak register(V_PEAK) A | | | Addr: 12H | Type: Read | | Default: 000000H | | |---------------------------------|--------|--------|-----------|------------|-------|------------------|-------| | Bit23 | Bit22 | Bit21 | 20. | 3 | Bit2 | Bit1 | Bit0 | | PEAK23 | PEAK22 | PEAK21 | PEAK | 203 | PEAK2 | PEAK1 | PEAK0 | Note: the register updating frequency is 50Hz. ### **Calibration Registers** ## **MODE Register (MODE)** | MODE Register(MODE) Addr: 14H | | Type: R/W | | Default: 000H | | | | |-------------------------------|------|-----------|------|---------------|-------|------|------| | | | | | Bit11 | Bit10 | Bit9 | Bit8 | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | Bit | Bit mnemonic | Default | Description | | | | |----------|--------------|---------|-----------------------------------------------------------------|--|--|--| | location | | value | | | | | | 0 | WATT_SEL | 0 | The channel selection of Energy accumulation and CF output. | | | | | | | | MODE [0] =0, Current A channel. | | | | | | | | MODE [0] =1, Current B channel. | | | | | 1 | AUTO_SEL | 0 | Enable/disable Anti-tampering Mode | | | | | | | | MODE [1] =0, disable auto-switch channel. | | | | | | | | MODE [1] =1, enable auto-switch channel. When the Line | | | | | | | | and Neutral Current differ by more than the Fault_SEL | | | | | | | | threshold, the IC will auto-switch to the channel of the larger | | | | | | | | power. | | | | | 2 | A_HPF_SEL | 0 | Enable/disable the high-pass filter of current channel A | | | | | | | | MODE [2] =0, When measure AC signal input. | | | | | | | | MODE [2] =1, When measure DC signal input. | | | | | 3 | B_HPF_SEL | 0 | Enable/disable the high-pass filter of current channel B | | | | | 4 | V_HPF_SEL | 0 | Enable/disable the high-pass filter of voltage channel. | | | | | 5 | COMP_SEL | 0 | Anti-tampering MODE | | | | | | | | =0, anti-tampering mode of RMS, | | | | | | | | =1, anti-tampering mode of active power. | | | | | 6 | ANTICREEP | 0 | Anti-Creep Mode | | | | | | _SEL | | =0, anti-creep mode | of active power thres | hold, | | | |-----|-----------|----|--------------------------------------------------|-----------------------|--------------------|--|--| | | | | =1, anti-creep mo | ode of active pov | wer threshold and | | | | | | | time-creep. | | | | | | 7 | | | This bit must be set to 1 | | | | | | 8,9 | CF_ADD_SE | 00 | CF output mode for | active power | | | | | | L | | MODE[9:8]=00, absolute energy pulse output; | | | | | | | | | MODE[9:8]=01, positive-only energy pulse output; | | | | | | | | | MODE[9:8]=10, arithmetical energy pulse output; | | | | | | | | | MODE[9:8]=11, neg | ative-only energy pu | lse output; | | | | 10, | FAULT_SEL | 00 | These bits configur | e the L and N Lin | e power difference | | | | 11 | | | threshold in anti-tam | pering mode | | | | | | | | Mode[11] | Mode[10] | Threshold | | | | | | | 0 | 0 | 12.5% | | | | | | | 0 | 1 | 6.25% | | | | | | | 1 | 0 | 3.125% | | | | | | | 1 | 1 | 10.16% | | | ## Channel Gain Register (GAIN) | Channel Gain Registe | Type: R/W | Default: 000H | | |--------------------------|----------------------------|----------------|---------------| | Bit[11]~Bit[8] | Bit[3]~Bit[0] | | | | Voltage channel PGA Gain | Current channel B PGA Gain | Current channe | el B PGA Gain | | Bit | Description | | | | | | | | |------|--------------------------------------------------|----------------|-----------------|-------------|----------|--|--|--| | 11~8 | Voltage PGA | A Gain, defaul | t value is '0' | | | | | | | | Bit[11] | Bit[10] | Bit[9] | Bit[8] | PGA Gain | | | | | | × | 0 | 0 | 0 | 1 | | | | | | × | 0 | 0 | 1 | 2 | | | | | | × | 0 | 1 | 0 | 4 | | | | | | × | 0 | 1 | 1 | 8 | | | | | | × | 1 | 0 | 0 | 16 | | | | | | × | 1 | 0 | 1 | 24 | | | | | | × | 1 | 1 | 0 | 32 | | | | | 7~4 | Current channel B PGA Gain, default value is '0' | | | | | | | | | | Bit[7] | Bit[6] | Bit[5] | Bit[4] | PGA Gain | | | | | | × | 0 | 0 | 0 | 1 | | | | | | × | 0 | 0 | 1 | 2 | | | | | | × | 0 | 1 | 0 | 4 | | | | | | × | 0 | 1 | 1 | 8 | | | | | | × | 1 | 0 | 0 | 16 | | | | | | × | 1 | 0 | 1 | 24 | | | | | | × | 1 | 1 | 0 | 32 | | | | | 3~0 | Current char | nnel A PGA G | ain, default va | alue is '0' | | | | | | Bit[3] | Bit[2] | Bit[1] | Bit[0] | PGA Gain | |--------|--------|--------|--------|----------| | X | 0 | 0 | 0 | 1 | | X | 0 | 0 | 1 | 2 | | X | 0 | 1 | 0 | 4 | | X | 0 | 1 | 1 | 8 | | X | 1 | 0 | 0 | 16 | | X | 1 | 0 | 1 | 24 | | X | 1 | 1 | 0 | 32 | ### **Imbalance Threshold Register (FAULTLVL)** | Active Power Noload threshold(FAULTLVL) | | | Тур | e: R/W | Default | : 044H | | |-----------------------------------------|-------|------|-----|--------|---------|--------|------| | Addr: 16H | | | | | | | | | Bit11 | Bit10 | Bit9 | • | | Bit2 | Bit1 | Bit0 | When the value of the RMS/WATT is less than this threshold, the fault detection can't work. FAULTLVL=RMS\_reg/256 or FAULTLVL=WATT\_reg/256. ### Noload Threshold Register (WA\_CREEP) | Active Power Noload threshold(WA_CREEP) | | | | Тур | e: R/W | Default: | FFF02BH | |-----------------------------------------|-------|-------|---|-----|--------|----------|---------| | Addr: 17H | | | | | | | | | Bit23 | Bit22 | Bit21 | | | Bit14 | Bit13 | Bit12 | | Bit11 | Bit10 | Bit9 | • | | Bit2 | Bit1 | Bit0 | Bit[23:12] is used to set time-creep threshold. 1LSB=4.6 second. Bit[11:0] is used to set active power noload threshold. When the absolute value of the input power signal is less than this threshold, the output active power is set to zero. This can make in no-load conditions, even a small noise signal output to the active register is 0. One LSB in the WA\_CREEP [11:0] register is equivalent to 0.366 LSBs in the WATT register. Example: the value of WATT register is 249F0H (150000) (100%Un, 100%Ib), the starting current of the meter is 0.4%Ib. the No-Load threshold value of active power can be set to 0.2%Ib\*Un. (150000\*0.2%=300), the value of WA\_CREEP[11:0] is $300*0.366 \approx 110(6EH)$ #### Reverse Noload Threshold Register (WA\_REVP) | Reverse | Reverse Noload threshold(WA_REVP) | | | Тур | e: R/W | Default | : 087H | |-----------|-----------------------------------|------|--|-----|--------|---------|--------| | Addr: 18H | | | | | | | | | Bit11 | Bit10 | Bit9 | | | Bit2 | Bit1 | Bit0 | WA\_REVP=WATT\_reg/(32\*1.3655) When the value of X\_WATT register is less than this threshold, the REVP bit of the Status register don't update and set to 0. Note: this register only affects the status register. ### **CF Frequency Divider Register (WA\_CFDIV)** | CF output | divider(WA_C | CFDIV) Ac | ldr: 19H | Тур | e: R/W | Default | : 001H | |-----------|--------------|-----------|----------|-----|--------|---------|--------| | Bit11 | Bit10 | Bit9 | ٠ | •• | Bit2 | Bit1 | Bit0 | | At maximum signal level ±660mV (467mV rms) | | | | | | | | | |--------------------------------------------|------------------|--------------|----------|----------|--|--|--|--| | | | Typical valu | ue | | | | | | | CFDIV | The frequency of | WATT | IA_RMS | V_RMS | | | | | | register(30H) | CF (Hz) | register | register | register | | | | | | 1(001H) | 1.95 | 6500000 | 5650000 | 5650000 | | | | | | 2(002H) | 3.91 | | | | | | | | | 4(004H) | 7.81 | | | | | | | | | 8(008H) | 15.63 | | | | | | | | | 16(010H) | 31.25 | | | | | | | | | 32(020H) | 62.50 | | | | | | | | | 64(040H) | 125.00 | | | | | | | | | 128(080H) | 250.00 | | | | | | | | | 256(0100H) | 500.00 | | | | | | | | ### Active Power Offset Register (A\_WATTOS, B\_WATTOS) | Active power offset | of channel A | Type: R/W | Default: 000H | |-------------------------|--------------|-----------|---------------| | (A_WATTOS) Ad | dr: 1AH | | | | Bit11(sign bit) Bit10~8 | | Bit7~4 | Bit3~0 | | Active power offset | of channel B | Type: R/W | Default: 000H | |-------------------------|--------------|-----------|---------------| | (B_WATTOS) Ad | dr: 1BH | | | | Bit11(sign bit) Bit10~8 | | Bit7~4 | Bit3∼0 | Complement, Bit [11] is the sign bit. Power offset compensation in small power. Assume in small power condition (5% In, PF=1.0), error of the energy meter is Err, the data of $x_WATT$ register is WATT\_Data. If Err<0, then x\_WATTOS=int ((WATT\_Data\*(-Err)/1.3655)); If Err<0, then x\_WATTOS=int((WATT\_Data\*(-Err)/1.3655))+4096; ### Active Power Gain Register (A\_WATTGN, B\_WATTGN) | Active power gain o | f channel A(A_WATTGN | Type: R/W | Default: 000H | |---------------------|----------------------|-----------|---------------| | Addr: 1CH | | | | | Bit11(sign bit) | Bit10∼8 | Bit7~4 | Bit3~0 | | Active power gain o | f channel B(B_WATTGN | Type: R/W | Default: 000H | |---------------------|----------------------|-----------|---------------| | Addr: 1DH | | | | | Bit11(sign bit) | Bit10∼8 | Bit7~4 | Bit3~0 | Complement, Bit [11] is the sign bit. Output WATT\_Reg=Active Power \* $\frac{X\_WATTGN}{2^{12}}$ ### Phase Calibration Registers (IA\_PHCAL,IB\_PHCAL,V\_PHCAL) | PHCAL Register(IA_PHCAL) Addr: 1EH | | | | Type: | R/W | Defaul | t: 00H | | |----------------------------------------------------|----|----------------------|--|-------|-----|--------|--------|--| | Enable bit Phase compensation of current channel A | | | | | | | | | | D7 | D6 | D6 D5 D4 D3 D2 D1 D0 | | | | | | | | PHCAL Register(IB_PHCAL) Addr: 1FH | | | | Type: | R/W | Defaul | t: 00H | | |------------------------------------|--------------------------------------------------|----------------------|--|-------|-----|--------|--------|--| | Enable bit | nable bit Phase compensaton of current channel B | | | | | | | | | D7 | D6 | D6 D5 D4 D3 D2 D1 D0 | | | | | | | | PHCAL Register(V_PHCAL) | | | ldr: 20H | Type: | R/W | Defaul | t: 00H | |-------------------------|-----------------------------------------------|----|----------|-------|-----|--------|--------| | Enable bit | able bit Phase compensaton of voltage channel | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Bit[7] is enable bit, when Bit[7]=0,disable compensation; Bit[7]=1,enable compensation. Bit[6:0] used to adjust the delay time, 1.1us/1LSB. With a line frequency of 50Hz, the resolution is $360^{\circ} \times (1/900$ KHz) $\times 50$ Hz=0.02°, The adjustable range is $0^{\circ} \sim 2.54^{\circ}$ . 1LSB of register may cause the accuracy Error change 0.0605%. If Error>=0, write the adjust value to Phase compensation of current channel. If Error<0, write the adjust Value to Phase compensation of voltage channel. The value=int (|Err|/0.0605) +127. ### Apparent power offset Register (VA\_OS) | Apperant power offs | set (VAOS) Addr: 21H | Type: R/W | Default: 000H | |---------------------|----------------------|-----------|---------------| | Bit11(sign bit) | Bit10~8 | Bit7~4 | Bit3∼0 | Complement, Bit [11] is the sign bit. VA=VA0+VAOS. ### **Apparent Power Gain Register (VAGN)** | Apparent power gain | n (VAGN) Addr: 22H | Type: R/W | Default: 000H | |---------------------|--------------------|-----------|---------------| | Bit11(sign bit) | Bit10∼8 | Bit7~4 | Bit3∼0 | Complement, Bit [11] is the sign bit. Output VA\_reg=VA0 \* $(1 + \frac{\text{VAGN}}{2^{12}})$ ### RMS Gain Register (IA\_RMSGN, IB\_RMSGN and V\_RMSGN) | RMS gain of current | t A(IA_RMSGN) Addr: | Type: R/W | Default: 000H | |---------------------|---------------------|-----------|---------------| | | 23H | | | | Bit11(sign bit) | Bit10~8 | Bit7~4 | Bit3~0 | | RMS gain of current | B(IB_RMSGN) Addr: | Type: R/W | Default: 000H | |---------------------|-------------------|-----------|---------------| | | 24H | | | | Bit11(sign bit) | Bit10∼8 | Bit7∼4 | Bit3∼0 | | RMS gain of voltage | ge(V_RMSGN) Addr: 25H | Type: R/W | Default: 000H | |---------------------|-----------------------|-----------|---------------| | Bit11(sign bit) | Bit10~8 | Bit7∼4 | Bit3~0 | Complement, Bit [11] is the sign bit. Output x\_RMS\_reg=X\_RMS0 \* $(1 + \frac{X_RMSGN}{2^{12}})$ ### RMS Offset Registers (IA\_RMSOS, IB\_RMSOS, V\_RMSOS) | RMS offset of curre | nt A(IA_RMSOS) A | ddr: | Type: R/W | Default: 000H | |---------------------|------------------|------|-----------|---------------| | | 26H | | | | | Bit11(sign bit) | Bit10~8 | | Bit7~4 | Bit3~0 | | RMS offset of curre | nt B(IB_RMSOS) Add | Type: R/W | Default: 000H | |---------------------|--------------------|-----------|---------------| | Bit11(sign bit) | Bit10~8 | Bit7~4 | Bit3~0 | | RMS offset of volta | age(V_RMSOS) Addr: | Type: R/W | Default: 000H | |---------------------|--------------------|-----------|---------------| | | 28H | | | | Bit11(sign bit) | Bit10~8 | Bit7~4 | Bit3~0 | Complement, Bit [11] is the sign bit. IX RMS= $\sqrt{IX_RMS0^2 + IX_RMS0S * 2^{17}}$ ### RMS Noload Threshold Register (RMS\_CREEP) | RMS Noload th | reshold(RMS_CREEP) | Type: R/W | Default: 000H | |---------------|--------------------|-----------|---------------| | Ac | ldr: 29H | | | | Bit11 | Bit10∼8 | Bit7∼4 | Bit3∼0 | $$RMS = \begin{cases} 0 & RMS < RMS \_CREEP \times 2 \times 1.3655 \\ RMS, & RMS = RMS \_CREEP \times 2 \times 1.3655 \end{cases}$$ Please refer to chapter "No-load threshold of RMS" #### Small signal compensation of Active power (WA\_LOS) These two registers do not need change. Keep the default value. ### Channel Offset Registers (IA\_CHOS, IB\_CHOS, V\_CHOS) These two registers do not need change. Keep the default value. ### Calibration Gain Register (IA\_CHGN, IB\_CHGN, V\_CHGN) | Calibration gain of current A (IA_CHGN) | Type: R/W | Default: 000H | |-----------------------------------------|-----------|---------------| | Addr: 2EH | | | | Bit11(sign bit) Bit10~8 | Bit7∼4 | Bit3~0 | |-------------------------|--------|--------| |-------------------------|--------|--------| | Calibration gain of | of current B (IB_CHGN) | Type: R/W | Default: 000H | |---------------------|------------------------|-----------|---------------| | Ac | ldr: 2FH | | | | Bit11(sign bit) | Bit10~8 | Bit7∼4 | Bit3~0 | | Calibration gain | of Voltage (V_CHGN) | Type: R/W | Default: 000H | |------------------|---------------------|-----------|---------------| | Ac | ldr: 30H | | | | Bit11(sign bit) | Bit10∼8 | Bit7~4 | Bit3~0 | Complement, Bit [11] is the sign bit. L line gain calibration is performed when PF=1.0 and the current is In. Assume the error output of the calibration bench is Err. If Err <0, then GN=int $$(2^{12} \times \frac{-Err}{1+Err)})$$ If Err>=0, then GN=int $$(2^{12} + 2^{12} \times \frac{-\text{Err}}{1_{\text{Err}}})$$ The Err can be calibrated when the Err range is -33.3% ~+99.9% The GN value can be set to 2EH or 30H register. ### **Line Energy Accumulation Cycle Register (LINECYC)** | Line Ener | gy Cycle(LIN | IECY) Add | lr: 31H Typ | e: R/W | Default | : 000H | |-----------|--------------|-----------|-------------|--------|---------|--------| | Bit11 | Bit10 | Bit9 | | Bit2 | Bit1 | Bit0 | Note: set the LINE\_WATTHR, LINE\_VARHR.LINE\_VAHR update period. The LSB of the LINECYC register is 0.1S. At the end of a line cycle accumulation cycle, the LINE\_WATTHR register is updated. The LINE\_WATTHR register hold its current value until the end of the next line cycle period, when the content is replaced with the new reading. If a new value is written to the LINECYC register midway through a line cycle accumulation, the new value is not internally loaded until the end of a line cycle period. ### **Zero-Crossing TimeOut Register (ZXTOUT)** | Zero-Crossing Time | eOut(ZXTOUT) Addr: 32H | Type: R/W | Default: FFFFH | |--------------------|------------------------|-----------|----------------| | Bit15~12 | Bit11~8 | Bit7~4 | Bit3~0 | 70.5uS/LSB. Please refer to chapter "Electric parameters monitor" ### SAG Detection Register (SAGCYC, SAGLVL) | ( | SAGCYC) | Addr: 33H | | Type: | R/W | Defaul | t: FFH | |----------|----------|-----------|----|-------|-----|--------|--------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | | 10mS/LSB | • | | | | | | | | | (SAGLVL) | Addr: 34H | [ | Type: | R/W | Defaul | t: FFH | | Bit11 | Bit10∼8 | Bit7∼4 | Bit3∼0 | |-------|---------|--------|--------| | | 1 | | | The value compare with V\_RMS [23:12]. Please refer to chapter "Electric parameters monitor" ### Peak Detection Register (IA\_PKLVL, IB\_PKLVL, V\_PKLVL) | Current A peak level | I(IA_PKLVL) Addr: 35 | H Type: R/W | Default: 000H | |----------------------|----------------------|-------------|---------------| | Bit11 | Bit10~8 | Bit7∼4 | Bit3~0 | | Current B peak level | l(V_PKLVL) Addr: 36 | H Type: R/W | Default: 000H | |----------------------|---------------------|-------------|---------------| | Bit11 | Bit10~8 | Bit7~4 | Bit3∼0 | | Voltage peak level( | V_PKLVL) Addr: 37H | I Type: R/W | Default: 000H | |---------------------|--------------------|-------------|---------------| | Bit11 | Bit10~8 | Bit7~4 | Bit3∼0 | Please refer to chapter "Electric parameters monitor" ### Logic output control register(ATT\_SEL) | (ATT_SE | EL) Addr: 38H | Type: R/W | Default: 0000H | |----------|---------------|-----------|----------------| | Bit15~12 | Bit11~8 | Bit7~4 | Bit3~0 | | AT3 | AT2 | AT1 | AT0 | The BL6523B contains four logic output pin(AT0~AT3) that can output some measurement states. The AT\_SEL register is used to set the AT0~AT3 pin output, AT\_SEL [3: 0] corresponds to AT0; AT\_SEL[7: 4] corresponds to AT1; AT\_SEL[11: 8] corresponds to AT2; AT\_SEL[15: 12] corresponds to AT3. The default value of AT\_SEL register is 0x0000, the default output is AT0=FAULT, AT1=REVP, AT2=ZX, AT3=nSAG. | BIT[3:0] | ATX | DEFAULT | DESCRIPTION | |----------|--------|---------|----------------------------------------------------------| | | OUTPUT | | | | 0000 | | | AT0=FAULT、AT1=REVP、AT2=ZX、AT3=nSAG | | 0001 | nSAG | 0 | Sag event has occurred | | 0010 | ZXTO | 0 | Indicates that zero crossing has been missing on the | | | | | voltage channel for the length of time specified in the | | | | | ZXTOUT register | | 0011 | ZX | 0 | Voltage channel zero crossing | | 0100 | PKIA | 0 | Current channel A peak has exceeded IAPKLVL | | 0101 | PKIB | 0 | Current channel B peak has exceeded IBPKLVL | | 0110 | PKV | 0 | Voltage peak has exceeded VPKLVL | | 0111 | REVP | 0 | Sign of active power has changed to negative | | 1000 | APEHF | 0 | Active energy register(WATTR) is half full | | 1001 | VAPEHF | 0 | Apparent energy register(VAHR) is half full | | 1010 | FAULT | 0 | Fault=1 indicates the imbalance in two channels rms, the | | | | | difference is greater than the FAULTLVL | | 1011 | CHSEL | 0 | 0 indicates measureing power with channel A; | | | | | 1 indicates measureing power with channel B; | | 具余 Reversed 0 Reserved | |------------------------------| |------------------------------| ## Interrupt Mask Register(MASK) | Interrupt Mask Register(MASK) | | (MASK) | Addr: 39H | Type:R/W | Defaul | t:000H | |-------------------------------|-----|--------|-----------|----------|--------|--------| | D11 | D10 | D9 | D8D2 | | D1 | D0 | | BITS | INTERRUP | DEFAULT | DESCRIPTION | |--------|----------|---------|--------------------------------------------------| | | NAME | | | | 0 | SAG | 0 | Enable the interrupt that sag event has occurred | | 1 | ZXTO | 0 | Enable the interrupt of ZXTO | | 2 | ZX | 0 | Enable the interrupt of ZX | | 3 | PKIA | 0 | Enable the interrupt of PAIA | | 4 | PKIB | 0 | Enable the interrupt of PKIB | | 5 | PKV | 0 | Enable the interrupt of PKV | | 6 | REVP | 0 | Enable the interrupt of REVP | | 7 | APEHF | 0 | Enable the interrupt of APEHF | | 8 | VAPEHF | 0 | Enable the interrupt of VAPEHF | | 9 | FAULT | 0 | Enable the interrupt of FAULT | | 10 | CHSEL | 0 | Enable the interrupt of CHSEL | | Others | Reversed | 0 | Reversed | ## **Interrupt Status Register** | Interrupt S | Interrupt Status Register(STATUS) Addr: 3AH | | | Type:Read | Defaul | t:000H | |-------------|---------------------------------------------|----|---------|-----------|--------|--------| | D11 | D10 | D9 | D8•••D2 | | D1 | D0 | | BIT | INTERRUPT | DEFAULT | DESCRIPTION | |----------|-----------|---------|------------------------------------------------------| | LOCATION | FLAG | | | | 0 | SAG | 0 | Indicates that an interrupt was caused by a Sag | | | | | event | | 1 | ZXTO | 0 | Indicates that zero crossing has been missing on | | | | | the voltage channel for the length of time specified | | | | | in the ZXTOUT register | | 2 | ZX | 0 | Voltage channel zero crossing | | 3 | PKIA | 0 | Current channel A peak has exceeded I_PKLVL | | 4 | PKIB | 0 | Current channel B peak has exceeded I_PKLVL | | 5 | PKV | 0 | Voltage peak has exceeded V_PKILVL | | 6 | REVP | 0 | Indicates the active power has gone from positive | | | | | to negative(instantaneous power) | | 7 | APEHF | 0 | Indicates that an interrupt was caused because | | | | | WATTHR register is more than half full | | | | |----|----------|---|----------------------------------------------------|--|--|--| | 8 | VAPEHF | 0 | Indicates that an interrupt was caused because | | | | | | | | WAHR register is more than half full | | | | | 9 | FAULT | 0 | Indicates the Line and Neutral signal imbalance | | | | | 10 | CHSEL | 0 | Indicates the channel of CF output | | | | | 11 | VREF_LOW | 0 | Indicates that the reference voltage is lower than | | | | | | | | 2V | | | | ### Read/Write Register (Read/Write) | Read Register(READ) Addr: 3BH | | | Ту | rpe: R | 默认值: | 000000Н | | |-------------------------------|-------|-------|----|--------|------|---------|------| | Bit23 | Bit22 | Bit21 | | | Bit2 | Bit1 | Bit0 | | Write Register(WRITE) Addr: 3CH | | | Ту | pe: R | 默认值: | 000000Н | | |---------------------------------|-------|-------|----|-------|------|---------|------| | Bit23 | Bit22 | Bit21 | | | Bit2 | Bit1 | Bit0 | Note: these register store the data that is just read or written through the UART interface. ### **Checksum Register (CHKSUM)** | Checksum | Register(CHF | KSUM) Ad | dr: 3DH | Type: R | 默认值: | 0121F2H | |----------|--------------|----------|---------|---------|------|---------| | Bit23 | Bit22 | Bit21 | ••• | Bit2 | Bit1 | Bit0 | Note: this register is the sum of register 14H~39H Value. If the value of these register changed, the CHKSUM will be written the new value automatically. ### Write Protection Register (WRPROT) | Write Prote | Write Protection Register(WRPROT) Addr: | | | | pe: R | 默认值 | i: 00H | |-------------|-----------------------------------------|------|--|--|-------|------|--------| | 3ЕН | | | | | | | | | Bit7 | Bit6 | Bit5 | | | Bit2 | Bit1 | Bit0 | Note: when the calibration registers of BL6523GX can be written after only the 55H is written to this register.