# Dual J-K Flip-Flop with Reset # High-Performance Silicon-Gate CMOS The MC74HC73A is identical in pinout to the LS73. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. Each flip-flop is negative-edge clocked and has an active-low asynchronous reset. The MC74HC73A is identical in function to the HC107, but has a different pinout. ## **Features** - Output Drive Capability: 10 LSTTL Loads - · Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1.0 μA - · High Noise Immunity Characteristic of CMOS Devices - In Compliance with the JEDEC Standard No. 7.0 A Requirements - Chip Complexity: 92 FETs or 23 Equivalent Gates - These are Pb-Free Devices #### PIN ASSIGNMENT | CLOCK 1 | 1 ● | 14 | J1 | |-----------------|-----|----|------| | RESET 1 | 2 | 13 | □ Q1 | | K1 [ | 3 | 12 | Q1 | | V <sub>CC</sub> | 4 | 11 | GND | | CLOCK 2 | 5 | 10 | ] K2 | | RESET 2 | 6 | 9 | Q2 | | J2 [ | 7 | 8 | Q2 | | | | | , | ## ON Semiconductor® http://onsemi.com ## MARKING DIAGRAMS SOIC-14 D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. ## **FUNCTION TABLE** | | Inputs | | | | puts | |-------|---------------|---|---|-----------|-------| | Reset | Clock | J | Κ | Q | Q | | L | Х | Х | Χ | L | Н | | Н | ~ | L | L | No C | hange | | Н | ~ | L | Н | L | Н | | Н | $\overline{}$ | Н | L | Н | L | | Н | ~ | Η | Н | Tog | ggle | | Н | L | Χ | Х | No C | hange | | Н | Н | Χ | Х | No Change | | | Н | | Χ | Х | No C | hange | #### MAXIMUM RATINGS\* | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 1.5 to V <sub>CC</sub> + 1.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>in</sub> | DC Input Current, per Pin | ±20 | mA | | I <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air SOIC Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(PSOIC Package) | 260 | °C | <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. †Derating — SOIC Package: – 7 mW/°C from 65° to 125°C #### porating core rankagor rintin contour to to ## RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | | Max | Unit | |------------------------------------|----------------------------------------------------------------------------------|---------------------------------------|-------------|--------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | DC Supply Voltage (Referenced to GND) | | | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to G | ND) | 0 | V <sub>CC</sub> | V | | TA | Operating Temperature, All Package Types | | | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 2$<br>(Figure 1) $V_{CC} = 4$<br>$V_{CC} = 6$ | 1.5 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{\rm CC}$ ). Unused outputs must be left open. ## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | aranteed Li | mit | | |-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL} $ $ I_{out} \le 4.0 \text{ mA}$ $ I_{out} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL} $ $ I_{out} \le 4.0 \text{ mA}$ $ I_{out} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | I <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ± 0.1 | ± 1.0 | ±1.0 | μА | | Icc | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 6.0 | 4 | 40 | 80 | μΑ | ## AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ ) | | | | Guaranteed Limit | | mit | | |----------------------------------------|--------------------------------------------------------------|----------------------|------------------|-----------------|-----------------|------| | Symbol | Parameter | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 4) | 2.0<br>4.5<br>6.0 | 6.0<br>30<br>35 | 4.8<br>24<br>28 | 4.0<br>20<br>24 | MHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q or Q (Figures 1 and 4) | 2.0<br>4.5<br>6.0 | 125<br>25<br>21 | 155<br>31<br>26 | 190<br>38<br>32 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Reset to Q or Q (Figures 2 and 4) | 2.0<br>4.5<br>6.0 | 155<br>31<br>26 | 195<br>39<br>33 | 235<br>47<br>40 | ns | | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 4) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|------------------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Per Flip-Flop)* | 35 | pF | <sup>\*</sup> Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . ## TIMING REQUIREMENTS (Input $t_r = t_f = 6 \text{ ns}$ ) | | | | Gu | Guaranteed Limit | | | |---------------------------------|-----------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>su</sub> | Minimum Setup Time, J or K to Clock<br>(Figure 3) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | t <sub>h</sub> | Minimum Hold Time, Clock to J or K (Figure 3) | 2.0<br>4.5<br>6.0 | 3<br>3<br>3 | 3<br>3<br>3 | 3<br>3<br>3 | ns | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Clock (Figure 2) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | t <sub>w</sub> | Minimum Pulse Width, Clock<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>w</sub> | Minimum Pulse Width, Reset<br>(Figure 2) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns | ## **SWITCHING WAVEFORMS** Figure 2. Figure 3. \*Includes all probe and jig capacitance Figure 4. ## **EXPANDED LOGIC DIAGRAM** ## ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |----------------|-----------------------|-----------------------| | MC74HC73ADG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC74HC73ADR2G | SOIC-14<br>(Pb-Free) | 0500 / Table 9 Dead | | MC74HC73ADTR2G | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel | | MC74HC73ADTG | TSSOP-14<br>(Pb-Free) | 96 Units / Tube | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS TSSOP-14 CASE 948G-01 ISSUE B ## NOTES: - OTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W- | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 | BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | BSC | 0.252 BSC | | | | M | 0 ° | 8 ° | 0° | 8 ° | | ## SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS ## SOIC-14 NB CASE 751A-03 ISSUE K #### NOTES - DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - 2. CONTRICULING DIMENSION. MILLIMIETERS. 3. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. - 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE | | MILLIN | IETERS | INC | HES | |------------|----------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | <b>A</b> 3 | 0.19 | 0.25 | 0.008 | 0.010 | | b | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | E | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 BSC | | 0.050 | BSC | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | L | 0.40 | 1.25 | 0.016 | 0.049 | | M | 0 ° | 7° | 0 ° | 7° | DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative