# 8-Bit Shift and Store Register with LSTTL Compatible Inputs # High-Performance Silicon-Gate CMOS The MC74HCT4094A is a high speed CMOS 8-bit serial shift and storage register. This device consists of an 8-bit shift register and latch with 3-state output buffers. Data is shifted on positive clock (CP) transitions. The data in the shift register is transferred to the storage register when the Strobe (STR) input is high. The output buffers are enabled when the Output Enable (OE) input is set high. Two serial outputs (QS<sub>1</sub>, QS<sub>2</sub>) are available for cascading multiple devices. The MC74HCT4094A can be used to interface TTL or CMOS outputs to high speed CMOS inputs. ### **Features** - Wide Operating Voltage Range: 4.5 to 5.5 V - Low Power Dissipation: $I_{CC} = < 10 \mu A$ - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - These are Pb-Free Devices ### Typical Applications - Serial-to-Parallel Conversion - Remote Control Storage Register ### ON Semiconductor® http://onsemi.com ### MARKING DIAGRAMS SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G, • = Pb-Free Package (Note: Microdot may be in either location) ### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet. Figure 2. Logic Symbol Figure 3. IEC Logic Symbol Figure 4. Functional Diagram Figure 5. Logic Diagram ### MAXIMUM RATINGS | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------------|--------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | $-0.5$ to $V_{CC} + 0.5$ | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | $-0.5$ to $V_{CC} + 0.5$ | ٧ | | I <sub>in</sub> | DC Input Current, per Pin | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 35 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | ±75 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. †Derating - SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C # This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. ### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |------------------------------------|---------------------------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | 4.5 | 5.5 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage<br>(Referenced to GND) | 0 | V <sub>CC</sub> | V | | TA | Operating Temperature, All Package Types | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 1) | 0 | 500 | ns | ### **FUNCTIONAL TABLE** | INPUTS | | | PARALLEL | OUTPUTS | SERIAL C | DUTPUTS | | |----------|----|-----|----------|---------|----------|---------|-----| | СР | OE | STR | D | QP0 | QPn | QS1 | QS2 | | 1 | L | Х | X | Z | Z | Q'6 | NC | | <b>\</b> | L | Х | X | Z | Z | NC | QP7 | | 1 | Н | L | X | NC | NC | Q'6 | NC | | 1 | Н | Н | L | L | QPn-1 | Q'6 | NC | | 1 | Н | Н | Н | Н | QPn-1 | Q'6 | NC | | <b>\</b> | Н | Н | Н | NC | NC | NC | QP7 | ### Notes - 1. H = HIGH voltage level - L = LOW voltage level - X = don't care - Z = high impedance OFF-state - NC = no change - ↑ = LOW-to-HIGH CP transition ↓ = HIGH-to-LOW CP transition Q'6 = the information in the seventh register stage is transferred to the 8th register stage and QSn output at the positive clock edge Figure 6. Timing Diagram ### DC CHARACTERISTICS | | | | | Guaranteed Limits | | | | |--------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------|-------------------|---------------|---------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> (V) | -55°C to 25°C | ≤ <b>85°C</b> | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input | V <sub>OUT</sub> = 0.1 V or V <sub>CC</sub> – 0.1 V | 4.5 | 2.0 | 2.0 | 2.0 | V | | | Voltage | I <sub>OUT</sub> ≤20 μA | 5.5 | 2.0 | 2.0 | 2.0 | | | V <sub>IL</sub> | Maximum Low-Level Input | V <sub>OUT</sub> = 0.1 V or V <sub>CC</sub> – 0.1 V | 4.5 | 0.8 | 0.8 | 0.8 | V | | | Voltage | I <sub>OUT</sub> ≤20 μA | 5.5 | 0.8 | 0.8 | 0.8 | 1 | | V <sub>OH</sub> | Minimum High-Level Output | VIN = VIH or VIL | 4.5 | 4.4 | 4.4 | 4.4 | V | | | Voltage | I <sub>OUT</sub> I≤20 μA | 5.5 | 5.4 | 5.4 | 5.4 | 1 | | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OUT</sub> I = 6 mA | 4.5 | 4.25 | 4.2 | 4.1 | 1 | | | V <sub>OL</sub> Maximum Low-Level Output Voltage | | $V_{IN} = V_{IH} \text{ or } V_{IL}, \mid_{OUT} \mid \leq 20 \mu A$ | 4.5 | 0.1 | 0.1 | 0.1 | V | | | | | 5.5 | 0.1 | 0.1 | 0.1 | 1 | | | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OUT</sub> I = 6 mA | 4.5 | 0.25 | 0.3 | 0.4 | 1 | | I <sub>IN</sub> | Maximum Input Leakage<br>Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | 5.5 | ±0.1 | ±1 | ±1 | μА | | loz | Maximum Tri-State Output<br>Leakage Current | V <sub>IN</sub> = V <sub>CC</sub> or GND<br>V <sub>OUT</sub> = V <sub>CC</sub> or GND | 5.5 | ±0.5 | ±5 | ±10 | μА | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | 5.5 | 4.0 | 40 | 80 | μА | | $\Delta I_{CC}$ | Additional Quiescent Supply | V <sub>in</sub> = 2.4V, Any One Input | | ≥ -55°C | 25 to 125°C | | | | | Current | $V_{in} = V_{CC}$ or GND, Other Inputs $I_{out} = 0\mu A$ | 5.5 | 2.9 | 2 | 2.4 | mA | # AC CHARACTERISTICS ( $t_f = t_r = 6 \text{ ns, } C_L = 50 \text{ pF})$ | | | | | Guaranteed Limits | | ts | | |-------------------------------------|-------------------------------------------------------------|-----------------|---------------------|-------------------|---------------|---------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> (V) | -55°C to 25°C | ≤ <b>85°C</b> | ≤ 125°C | Unit | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>CP to QS <sub>1</sub> | Figure 7 | 4.5 | 30 | 38 | 45 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>CP to QS <sub>2</sub> | Figure 7 | 4.5 | 27 | 34 | 41 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>CP to QP <sub>n</sub> | Figure 7 | 4.5 | 39 | 49 | 59 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>STR to QP <sub>n</sub> | Figure 8 | 4.5 | 36 | 45 | 54 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum 3-State Output Enable Time<br>OE to QP <sub>n</sub> | Figure 9 | 4.5 | 35 | 44 | 53 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum 3-State Output Enable Time<br>OE to QP <sub>n</sub> | Figure 9 | 4.5 | 25 | 31 | 38 | ns | | t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Transition Time | Figure 7 | 4.5 | 18 | 22 | 25 | ns | | t <sub>W</sub> | Minimum Clock Pulse Width<br>High or Low | Figure 7 | 4.5 | 16 | 20 | 24 | ns | | t <sub>W</sub> | Minimum Strobe Pulse Width<br>High | Figure 8 | 4.5 | 16 | 20 | 24 | ns | | t <sub>SU</sub> | Minimum Set-up Time<br>D to CP | Figure 10 | 4.5 | 10 | 13 | 15 | ns | | t <sub>SU</sub> | Minimum Set-up Time<br>CP to STR | Figure 8 | 4.5 | 20 | 25 | 30 | ns | | t <sub>h</sub> | Minimum Hold Time<br>D to CP | Figure 10 | 4.5 | 3 | 3 | 3 | ns | | t <sub>h</sub> | Minimum Hold Time<br>CP to STR | Figure 8 | 4.5 | 0 | 0 | 0 | ns | | f <sub>MAX</sub> | Minimum Clock Pulse Frequency | Figure 7 | 4.5 | 30 | 24 | 20 | MHz | | C <sub>in</sub> | Maximum Input Capacitance | | - | 10 | 10 | 10 | pF | | C <sub>out</sub> | Maximum Output Capacitance | | - | 15 | 15 | 15 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (Note 2) | | - | 140 | 140 | 140 | pF | <sup>2.</sup> $C_{PD}$ is defined as the value of the IC's equivalent capacitance from which the operating current can be calculated from: $I_{CC}$ (operating) $\approx C_{PD} \times V_{CC} \times f_{IN} \times N_{SW}$ where $N_{SW}$ = total number of outputs switching and $f_{IN}$ = switching frequency. ### **AC WAVEFORMS** $(V_M = 1.3 V)$ Figure 7. Waveforms showing the clock (CP) to output (QPn, QS1, QS2) propagation delays, the clock pulse width and the maximum clock frequency. Figure 8. Waveforms showing the strobe (STR) to output (QPn) propagation delays, the strobe pulse width, the clock set-up and hold times for the strobe input. Figure 9. Waveforms showing the 3-state enable and disable times for input OE. Figure 10. Waveforms showing the data set-up and hold times for the data input. the input is permitted to change for predictable output performance. ### **TEST CIRCUITS** \*Includes all probe and jig capacitance \*Includes all probe and jig capacitance Figure 11. AC Characteristics Load Circuits ### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-------------------|----------------------|-----------------------| | MC74HCT4094ADG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC74HCT4094ADR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | MC74HCT4094ADT | TSSOP-16* | 96 Units / Rail | | MC74HCT4094ADTR2G | TSSOP-16* | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>This package is inherently Pb-Free. ### PACKAGE DIMENSIONS -T- SEATING D - NOTES: 1. DIMENSIONING AND TOLERANCING PER - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - LOUIS PER SIDE. A. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMENSION BOOTS INCLUDE. - DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | METERS | INC | HES | |-----|--------|----------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | 6.40 BSC | | BSC | | M | 0° | 8° | 0° | 8 ° | **DETAIL E** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### PACKAGE DIMENSIONS SOIC-16 CASE 751B-05 ISSUE K ### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M. 1982. - CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | METERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ### SOLDERING FOOTPRINT\* DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and una are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner ### PUBLICATION ORDERING INFORMATION ### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative