

Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



February 1994 Revised August 2002

# 74LCX16646

# Low Voltage 16-Bit Transceiver/Register with 5V Tolerant Inputs and Outputs

# General Description

The LCX16646 contains sixteen non-inverting bidirectional registered bus transceivers with 3-STATE outputs, providing multiplexed transmission of data directly from the input bus or from the internal storage registers. Each byte has separate control inputs which can be shorted together for full 16-bit operation. The DIR inputs determine the direction of data flow through the device. The CPAB and CPBA inputs load data into the registers on the LOW-to-HIGH transition (see Functional Description).

The LCX16646 is designed for low voltage (2.5V or 3.3V)  $V_{CC}$  applications with capability of interfacing to a 5V signal environment

The LCX16646 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining CMOS low power dissipation.

# **Features**

- 5V tolerant inputs and outputs
- 2.3V-3.6V V<sub>CC</sub> specifications provided
- 5.2 ns  $t_{PD}$  max ( $V_{CC}$  = 3.3V), 20  $\alpha$ A  $I_{CC}$  max
- Power down high impedance inputs and outputs
- Supports live insertion/withdrawal (Note 1)
- ±24 mA Output Drive (V<sub>CC</sub> = 3.0V)
- Implements patented noise/EMI reduction circuitry
- Latch-up performance exceeds 500 mA
- ESD performance: Human Body Model > 2000V Machine Model > 200V

Note 1: To ensure the high-impedance state during power up or down,  $\overline{\text{OE}}$  should be tied to V<sub>CC</sub> through a pull-up resistor: the minimum value or the resistor is determined by the current-sourcing capability of the driver.

# **Ordering Code:**

| Order Number  | Package Number | Package Description                                                         |
|---------------|----------------|-----------------------------------------------------------------------------|
| 74LCX16646MEA | MS56A          | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide      |
| 74LCX16646MTD | MTD56          | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |

Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

# Logic Symbol



# Pin Descriptions

| Pin Names                             | Description                      |
|---------------------------------------|----------------------------------|
| An                                    | Side A Inputs or 3-STATE Outputs |
| B <sub>n</sub>                        | Side B Inputs or 3-STATE Outputs |
| ŌĒn                                   | Output Enable Inputs             |
| CPAB <sub>n</sub> , CPBA <sub>n</sub> | Clock Pulse Inputs               |
| SAB <sub>n</sub> , SBA <sub>n</sub>   | Select Inputs                    |
| DIR <sub>n</sub>                      | Direction Control Inputs         |

# **Connection Diagram**



# **Truth Table**

(Note 2)

| Inputs          |                  |                   | Inputs Data I/O   |                  |                  | a I/O            | Outrot Organities Made |                                                                   |
|-----------------|------------------|-------------------|-------------------|------------------|------------------|------------------|------------------------|-------------------------------------------------------------------|
| ŌE <sub>1</sub> | DIR <sub>1</sub> | CPAB <sub>1</sub> | CPBA <sub>1</sub> | SAB <sub>1</sub> | SBA <sub>1</sub> | A <sub>0-7</sub> | B <sub>0-7</sub>       | Output Operation Mode                                             |
| Н               | X                | H or L            | H or L            | Х                | Х                |                  |                        | Isolation                                                         |
| Н               | X                | ~                 | X                 | X                | X                | Input            | Input                  | Clock An Data into A Register                                     |
| Н               | Χ                | X                 | ~                 | X                | X                |                  |                        | Clock B <sub>n</sub> Data Into B Register                         |
| L               | Н                | X                 | Х                 | L                | Х                |                  |                        | A <sub>n</sub> to B <sub>n</sub> — Real Time (Transparent Mode)   |
| L               | Н                | ~                 | X                 | L                | X                | Input            | Output                 | Clock An Data to A Register                                       |
| L               | Н                | H or L            | X                 | Н                | Χ                |                  |                        | A Register to B <sub>n</sub> (Stored Mode)                        |
| L               | Н                | ~                 | X                 | Н                | X                |                  |                        | Clock An Data into A Register and Output to Bn                    |
| L               | L                | X                 | X                 | X                | L                |                  |                        | B <sub>n</sub> to A <sub>n</sub> — Real Time (Transparent Mode)   |
| L               | L                | X                 | ~                 | X                | L                | Output           | Input                  | Clock B <sub>n</sub> Data into B Register                         |
| L               | L                | X                 | H or L            | X                | Н                |                  |                        | B Register to An (Stored Mode)                                    |
| L               | L                | X                 | ~                 | Χ                | Н                |                  |                        | Clock B <sub>n</sub> into B Register and Output to A <sub>n</sub> |

Note 2: The data output functions may be enabled or disabled by various signals at the OE and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the appropriate clock inputs. Also applies to data I/O (A and B: 8-15) and #2 control pins.

H = HIGH Voltage Level X = Immaterial
L = LOW Voltage Level ✓ = LOW-to-HIGH Transition.

# Logic Diagrams TO 7 OTHER CHANNELS 1 OF 8 CHANNELS TO 7 OTHER CHANNELS Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays.

# **Functional Description**

In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both. The select  $(SAB_n,\ SBA_n)$  controls can multiplex stored and real-time. The examples shown below demonstrate the four fundamental bus-management functions that can be performed.

The direction control (DIRn) determines which bus will receive data when  $\overline{OE}_n$  is LOW. In the isolation mode ( $\overline{OE}_n$  HIGH), A data may be stored in one register and/or B data may be stored in the other register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two busses, A or B, may be driven at a time.



OE DIR CPAB CPBA SAB SBA



OE DIR CPAB CPBA SAB SBA
L L X HorL X H
L H HorL X H X



OE DIR CPAB CPBA SAB SBA



| DIR | CPAB        | CPBA | SAB | SBA                                                                                                                                                                                                                                                         |
|-----|-------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н   | ~           | Χ    | L   | Χ                                                                                                                                                                                                                                                           |
| Χ   | Χ           | ~    | Χ   | L                                                                                                                                                                                                                                                           |
| Χ   | ~           | Χ    | Χ   | Χ                                                                                                                                                                                                                                                           |
| Х   | Χ           | ~    | Χ   | Χ                                                                                                                                                                                                                                                           |
|     | H<br>X<br>X | H    | H   | DIR         CPAB         CPBA         SAB           H         ✓         X         L           X         X         ✓         X           X         ✓         X         X           X         X         ✓         X           X         X         ✓         X |

### Absolute Maximum Ratings(Note 3) Units Symbol Parameter Value Conditions -0.5 to +7.0 ٧ Supply Voltage $V_{CC}$ ٧ DC Input Voltage -0.5 to +7.0 VI DC Output Voltage -0.5 to +7.0 Output in 3-STATE -0.5 to $V_{CC} + 0.5$ Output in HIGH or LOW State (Note 4) DC Input Diode Current -50 V<sub>I</sub> < GND mΑ $I_{IK}$ DC Output Diode Current -50 V<sub>O</sub> < GND mΑ +50 $V_O > V_{CC}$ DC Output Source/Sink Current ±50 mΑ ±100 Icc DC Supply Current per Supply Pin mΑ DC Ground Current per Ground Pin ±100 mΑ $I_{GND}$ Storage Temperature -65 to +150 T<sub>STG</sub>

# Recommended Operating Conditions (Note 5)

| Symbol                           | Parameter                                                            |                        |     | Max             | Units |
|----------------------------------|----------------------------------------------------------------------|------------------------|-----|-----------------|-------|
| V <sub>CC</sub>                  | Supply Voltage                                                       | Operating              | 2.0 | 3.6             | V     |
|                                  |                                                                      | Data Retention         | 1.5 | 3.6             | ·     |
| VI                               | Input Voltage                                                        |                        | 0   | 5.5             | V     |
| Vo                               | Output Voltage                                                       | HIGH or LOW State      | 0   | V <sub>CC</sub> | V     |
|                                  |                                                                      | 3-STATE                | 0   | 5.5             | ·     |
| I <sub>OH</sub> /I <sub>OL</sub> | Output Current                                                       | $V_{CC} = 3.0V - 3.6V$ |     | ±24             |       |
|                                  |                                                                      | $V_{CC} = 2.7V - 3.0V$ |     | ±12             | mA    |
|                                  |                                                                      | $V_{CC} = 2.3V - 2.7V$ |     | ±8              |       |
| T <sub>A</sub>                   | Free-Air Operating Temperature                                       |                        | -40 | 85              | °C    |
| Δt/ΔV                            | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V |                        | 0   | 10              | ns/V  |

Note 3: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 4: In Absolute Maximum Rating must be observed.

Note 5: Unused inputs and I/Os must be held HIGH or LOW. They may not float.

# **DC Electrical Characteristics**

| Symbol          | Parameter                 | Conditions                 | V <sub>cc</sub> | T <sub>A</sub> = -40°C | C to +85°C | Units  |
|-----------------|---------------------------|----------------------------|-----------------|------------------------|------------|--------|
| Symbol          | raiametei                 | Conditions                 | (V)             | Min                    | Max        | Ullits |
| V <sub>IH</sub> | HIGH Level Input Voltage  |                            | 2.3 - 2.7       | 1.7                    |            | V      |
|                 |                           |                            | 2.7 - 3.6       | 2.0                    |            |        |
| / <sub>IL</sub> | LOW Level Input Voltage   |                            | 2.3 - 2.7       |                        | 0.7        | V      |
|                 |                           |                            | 2.7 - 3.6       |                        | 0.8        |        |
| √он             | HIGH Level Output Voltage | I <sub>OH</sub> = -100 ∞A  | 2.3 - 3.6       | V <sub>CC</sub> - 0.2  |            |        |
|                 |                           | $I_{OH} = -8 \text{ mA}$   | 2.3             | 1.8                    |            |        |
|                 |                           | I <sub>OH</sub> = -12 mA   | 2.7             | 2.2                    |            | V      |
|                 |                           | I <sub>OH</sub> = -18 mA   | 3.0             | 2.4                    |            |        |
|                 |                           | I <sub>OH</sub> = -24 mA   | 3.0             | 2.2                    |            |        |
| / <sub>OL</sub> | LOW Level Output Voltage  | I <sub>OL</sub> = 100 ∞A   | 2.3 - 3.6       |                        | 0.2        |        |
|                 |                           | I <sub>OL</sub> = 8 mA     | 2.3             |                        | 0.6        |        |
|                 |                           | I <sub>OL</sub> = 12 mA    | 2.7             |                        | 0.4        | V      |
|                 |                           | I <sub>OL</sub> = 16 mA    | 3.0             |                        | 0.4        | 1      |
|                 |                           | I <sub>OL</sub> = 24 mA    | 3.0             |                        | 0.55       |        |
| ı               | Input Leakage Current     | 0 ≤ V <sub>I</sub> ≤ 5.5V  | 2.3 - 3.6       |                        | ±5.0       | œΑ     |
| ΟZ              | 3-STATE I/O Leakage       | 0 ≤ V <sub>O</sub> ≤ 5.5V  | 2.3 - 3.6       |                        | ±5.0       | αA     |
|                 |                           | $V_I = V_{IH}$ or $V_{IL}$ | 2.3 - 3.6       |                        | 15.0       | ωA     |
| OFF             | Power-Off Leakage Current | $V_1$ or $V_0 = 5.5V$      | 0               |                        | 10         | œΑ     |

# DC Electrical Characteristics (Continued)

| Symbol           | Parameter                             | Conditions                                             | V <sub>cc</sub> | $V_{CC}$ $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |     | Units  |
|------------------|---------------------------------------|--------------------------------------------------------|-----------------|--------------------------------------------------------|-----|--------|
| - Symbol         | rarameter                             | Conditions                                             | (V)             | Min                                                    | Max | 011110 |
| Icc              | Quiescent Supply Current              | V <sub>I</sub> = V <sub>CC</sub> or GND                | 2.3 - 3.6       |                                                        | 20  | ∞A     |
|                  |                                       | 3.6V ≤ V <sub>I</sub> , V <sub>O</sub> ≤ 5.5V (Note 6) | 2.3 - 3.6       |                                                        | ±20 | w/\    |
| Δl <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | V <sub>IH</sub> = V <sub>CC</sub> -0.6V                | 2.3 - 3.6       |                                                        | 500 | œΑ     |

Note 6: Outputs disabled or 3-STATE only.

# **AC Electrical Characteristics**

|                  |                                |                      | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, R_L = 500\Omega$ |                        |                        |                        |                          |       |  |
|------------------|--------------------------------|----------------------|----------------------------------------------------------------------|------------------------|------------------------|------------------------|--------------------------|-------|--|
| Symbol           | Parameter                      | V <sub>CC</sub> = 3. | $V_{CC} = 3.3V \pm 0.3V$                                             |                        | V <sub>CC</sub> = 2.7V |                        | $V_{CC} = 2.5V \pm 0.2V$ |       |  |
| Symbol           | Falameter                      | C <sub>L</sub> =     | 50 pF                                                                | C <sub>L</sub> = 50 pF |                        | C <sub>L</sub> = 30 pF |                          | Units |  |
|                  |                                | Min                  | Max                                                                  | Min                    | Max                    | Min                    | Max                      |       |  |
| f <sub>MAX</sub> | Maximum Clock Frequency        | 170                  |                                                                      |                        |                        |                        |                          | ns    |  |
| t <sub>PHL</sub> | Propagation Delay              | 1.5                  | 5.2                                                                  | 1.5                    | 6.0                    | 1.5                    | 6.2                      |       |  |
| $t_{PLH}$        | Bus to Bus                     | 1.5                  | 5.2                                                                  | 1.5                    | 6.0                    | 1.5                    | 6.2                      | ns    |  |
| t <sub>PHL</sub> | Propagation Delay              | 1.5                  | 6.0                                                                  | 1.5                    | 7.0                    | 1.5                    | 7.2                      | ns    |  |
| $t_{PLH}$        | Clock to Bus                   | 1.5                  | 6.0                                                                  | 1.5                    | 7.0                    | 1.5                    | 7.2                      | IIS   |  |
| t <sub>PHL</sub> | Propagation Delay              | 1.5                  | 6.0                                                                  | 1.5                    | 7.0                    | 1.5                    | 7.2                      |       |  |
| $t_{PLH}$        | Select to Bus                  | 1.5                  | 6.0                                                                  | 1.5                    | 7.0                    | 1.5                    | 7.2                      | ns    |  |
| t <sub>PZL</sub> | Output Enable Time             | 1.5                  | 7.5                                                                  | 1.5                    | 8.5                    | 1.5                    | 9.8                      |       |  |
| $t_{PZH}$        |                                | 1.5                  | 7.5                                                                  | 1.5                    | 8.5                    | 1.5                    | 9.8                      | ns    |  |
| t <sub>PLZ</sub> | Output Disable Time            | 1.5                  | 6.5                                                                  | 1.5                    | 7.5                    | 1.5                    | 7.8                      | ns    |  |
| $t_{PHZ}$        |                                | 1.5                  | 6.5                                                                  | 1.5                    | 7.5                    | 1.5                    | 7.8                      | IIS   |  |
| ts               | Setup Time                     | 2.5                  |                                                                      | 2.5                    |                        | 3.0                    |                          | ns    |  |
| t <sub>H</sub>   | Hold Time                      | 1.5                  |                                                                      | 1.5                    |                        | 2.0                    |                          | ns    |  |
| t <sub>W</sub>   | Pulse Width                    | 3.0                  |                                                                      | 3.0                    |                        | 3.5                    |                          | ns    |  |
| toshl            | Output to Output Skew (Note 7) |                      | 1.0                                                                  |                        |                        |                        |                          |       |  |
| toslh            |                                |                      | 1.0                                                                  |                        |                        |                        |                          | ns    |  |

Note 7: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design.

# **Dynamic Switching Characteristics**

| Symbol           | Parameter                                   | Conditions                                                        | V <sub>cc</sub><br>(V) | T <sub>A</sub> = 25°C<br>Typical | Units |
|------------------|---------------------------------------------|-------------------------------------------------------------------|------------------------|----------------------------------|-------|
| V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub>   | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3                    | 0.8                              | V     |
|                  |                                             | $C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{IL} = 0 \text{V}$ | 2.5                    | 0.6                              | •     |
| V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3                    | -0.8                             | V     |
|                  |                                             | $C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{IL} = 0 \text{V}$ | 2.5                    | -0.6                             | · ·   |

# Capacitance

| Symbol           | Parameter                     | Parameter Conditions                                             |    | Units |
|------------------|-------------------------------|------------------------------------------------------------------|----|-------|
| C <sub>IN</sub>  | Input Capacitance             | V <sub>CC</sub> = Open, V <sub>I</sub> = 0V or V <sub>CC</sub>   | 7  | pF    |
| C <sub>I/O</sub> | Input/Output Capacitance      | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$                         | 8  | pF    |
| C <sub>PD</sub>  | Power Dissipation Capacitance | $V_{CC} = 3.3V, V_I = 0V \text{ or } V_{CC}, F = 10 \text{ MHz}$ | 20 | pF    |

# AC LOADING and WAVEFORMS Generic for LCX Family



FIGURE 1. AC Test Circuit (C1 includes probe and jig capacitance)

| Test                                | Switch                                                               |
|-------------------------------------|----------------------------------------------------------------------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Open                                                                 |
| t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC}$ = 3.3 ± 0.3V<br>$V_{CC}$ x 2 at $V_{CC}$ = 2.5 ± 0.2V |
| t <sub>PZH</sub> ,t <sub>PHZ</sub>  | GND                                                                  |



Waveform for Inverting and Non-Inverting Functions



3-STATE Output High Enable and Disable Times for Logic



Propagation Delay. Pulse Width and trec Waveforms



Setup Time, Hold Time and Recovery Time for Logic



3-STATE Output Low Enable and Disable Times for Logic



FIGURE 2. Waveforms (Input Characteristics; f =1MHz,  $t_R$  =  $t_F$  = 3ns)

| Symbol          | V <sub>CC</sub>        |                        |                         |  |  |  |
|-----------------|------------------------|------------------------|-------------------------|--|--|--|
| Cymbol          | 3.3V ± 0.3V            | 2.7V                   | 2.5V ± 0.2V             |  |  |  |
| V <sub>mi</sub> | 1.5V                   | 1.5V                   | V <sub>CC</sub> /2      |  |  |  |
| V <sub>mo</sub> | 1.5V                   | 1.5V                   | V <sub>CC</sub> /2      |  |  |  |
| V <sub>X</sub>  | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V |  |  |  |
| V <sub>v</sub>  | V <sub>OH</sub> - 0.3V | V <sub>OH</sub> - 0.3V | V <sub>OH</sub> - 0.15V |  |  |  |







Package Number MTD56

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

# LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify an

# PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative