

### **GENERAL DESCRIPTION**

OB2631x combines a dedicated current mode PWM controller with a high voltage power MOSFET. It is optimized for high performance, low standby power, and cost effective off-line flyback converter applications.

OB2631x offers comprehensive protection coverage with auto-recovery including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), VDD under voltage lockout (UVLO) and internal over temperature protection (OTP). Excellent EMI performance is achieved with On-Bright proprietary frequency shuffling technique.

The tone energy at below 23KHz is minimized in the design and audio noise is eliminated during operation.

OB2631x is offered in SOP8 package.

### **APPLICATIONS**

Offline AC/DC flyback converter for

- PD adapter
- Wide output range adapter

### **FEATURES**

- Very wide range of VDD supply voltage
- Standby power < 75mW at universal AC input
- Power on soft start reducing MOSFET Vds stress
- Frequency shuffling for EMI
- Extended burst mode control for improved efficiency and minimum standby power design
- Fixed 65KHZ (typical) switching frequency
- Internal synchronized slope compensation
- Low VDD startup current and low operating current
- Leading edge blanking on current sense input
- Comprehensive protection coverage
  - VDD Under Voltage Lockout with hysteresis (UVLO)
  - VDD Over Voltage Protection (VDD OVP)
  - Cycle-by-cycle over current threshold setting for constant output power limiting over universal input voltage range
  - Over Load Protection (OLP) with autorecovery
  - Output diode short protection with autorecovery



# TYPICAL APPLICATION



## **GENERAL INFORMATION**

#### **Pin Configuration**

The OB2631x is offered in SOP8 package as shown below.



#### **Ordering Information**

| Part Number  | Description              |
|--------------|--------------------------|
| OB2631UCP-H  | SOP8, Halogen-free, Tube |
| OB2631UCPA-H | SOP8, Halogen-free, Tape |

# **Package Dissipation Rating**

| Package                        | RθJA (℃/W)                        |
|--------------------------------|-----------------------------------|
| SOP8                           | 85                                |
| Note: Drain Pin Connected to 2 | 00mm <sup>2</sup> PCB conner clad |

Note: Drain Pin Co

### Absolute Maximum Ratings

| Parameter                                             | Value          |  |  |
|-------------------------------------------------------|----------------|--|--|
| Drain Voltage (off state)                             | -0.3V to BVdss |  |  |
| VDD Voltage                                           | -0.3V to 54 V  |  |  |
| FB Input Voltage                                      | -0.3 to 7V     |  |  |
| CS Input Voltage                                      | -0.3 to 7V     |  |  |
| Min/Max Operating Junction Temperature T <sub>J</sub> | -40 to 150℃    |  |  |
| Min/Max Storage<br>Temperature T <sub>stg</sub>       | -55 to 150℃    |  |  |
| Lead Temperature<br>(Soldering, 10secs)               | 260°C          |  |  |

Note: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

### Output Power Table

| Product                                                 | 230VAC±15%           | 85-265VAC            |  |  |
|---------------------------------------------------------|----------------------|----------------------|--|--|
| Floduci                                                 | Adapter <sup>1</sup> | Adapter <sup>1</sup> |  |  |
| OB2631UCP-H                                             | 23                   | 18W                  |  |  |
| Note 1 Maximum practical continuous power in an adapter |                      |                      |  |  |

Maximum practical continuous power in an ad design with sufficient drain pattern as a heat sink, at  $40^{\circ}$ C ambient.

### **Marking Information**





## **TERMINAL ASSIGNMENTS**

| Pin Name | I/O | Description                                                                                                               |
|----------|-----|---------------------------------------------------------------------------------------------------------------------------|
| VDD      | Р   | IC DC power supply Input                                                                                                  |
| GND      | Р   | Ground                                                                                                                    |
| FB       | I   | Feedback input pin. The PWM duty cycle is determined by voltage level into this pin and the current-sense signal at Pin 4 |
| CS       | I   | Current sense input                                                                                                       |
| Drain    | 0   | HV MOSFET drain pin. The drain pin is connected to the primary lead of the transformer                                    |

# BLOCK DIAGRAM





# **ELECTRICAL CHARACTERISTICS**

( $T_A = 25^{\circ}C$ , VDD=18V, unless otherwise noted)

| Symbol                    | Parameter                                                              | Test Conditions                                                                 | Min  | Тур. | Max  | Unit |
|---------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------|------|
| Supply Voltage (VD        | PD)                                                                    |                                                                                 |      |      |      |      |
| Istartup                  | VDD Start up Current                                                   | VDD=UVLO(OFF)-1V,<br>measure leakage<br>current into VDD                        |      | 2    | 5    | uA   |
| I_VDD_Operation           | Operation Current                                                      | VDD=18V,CS=4V,<br>FB=3.5V,measure<br>I(VDD)                                     |      | 2    | 3    | mA   |
| I_VDD_Burst               | Burst Current                                                          | CS=0V,FB=0.5V,<br>measure I(VDD)                                                |      | 0.3  | 0.5  | mA   |
| UVLO(ON)                  | VDD Under Voltage Lockout<br>Enter                                     |                                                                                 | 6.7  | 7.2  | 7.7  | V    |
| UVLO(OFF)                 | VDD Under Voltage Lockout<br>Exit (Recovery)                           |                                                                                 | 15.5 | 16.5 | 17.5 | V    |
| Vpull-up                  | Pull-up PMOS active                                                    |                                                                                 |      | 10   |      | V    |
| OVP                       | VDD Over Voltage Protection threshold voltage                          | FB=3V,CS=0V. Slowly<br>ramp VDD, until no<br>gate switching.                    |      | 52.5 | 54   | V    |
| Feedback Input Sec        | tion(FB Pin)                                                           |                                                                                 |      |      |      |      |
| V <sub>FB</sub> Open      | V <sub>FB</sub> Open Loop Voltage                                      |                                                                                 |      | 5.1  |      | V    |
| Avcs                      | PWM input gain ΔVFB/ΔVCS                                               |                                                                                 |      | 3.3  |      | V/V  |
| Maximum duty cycle        | Max duty cycle @<br>VDD=18V,VFB=3V,VCS=0V                              | 0                                                                               | 70   | 75   | 80   | %    |
| Vref_burst_H              | The threshold exits burst mode                                         | Y                                                                               |      | 1.33 |      | V    |
| Vref_burst_L              | The threshold enters burst mode                                        |                                                                                 |      | 1.23 |      | V    |
| I <sub>FB</sub> _Short    | FB pin short circuit current                                           | Short FB pin to GND and measure current                                         |      | 0.16 |      | mA   |
| V <sub>TH</sub> OLP       | Open loop protection, FB<br>Threshold Voltage                          |                                                                                 |      | 4.0  |      | V    |
| Td_OLP                    | Open loop protection,<br>Debounce Time                                 |                                                                                 |      | 60   |      | ms   |
| Z <sub>FB</sub> IN        | Input Impedance                                                        |                                                                                 |      | 30   |      | KΩ   |
| <b>Current Sense Inpu</b> |                                                                        |                                                                                 |      |      |      |      |
| SST_CS                    | Soft start time for CS peak                                            |                                                                                 |      | 2.5  |      | ms   |
| T_blanking                | Leading edge blanking time                                             |                                                                                 |      | 330  |      | ns   |
| Td_OC                     | Over Current Detection and<br>Control Delay                            | From Over Current<br>Occurs till the Gate<br>driver output start to<br>turn off |      | 80   |      | ns   |
| V <sub>TH</sub> _OC       | Internal Current Limiting<br>Threshold Voltage with zero<br>duty cycle |                                                                                 |      | 0.5  |      | V    |
| V <sub>TH</sub> _OC_Clamp | OCP CS voltage clamper                                                 |                                                                                 |      | 0.72 |      | V    |
| In-chip OTP               |                                                                        | ·                                                                               |      | ,    |      |      |
|                           |                                                                        |                                                                                 |      | 150  |      | °C   |
| OTP enter                 |                                                                        |                                                                                 |      | 100  |      | -    |



| Oscillator  |                                            |                 |     |     |  |  |
|-------------|--------------------------------------------|-----------------|-----|-----|--|--|
| Fosc        | Normal Oscillation Frequency               | VDD=15V, FB=3V, | 65  | KHz |  |  |
| ∆f_OSC      | Frequency Modulation range /Base frequency |                 | ±7  | %   |  |  |
| F_shuffling | Shuffling frequency                        |                 | 240 | Hz  |  |  |
| ∆f_Temp     | Frequency Temperature<br>Stability         |                 | 1   | %   |  |  |
| ∆f_VDD      | Frequency Voltage Stability                |                 | 1   | %   |  |  |
| F_Burst     | Burst Mode Switch Frequency                |                 | 23  | KHz |  |  |
|             |                                            |                 |     |     |  |  |

| Parameter   |       | BVdss(V)                            |            | Rdson     | (Ω)  |
|-------------|-------|-------------------------------------|------------|-----------|------|
|             | MOSEE | BVdss(V)<br>T Drain-Source Breakdov | wn Voltage | On resist | ance |
| Product     | Min   | Тур.                                | Max        | Min Typ.  | Max  |
|             |       |                                     | in an      |           | max  |
| OB2631UCP-H | 650   |                                     |            | 1.5       |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     | X          |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
| •           |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |
|             |       |                                     |            |           |      |



## CHARACTERIZATION PLOTS

(The characteristic graphs are normalized at Ta=25°C)





# **OPERATION DESCRIPTION**

OB2631x is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications. The 'extended burst mode' control greatly reduces the standby power consumption and helps the design easier to meet the international power conservation requirements.

#### Startup Current and Start up Control

Startup current of OB2631x is designed to be very low so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet achieve a reliable startup in application.

#### **Operating Current**

The Operating current of OB2631x is low at 2mA (typical). Good efficiency is achieved with OB2631x low operation current together with the 'extended burst mode' control features.



#### Soft Start

OB2631x features an internal 2.5ms (typical) soft start to soften the electrical stress occurring in the power supply during startup. It is activated during the power on sequence. As soon as VDD reaches UVLO(OFF), the CS peak voltage is gradually increased from 0.05V to the maximum level. Every restart up is followed by a soft start.

#### Frequency shuffling for EMI improvement

The frequency Shuffling (switching frequency modulation) is implemented in OB2631x. The oscillation frequency is modulated so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design.

#### **Extended Burst Mode Operation**

At light load or zero load condition, most of the power dissipation in a switching mode power supply is from switching loss on the MOSFET, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the switching frequency. Lower switching frequency leads to the reduction on the power loss and thus conserves the energy.

The switching frequency is internally adjusted at no load or light load condition. The switch frequency reduces at light/no load condition to improve the conversion efficiency. At light load or no load condition, the FB input drops below burst mode threshold level and device enters Burst Mode control. The gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss and reduces the standby power consumption to the greatest extend.

The switching frequency control also eliminates the audio noise at any loading conditions.

#### **Oscillator Operation**

The switching frequency of OB2631x is internally fixed at 65KHZ. No external frequency setting components are required for PCB design simplification.

#### **Current Sensing and Leading Edge Blanking**

Cycle-by-Cycle current limiting is offered in OB2631x current mode PWM control. The switch current is detected by a sense resistor into the CS pin. An internal leading edge blanking circuit chops off the sensed voltage spike at initial internal power MOSFET on state due to snubber diode reverse recovery and surge gate current of internal power MOSFET so that the external RC filtering on sense input is no longer needed. The current limiting comparator is disabled and cannot turn off the internal power MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

#### Internal Synchronized Slope Compensation

Built-in slope compensation circuit adds voltage ramp into the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.



#### Driver

The internal power MOSFET in OB2631x is driven by a dedicated gate driver for power switch control. Too weak the gate driver strength results in higher conduction and switch loss of MOSFET while too strong gate drive results in the compromise of EMI. A good tradeoff is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme.

#### **Protection Controls**

Good power supply system reliability is achieved with auto-recovery protection features including

Cycle-by-Cycle current limiting (OCP), Under Voltage Lockout on VDD (UVLO), Over Temperature Protection (OTP), VDD Over Voltage Protection (OVP).

With On-Bright proprietary technology, the OCP is line voltage compensated to achieve constant output power limit over the universal input voltage range.

At overload condition when FB input voltage exceeds power limit threshold value for more than Td\_OLP, control circuit reacts to shut down the converter. It restarts when VDD voltage drops below UVLO limit.



# PACKAGE MECHANICAL DATA



| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|--------|---------------------------|-------|----------------------|-------|--|
| Symbol | Min                       | Max   | Min                  | Max   |  |
| А      | 1.350                     | 1.750 | 0.053                | 0.069 |  |
| A1     | 0.050                     | 0.250 | 0.002                | 0.010 |  |
| A2     | 1.250                     | 1.650 | 0.049                | 0.065 |  |
| b      | 0.310                     | 0.510 | 0.012                | 0.020 |  |
| С      | 0.100                     | 0.250 | 0.004                | 0.010 |  |
| D      | 4.700                     | 5.150 | 0.185                | 0.203 |  |
| E      | 3.800                     | 4.000 | 0.150                | 0.157 |  |
| E1     | 5.800                     | 6.200 | 0.228                | 0.244 |  |
| e      | 1.270 (BSC)               |       | 0.050 (BSC)          |       |  |
| L      | 0.400                     | 1.270 | 0.016                | 0.050 |  |
| θ      | 0°                        | 8°    | 0°                   | 8°    |  |



## IMPORTANT NOTICE

#### RIGHT TO MAKE CHANGES

On-Bright Electronics Corp. reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

#### WARRANTY INFORMATION

On-Bright Electronics Corp. warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with its standard warranty. Testing and other quality control techniques are used to the extent it deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. On-Bright Electronics Corp. assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using On-Bright's components, data sheet and application notes. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

#### LIFE SUPPORT

On-Bright Electronics Corp.'s products are not designed to be used as components in devices intended to support or sustain human life. On-bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in medical applications.

#### MILITARY

On-Bright Electronics Corp.'s products are not designed for use in military applications. On-Bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in military applications.