

# MachXO3D Family

# **Data Sheet**

FPGA-DS-02026-1.6

September 2021



If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/fMAX (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is preloaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/O becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2.9. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

# 2.6. Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysI/O buffers and pads. On the MachXO3D devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO3D devices, two adjacent PIO can be combined to provide a complementary output driver pair.

All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice





Figure 2.10. Group of Four Programmable I/O Cells

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 2.7. PIO

The PIO contains three blocks: an input register block, output register block, and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

| Pin Name | I/O Type | Description                                         |  |  |
|----------|----------|-----------------------------------------------------|--|--|
| CE       | Input    | Clock Enable                                        |  |  |
| D        | Input    | Pin input from sysl/O buffer                        |  |  |
| INDD     | Output   | Register bypassed input                             |  |  |
| INCK     | Output   | Clock input                                         |  |  |
| Q0       | Output   | DDR positive edge input                             |  |  |
| Q1       | Output   | Registered input/DDR negative edge input            |  |  |
| D0       | Input    | Output signal from the core (SDR and DDR)           |  |  |
| D1       | Input    | Output signal from the core (DDR)                   |  |  |
| TD       | Input    | Tri-state signal from the core                      |  |  |
| Q        | Output   | Data output signals to sysI/O Buffer                |  |  |
| TQ       | Output   | Tri-state output signals to sysI/O Buffer           |  |  |
| SCLK     | Input    | System clock for input and output/tri-state blocks. |  |  |
| RST      | Input    | Local set reset signal                              |  |  |

Table 2.8. PIO Signal List

## 2.7.1. Input Register Block

The input register blocks for the PIO on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core.

#### 2.7.1.1. Left, Top, Bottom Edges

Input signals are fed from the sysI/O buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/O on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams.

## 2.7.2. Output Register Block

The output register block registers signals from the core of the device before they are passed to the sysl/O buffers.

#### 2.7.2.1. Left, Top, Bottom Edges

In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch.

In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge, the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that feeds the output.

Figure 2.11 shows the output register block on the left, top and bottom edges.





Figure 2.11. MachXO3D Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)

## 2.7.3. Tri-state Register Block

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysI/O buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

## 2.8. Input Gearbox

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2.9 shows the gearbox signals.

| Name      | I/О Туре | Description                                                                                                                                          |  |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                         |  |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                               |  |
| SCLK      | Input    | Slow-speed system clock                                                                                                                              |  |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                |  |
| RST       | Input    | Reset                                                                                                                                                |  |
| Q[7:0]    | Output   | Low-speed data to device core: Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0] GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |  |

Table 2.9. Input Gearbox Signal List

These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SELO from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2.12 shows a block diagram of the input gearbox.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-DS-02026-1.6





Figure 2.12. Input Gearbox

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 2.9. Output Gearbox

Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2.10 shows the gearbox signals.

#### Table 2.10. Output Gearbox Signal List

| Name                       | I/О Туре | Description                     |
|----------------------------|----------|---------------------------------|
| Q                          | Output   | High-speed data output          |
| D[7:0]                     | Input    | Low-speed data from device core |
| Video TX(7:1): D[6:0]      | -        | -                               |
| GDDRX4(8:1): D[7:0]        | -        | -                               |
| GDDRX2(4:1)(IOL-A): D[3:0] | -        | -                               |
| GDDRX2(4:1)(IOL-C): D[7:4] | -        | -                               |
| SCLK                       | Input    | Slow-speed system clock         |
| ECLK [1:0]                 | Input    | High-speed edge clock           |
| RST                        | Input    | Reset                           |

The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysl/O buffer. Figure 2.13 shows the output gearbox block diagram.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 2.13. Output Gearbox

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 2.10. sysl/O Buffer

Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, LVDS, BLVDS, MLVDS, LVPECL, and I3C.

Each bank is capable of supporting multiple I/O standards. In the MachXO3D devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS), differential (LVDS) input buffers are powered using I/O supply voltage (V<sub>CCIO</sub>). Each sysI/O bank has its own V<sub>CCIO</sub>.

MachXO3D devices contain three types of sysI/O buffer pairs.

• Left and Right sysI/O Buffer Pairs

The sysI/O buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential input buffers. The selective I/O pairs of Bank 3 support I3C dynamic pull up capability.

• Bottom sysl/O Buffer Pairs

The sysI/O buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential input buffers. Only the I/O on the bottom banks have differential input termination.

• Top sysI/O Buffer Pairs

The sysI/O buffer pairs in the top bank of the device consist of two single-ended output drivers and two single- ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential I/O buffers. Half of the sysI/O buffer pairs on the top edge have true differential outputs. The sysI/O buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver.

## 2.10.1. Typical I/O Behavior during Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCIOO}$  have reached VPORUP level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. You need to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-down to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to  $V_{CCIO}$  as the default functionality). The I/O pins maintain the blank configuration until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/O) reach VPORUP levels at which time the I/O takes on the user-configured settings only after a proper download/configuration.

There are various ways for you to ensure that there are no spurious signals on critical outputs as the device powers up.

## 2.10.2. Supported Standards

The MachXO3D sysI/O buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and I3C. The buffer supports the LVTTL, I3C, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO3D devices support on-chip LVDS output buffers on approximately 50% of the I/O on the top bank. Differential receivers for LVDS, BLVDS, MLVDS, and LVPECL are supported on all banks of MachXO3D devices. I3C support is provided with selective I/O in the left bank of the MachXO3D devices.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



Table 2.11 summarizes the I/O characteristics of the MachXO3D PLDs and shows the I/O standards, together with their supply and reference voltages, supported by the MachXO3D devices.

#### Table 2.11. Supported Input Standards

|                            |                  | V <sub>ссю</sub> (Тур.) |                  |                  |                  |  |  |
|----------------------------|------------------|-------------------------|------------------|------------------|------------------|--|--|
| Input Standard             | 3.3 V            | 2.5 V                   | 1.8 V            | 1.5 V            | 1.2 V            |  |  |
| Single-Ended Interfaces    |                  |                         |                  |                  |                  |  |  |
| LVTTL                      | Yes              | Yes <sup>2</sup>        | Yes <sup>2</sup> | Yes <sup>2</sup> | —                |  |  |
| LVCMOS33                   | Yes              | Yes <sup>2</sup>        | Yes <sup>2</sup> | Yes <sup>2</sup> | -                |  |  |
| LVCMOS25                   | Yes <sup>2</sup> | Yes                     | Yes <sup>2</sup> | Yes <sup>2</sup> | -                |  |  |
| LVCMOS18                   | Yes <sup>2</sup> | Yes <sup>2</sup>        | Yes              | Yes <sup>2</sup> | -                |  |  |
| LVCMOS15                   | Yes <sup>2</sup> | Yes <sup>2</sup>        | Yes <sup>2</sup> | Yes              | Yes <sup>2</sup> |  |  |
| LVCMOS12                   | Yes <sup>2</sup> | Yes <sup>2</sup>        | Yes <sup>2</sup> | Yes <sup>2</sup> | Yes              |  |  |
| LVCMOS10R25                | —                | Yes <sup>3</sup>        | -                | _                | -                |  |  |
| LVCMOS10R33                | Yes <sup>3</sup> | -                       | -                | _                | -                |  |  |
| I3C33                      | Yes              | -                       | -                | _                | —                |  |  |
| I3C18                      | —                | -                       | Yes              | _                | —                |  |  |
| I3C12                      | —                | -                       | -                | _                | Yes              |  |  |
| Differential Interfaces    |                  |                         |                  |                  |                  |  |  |
| LVDS                       | Yes              | Yes                     | -                | _                | —                |  |  |
| BLVDS, MLVDS, LVPECL, RSDS | Yes              | Yes                     | -                | _                | —                |  |  |
| MIPI <sup>1</sup>          | Yes              | Yes                     | -                | _                | —                |  |  |
| LVTTLD                     | Yes              | Yes <sup>2</sup>        | _                | _                | —                |  |  |
| LVCMOS33D                  | Yes              | -                       | -                | _                | —                |  |  |
| LVCMOS25D                  | Yes              | Yes                     | —                | _                | _                |  |  |
| LVCMOS18D                  | Yes              | Yes                     | Yes              | —                | —                |  |  |

Notes:

1. These interfaces can be emulated with external resistors in all devices.

2. For reduced functionality, refer to MachXO3D sysI/O Technical Note (FPGA-TN-02068) for more details.

3. This input standard can be supported with the referenced input buffer.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



#### Table 2.12. Supported Output Standards

| Output Standard                 | V <sub>CCIO</sub> (Typ.) |  |  |  |
|---------------------------------|--------------------------|--|--|--|
| Single-Ended Interfaces         |                          |  |  |  |
| LVTTL                           | 3.3                      |  |  |  |
| LVCMOS33                        | 3.3                      |  |  |  |
| LVCMOS25                        | 2.5                      |  |  |  |
| LVCMOS18                        | 1.8                      |  |  |  |
| LVCMOS15                        | 1.5                      |  |  |  |
| LVCMOS12                        | 1.2                      |  |  |  |
| LVCMOS10R25, Open Drain         | _                        |  |  |  |
| LVCMOS10R33, Open Drain         | _                        |  |  |  |
| LVCMOS33, Open Drain            | _                        |  |  |  |
| LVCMOS25, Open Drain            | -                        |  |  |  |
| LVCMOS18, Open Drain            | -                        |  |  |  |
| LVCMOS15, Open Drain            | -                        |  |  |  |
| LVCMOS12, Open Drain            | -                        |  |  |  |
| 13C33                           | 3.3                      |  |  |  |
| 13C25                           | 2.5                      |  |  |  |
| 13C12                           | 1.2                      |  |  |  |
| Differential Interfaces         |                          |  |  |  |
| LVDS*                           | 2.5, 3.3                 |  |  |  |
| BLVDS, MLVDS, RSDS <sup>*</sup> | 2.5                      |  |  |  |
| LVPECL*                         | 3.3                      |  |  |  |
| MIPI*                           | 2.5                      |  |  |  |
| LVTTLD                          | 3.3                      |  |  |  |
| LVCMOS33D                       | 3.3                      |  |  |  |
| LVCMOS25D                       | 2.5                      |  |  |  |
| LVCMOS18D                       | 1.8                      |  |  |  |

\*Note: These interfaces can be emulated with external resistors in all devices.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 2.10.3. sysl/O Buffer Banks

MachXO3D device has six I/O banks, one bank on the top, right and bottom side and three banks on the left side. Figure 2.14 shows the sysI/O banks and their associated supplies for all devices.



Figure 2.14. MachXO3D I/O Banks

## 2.11. Hot Socketing

The MachXO3D devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3D device ideal for many multiple power supply and hot-swap applications.

## 2.12. On-chip Oscillator

Every MachXO3D device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If you do not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.


#### Table 2.13 lists all the available MCLK frequencies.

#### Table 2.13. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |

#### Table 2.14. Oscillator Output Frequency

|                        | Parameter                              |                   | Commercial/Industrial Grade<br>Devices |      | Automotive Grade Devices |                    |      | Unit   |      |
|------------------------|----------------------------------------|-------------------|----------------------------------------|------|--------------------------|--------------------|------|--------|------|
| Symbol                 |                                        |                   | (–40 °C to 100 °C)                     |      |                          | (–40 °C to 125 °C) |      |        |      |
|                        |                                        |                   | Min.                                   | Тур. | Max                      | Min.               | Тур. | Max    |      |
| f <sub>MAX</sub>       | Oscillator Output<br>Frequency         |                   | 124.355                                | 133  | 141.645                  | 122.36             | 133  | 143.64 | MHz  |
| t <sub>DT</sub>        | Output Clock Duty Cycle                |                   | 43                                     | 50   | 57                       | 42                 | 50   | 58     | %    |
|                        | Output MachXO3D<br>Clock 9400          |                   | -                                      |      | 0.031                    | -                  | -    | 0.034  | UIPP |
| τ <sub>ορjit</sub>     | t <sub>opjit</sub><br>Period<br>Jitter | MachXO3D-<br>4300 | _                                      | _    | 0.38                     | _                  | _    | 0.04   | UIPP |
| t <sub>stableosc</sub> | STDBY Low to Oscillator<br>Stable      |                   | _                                      | —    | 0.1                      | -                  | _    | 0.1    | μs   |

**Note:** Recommended single spec for Oscillator Output Frequency is at 133 MHz +/-6.5% for Commercial/Industrial Grade and 133 MHz +/-8% for Automotive Grade. As opposed to MachXO2 where you have 133 MHz +/-5.5% for Commercial and 133 MHz +/-6.5% for Industrial Grade, since data was not collected specific to Commercial Range (0C to 100C) on the MachXO3D device.

# 2.13. Embedded Hardened IP Functions

All MachXO3D devices provide embedded hardened functions such as Security, SPI, I<sup>2</sup>C, Timer/Counter, and User Flash Memory (UFM). These embedded blocks interface through the WISHBONE interface with routing as shown in Figure 2.15. For security block, it also has the high-speed interface with routing.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





Figure 2.15. Embedded Function Block Interface

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### 2.13.1. Embedded Security Block (ESB) IP Core

Every MachXO3D device contains one ESB IP core. The core is responsible for all the security related functions, including encryption, authentication, and key generation in both configuration and user modes.



#### Figure 2.16. ESB Core Block Diagram

The ESB provides the following major functions:

- Secure Hash Algorithm (SHA) 256 bits
- Elliptic Curve Digital Signature Algorithm (ECDSA) Generation and verification
- Message Authentication Codes (MACs) Hash-based MAC (HMAC)
- Elliptic Curve Diffie-Hellman (ECDH) Scheme
- Elliptic Curve Cryptography (ECC) Key Pair Generation Public key/Private key
- Elliptic Curve Illustrated Encryption Standard (ECIES) Encryption/Decryption
- True Random Number Generator (TRNG)
- Advanced Encryption Standard (AES) 128/256 bits
- Authentication controller for configuration engine
- WISHBONE interface to user logic
- High Speed Port (HSP) for FIFO-based streaming data transfer
- Unique Secure ID

To ensure the security and authenticity of the configuration bitstream, MachXO3D devices offer the following features:

- Bitstream Encryption
- Bitstream Authentication
- Bitstream Encryption and Authentication

When encryption is enabled, Diamond software encrypts the bitstream using AES key. When authentication is enabled, Lattice Diamond software attaches a certificate, which is based on the bitstream digest to the bitstream using customer's private key from the public/private ECDSA key pair. When both features are enabled, Lattice Diamond

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



software generates the bitstream digest and attaches the ECDSA certificate/signature to this bitstream first. In the second step, this bitstream with the signature is encrypted using the AES Key.

When programming the bitstream to the configuration image space, AES decryption and authentication are executed based on the associated AES/ECDSA public key. Once the authentication is successful, the programming is complete and the "Done" bit is set. If the authentication is unsuccessful, the MachXO3D device stays in an unprogrammed state. After programming successfully, the MachXO3D SRAM is configured from flash to enter normal mode after power-cycling, refresh, or ProgramN toggling. It is optional to run the authentication again for each configuration with the selection of fast boot.

There are multiple hard/soft lock controls to enable the reading and writing of specific Flash location, configuration or UFM, for the high security application with the OTP option to prevent any further change to the device.

MachXO3D device provides a unique, immutable key known with Unique Secure ID. Unique Secure ID is used by ESB to generate paired public key, to perform AES encryption and decryption, and to provide other security related functions. This Unique Secure ID is unique for every device, never leaves the device and is inaccessible. No peripheral can reach the Unique Secure ID including the device own fabric.

User logic in the fabric can also access security functions in the ESB through the WISHBONE interface for the control and status register access. Payload data transfer in and out of the ESB is enabled through a FIFO-based pipelined High Speed Port. For example, the MachXO3D device can be used to authenticate the microcontroller firmware image stored in the SPI memory chip attached to the MachXO3D device before booting the microcontroller. Here the High Speed Port with the ESB can be used to transfer the contents stored in the SPI memory into the ESB for digesting of the firmware image, a step associated with the overall ECDSA authentication of the microcontroller firmware.

### 2.13.2. Hardened I<sup>2</sup>C IP Core

Every MachXO3D device contains two I<sup>2</sup>C IP cores. These are the primary and secondary I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core.

When the IP core is configured as a master, it is able to control other devices on the  $I^2C$  bus through the interface. When the core is configured as the slave, the device is able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Up to 400 kHz data transfer speed general call support
- On-chip spike/glitch rejection to preserve data integrity
- Interface to custom logic through 8-bit WISHBONE interface



Figure 2.17. I<sup>2</sup>C Core Block Diagram

#### Table 2.15 describes the signals interfacing with the I<sup>2</sup>C cores.

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bidirectional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pin Information Summary section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3D device.                |
| i2c_sda     | Bi-directional | Bidirectional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pin Information Summary section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3D device. |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                                      |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO3D device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab.                                                                                                                                                                                                                                   |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO3D device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab.                                                                                                                                                                                                                                  |

#### Table 2.15. I<sup>2</sup>C Core Signal Description

### 2.13.3. Hardened SPI IP Core

Every MachXO3D device has a hard SPI IP core that can be configured as an SPI master or slave. When the IP core is configured as a master, it is able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device is able to interface to an external SPI master. The SPI IP core on MachXO3D devices supports the following functions:

- Configurable Master and Slave modes
- Full-duplex data transfer
- Mode fault error flag with CPU interrupt capability double-buffered data register
- Serial clock with programmable polarity and phase
- LSB first or MSB first data transfer
- Interface to custom logic through 8-bit WISHBONE interface

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





Figure 2.18. SPI Core Block Diagram

Table 2.16 describes the signals interfacing with the SPI cores.

| Signal Name | I/O | Master/Slave                                                                                                                                                                                | Description                                                                                                                                                                            |  |  |  |
|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| spi_csn[0]  | 0   | Master                                                                                                                                                                                      | SPI master chip-select output                                                                                                                                                          |  |  |  |
| spi_csn[17] | 0   | Master                                                                                                                                                                                      | Additional SPI chip-select outputs (total up to eight slaves)                                                                                                                          |  |  |  |
| spi_scsn    | I   | Slave                                                                                                                                                                                       | SPI slave chip-select input                                                                                                                                                            |  |  |  |
| spi_irq     | 0   | Master/Slave                                                                                                                                                                                | Interrupt request                                                                                                                                                                      |  |  |  |
| spi_clk     | I/O | Master/Slave                                                                                                                                                                                | SPI clock. Output in master mode. Input in slave mode.                                                                                                                                 |  |  |  |
| spi_miso    | I/O | Master/Slave                                                                                                                                                                                | SPI data. Input in master mode. Output in slave mode.                                                                                                                                  |  |  |  |
| spi_mosi    | I/O | Master/Slave                                                                                                                                                                                | SPI data. Output in master mode. Input in slave mode.                                                                                                                                  |  |  |  |
| sn          | I   | Slave                                                                                                                                                                                       | Configuration Slave Chip Select (active low), dedicated for selecting the Configuration Logic.                                                                                         |  |  |  |
| cfg_stdby   | ο   | Master/Slave                                                                                                                                                                                | Stand-by signal – To be connected only to the power module of the MachXO3D device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. |  |  |  |
|             |     | Wake-up signal – To be connected only to the power module of the<br>MachXO3D device. The signal is enabled only if the "Wakeup Enable" feature<br>has been set within the EFB GUI, SPI Tab. |                                                                                                                                                                                        |  |  |  |



### 2.13.4. Hardened Timer/Counter

MachXO3D devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bidirectional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- Supports the following modes of operation:
  - Watchdog timer
  - Clear timer on compare match
  - Fast PWM
  - Phase and Frequency Correct PWM
- Programmable clock input source
- Programmable input clock prescaler
- One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller
- Three independent interrupt sources: overflow, output compare match, and input capture
- Automatically reloading
- Time-stamping support on the input capture unit
- Waveform generation on the output
- Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- Stand-alone mode with preloaded control registers and direct reset input



Figure 2.19. Timer/Counter Block Diagram

| Table 2.17 | . Timer/Counter S | ignal Description |
|------------|-------------------|-------------------|
|------------|-------------------|-------------------|

| Port    | I/O | Description                                                                                                                                                                                                     |
|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc_clki | I   | Timer/Counter input clock signal                                                                                                                                                                                |
| tc_rstn | I   | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled                                                                                                                              |
| tc_ic   | I   | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal is detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. |
| tc_int  | 0   | Without WISHBONE – Can be used as overflow flag<br>With WISHBONE – Controlled by three IRQ registers                                                                                                            |
| tc_oc   | 0   | Timer counter output signal                                                                                                                                                                                     |

<sup>© 2019-2021</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 2.14. User Flash Memory (UFM)

MachXO3D devices provide a UFM block that can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs to store PROM data or, as a general purpose user Flash memory. It also has a dedicated block for the user key storage and lock control. The UFM block connects to the device core through the embedded function block WISHBONE interface. You can also access the UFM block through the JTAG, I<sup>2</sup>C, and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 1088 kb
- Dedicated 172 kb non-volatile storage (UFM2/3) for user key
- 100 k write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

#### Table 2.18. MachXO3D UFM Size

| Device        | UFM0 (kbit) | UFM1 (kbit) | UFM2 (kbit) | UFM3 (kbit) | CFG1 (kbit)* |
|---------------|-------------|-------------|-------------|-------------|--------------|
| MACHXO3D-4300 | 98          | 98          | 147         | 24          | 755          |
| MACHXO3D-9400 | 458         | 458         | 147         | 24          | 1,605        |

\*Note: When the dual boot feature is disabled, the CFG1 space can be repurposed as the additional UFM usage.

## 2.15. Standby Mode and Power Saving Options

MachXO3D devices are available in two options for maximum flexibility: ZC and HC devices. The ZC devices have ultra low static and dynamic power consumption. The HC devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V V<sub>cc</sub> and 3.3 V V<sub>cc</sub>.

MachXO3D devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO3D devices support a low power Stand-by mode.

In the stand-by mode, the MachXO3D devices are powered on and configured. Internal logic, I/O and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO3D devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Device Subsystem                            | Feature Description                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                     | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and differential I/O buffers are also turned off.                                                                                                                                                             |
| Power-On-Reset (POR)                        | The POR can be turned off in standby mode. This monitors $V_{CC}$ levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.            |
| On-Chip Oscillator                          | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                              |
| PLL                                         | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL waits until all output clocks from the PLL are driven low before powering off.                                                                      |
| I/O Bank Controller                         | Differential I/O buffers (used to implement standards such as LVDS) consume more than ratioed single-ended I/O such as LVCMOS and LVTTL. The I/O bank controller allows you to turn these I/O off dynamically on a per bank selection.                                                                                                                   |
| Dynamic Clock Enable for Primary Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                                        |
| Power Guard                                 | Power Guard is a feature implemented in input buffers. This feature allows users<br>to switch off the input buffer when it is not needed. This feature can be used in<br>both clock and data paths. Its biggest impact is that in the standby mode it can<br>be used to switch off clock inputs that are distributed using general routing<br>resources. |

#### Table 2.19. MachXO3D Power Saving Features Description

### 2.16. Power-On-Reset

MachXO3D devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO0}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For "C" devices with voltage regulators,  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/O are held in tri-state. I/O are released to user functionality once the device has finished configuration. Note that for *C* devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor V<sub>CCINT</sub> levels. If V<sub>CCINT</sub> drops below V<sub>PORDNBG</sub> level (with the bandgap circuitry switched on) or below V<sub>PORDNSRAM</sub> level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the V<sub>CCINT</sub> and V<sub>CCIO</sub> voltage levels. V<sub>PORDNBG</sub> and V<sub>PORDNSRAM</sub> are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However, this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If you are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min), they should not shut down the bandgap or POR circuit.



# 2.17. Configuration and Testing

This section describes the configuration and testing features of the MachXO3D family.

### 2.17.1. IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO3D devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/O: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see Boundary Scan Testability with Lattice sysl/O Capability (AN8066) and Minimizing System Interruption During Configuration Using TransFR Technology (TN1087).

### 2.17.2. Device Configuration

All MachXO3D devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port, which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3D device:

- Internal Flash Download
- JTAG
- Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- System microprocessor to drive a serial slave SPI port (SSPI mode)
- Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it remains active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally, the device can run a CRC check upon entering the user mode. This ensures that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins, which can be used as general purpose I/O, if they are not required for configuration.

Lattice design software uses proprietary compression technology to compress bitstreams for use in MachXO3D devices. Use of this technology allows Lattice Semiconductor to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash.

#### 2.17.2.1. Encryption and Authentication

With the Embedded Security Block, MachXO3D device can provide highly secured control for the device programming and configuration. It uses ECDSA256 algorithm for Configuration Image Authentication. It has the AES256 encryption for additional security and IP protection.

#### 2.17.2.2. Transparent Field Reconfiguration (TransFR)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details, refer to Minimizing System Interruption During Configuration Using TransFR Technology (TN1087) for details.

#### 2.17.2.3. Lock Bits and Lock Control Policy

MachXO3D device has read, program, and erase permission control for external CFG ports and for internal WISHBONE bus to access Flash sectors. External CFG ports include JTAG, slave SPI, and slave I<sup>2</sup>C. The way to support this feature is to deploy three permission control setting bits for each sectors as SEC\_READ, SEC\_PROG, and SEC\_ERASE.

- SEC\_READ Disable the READ access. This prevents user content from being exposed to external CFG port.
- SEC\_PROG Disable the PROGRAM access. This prevents unexpected incremental programming to modify the current user setting, such as AES KEY, ECDSA PUBLIC KEY or authenticated Bitstream, and others.
- SEC\_ERASE— Disable the ERASE access. This prevents unexpected incremental programming to modify the current user setting, such as AES KEY, ECDSA PUBLIC KEY or authenticated Bitstream, and others. This also ensures a safe boot up.

MachXO3D device also provides *Hard Lock* and *Soft Lock* modes for flexible permission control. *Soft Lock* means the security setting bits can be modified by internal WISHBONE bus. In this way, user logic can enable or disable the access by altering the security control bits through internal WISHBONE Bus. *Hard Lock* mode means user logic cannot alter permission control bits through internal WISHBONE bus. The SEC\_HLOCK bit is used to choose between the *Soft Lock* and *Hard Lock* modes.

For detailed information regarding Lock Bits and Lock Control Policy, refer to MachXO3D Programming and Configuration Usage Guide (FPGA-TN-02069).

#### 2.17.2.4. Tamper Detection and Response

Configuration logic automatically detects a variety of threat from configuration ports. These threats include any commands/instructions that:

- Try to access Flash/SRAM without entering password or with entering wrong password, if password protection is enabled.
- Try to access Flash/SRAM that is under Soft/Hard Lock protection.
- Attempt to enter MANUFACTURE mode.
- Shift in a wrong password by LSC\_SHIFT\_PASSWORD.

The Configuration module asserts *threat detect* to user logic once the enabled type of threat has been detected. Also, the Configuration module reports which type of threat is detected and from which configuration port the threat comes.

Once a certain threat has been detected, User logic may inform the Configuration module to disable configuration ports to avoid a dictionary style attack.

#### 2.17.2.5. Password

The MachXO3D device maintains the legacy support, as in the previous generation, for password-based security access feature also known as Flash Protect Key. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations including Write, Verify and Erase operations are allowed only when coupled with a Flash Protect Key, which matches that expected by the device. Without a valid Flash Protect Key, you can perform only rudimentary non-configuration operations such as Read Device ID.

#### 2.17.2.6. On-chip Dual Boot

MachXO3D devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. MachXO3D device also supports the option to boot from the latest image in a ping-pong style, or user select for the boot image.

Beyond the On-chip boot, MachXO3D device also provides the external SPI flash boot option. Together with the On-chip boot flash, MachXO3D device can enable the flexible multi-boot function.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



#### 2.17.2.7. Soft Error Detection

The Soft Error Detection (SED) feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection (SED) can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection (SED) circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications, you can switch off the Soft Error Detection circuit.

#### 2.17.2.8. Soft Error Correction

The MachXO3D device supports Soft Error Correction (SEC). When BACKGROUND\_RECONFIG is enabled using the Lattice Diamond Software in a design, asserting the PROGRAMN pin or issuing the REFRESH sysConfig command refreshes the SRAM array from configuration memory. Only the detected error bit is corrected. No other SRAM cells are changed, allowing the user design to function uninterrupted.

During the project design phase, if the overall system cannot guarantee containment of the error or its subsequent effects on downstream data or control paths, Lattice Semiconductor recommends using SED only. MachXO3D device can then be soft-reset by asserting PROGRAMN or issuing the Refresh command over a sysConfig port in response to SED. Soft-reset additionally erases the SRAM array prior to the SRAM refresh, and asserts internal Reset circuitry to guarantee a known state.

## 2.18. TraceID

Each MachXO3D device contains a unique (per device) TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

## 2.19. Density Shifting

The MachXO3D family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices.



# 3. DC and Switching Characteristics

# 3.1. Absolute Maximum Rating

### Table 3.1. Absolute Maximum Rating<sup>1, 2, 3</sup>

|                                               | MachXO3D ZC/HC (2.5 V/3.3 V) |
|-----------------------------------------------|------------------------------|
| Supply Voltage V <sub>CC</sub>                | –0.5 V to 3.75 V             |
| Output Supply Voltage V <sub>CCIO</sub>       | –0.5 V to 3.75 V             |
| I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V             |
| Dedicated Input Voltage Applied <sup>4</sup>  | –0.5 V to 3.75 V             |
| Storage Temperature (Ambient)                 | –55 °C to 125 °C             |
| Junction Temperature (T <sub>J</sub> )        | –40 °C to 125 °C             |

Notes:

1. Stress above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management (FPGA-TN-02044) document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2 V to (VIHMAX + 2) volts is permitted for a duration of <20 ns.

5. The dual function  $I^2C$  pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns.

# 3.2. Recommended Operating Conditions

#### Table 3.2. Recommended Operating Conditions<sup>1</sup>

| Symbol                               | Parameter                                   | Min.  | Max.  | Units |
|--------------------------------------|---------------------------------------------|-------|-------|-------|
| V <sub>CC</sub> (HC/ZC) <sup>1</sup> | Core Supply Voltage for 2.5 V/3.3 V Devices | 2.375 | 3.465 | V     |
| V <sub>CC</sub> (HE) <sup>2</sup>    | Core Supply Voltage for 1.2 V Devices       | 1.14  | 1.26  | V     |
| V <sub>CCIO</sub> <sup>1, 3, 4</sup> | I/O Driver Supply Voltage                   | 1.14  | 3.465 | V     |
| t <sub>JCOM</sub>                    | Junction Temperature Commercial Operation   | 0     | 85    | °C    |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation   | -40   | 100   | °C    |
| t <sub>JAUTO</sub>                   | Junction Temperature Automotive Operation   | -40   | 125   | °C    |

Notes:

1. On HC and ZC devices, like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply.

2. On HE devices, V<sub>cc</sub> needs to be powered-up prior V<sub>cc</sub>IO with fast ramp rate applied on V<sub>cc</sub> and at least 20 ms delay before V<sub>cc</sub>IO is powered up.

3. See recommended voltages by I/O standard in subsequent table.

4.  $V_{CCIO}$  pins of unused I/O banks should be connected to the  $V_{CC}$  power supply on boards.

# 3.3. Power Supply Ramp Rates

#### Table 3.3. Power Supply Ramp Rates

| Symbol            | Parameter                                       | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 |      | 40   | V/ms  |

Note: Assumes monotonic ramp rates.

<sup>© 2019-2021</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





# 3.4. Power-On-Reset Voltage Levels

#### Table 3.4. Power-On Reset Voltage Levels<sup>1, 2, 3, 4</sup>

| Gunahal             | Devementer                                                                                                        | Commercial/Industrial |      |      | А    | Linite |      |       |
|---------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|--------|------|-------|
| Symbol              | Parameter                                                                                                         | Min.                  | Тур. | Max. | Min. | Тур.   | Max. | Units |
| V <sub>PORUP</sub>  | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ and $V_{\text{CCIO0}}$    | 0.90                  | _    | 1.06 | 0.90 | _      | 1.06 | v     |
| VPORUPEXT           | Power-On-Reset ramp up trip point (band gap<br>based circuit monitoring external V <sub>CC</sub> power<br>supply) |                       | _    | 2.10 | 1.50 | _      | 2.10 | V     |
| V <sub>PORNBG</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring V <sub>CCINT</sub> )                       |                       | _    | 1.04 | 0.75 | _      | 1.06 | V     |
| VPORDNBGEXT         | Power-On-Reset ramp down trip point (band gap based circuit monitoring V <sub>cc</sub> )                          |                       | _    | 1.44 | 0.98 | _      | 1.47 | v     |
| Vpordnsram          | Power-On-Reset ramp down trip point (SRAM based circuit monitoring V <sub>CCINT</sub> )                           | _                     | 0.84 | _    |      | 0.84   | _    | V     |
| Vpordnsramext       | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ )                                     | _                     | 1.16 | _    | _    | 1.16   | _    | v     |

#### Notes:

1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

- 2. For devices without voltage regulators V<sub>CCINT</sub> is the same as the V<sub>CC</sub> supply voltage. For devices with voltage regulators, V<sub>CCINT</sub> is regulated from the V<sub>CC</sub> supply voltage.
- 3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below VPORUP(min.).
- 4. V<sub>CCI00</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCI00</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

## 3.5. Hot Socketing Specifications

#### Table 3.5. Hot Socketing Specifications<sup>1, 2, 3</sup>

| Symbol          | Parameter                    | Condition                   | Max.   | Units |
|-----------------|------------------------------|-----------------------------|--------|-------|
| I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH}$ (MAX) | ± 1000 | μΑ    |

#### Notes:

1. Insensitive to sequence of  $V_{CC}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCIO}$ .

2.  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCIO} < V_{CCIO}$  (MAX).

3.  $I_{DK}$  is additive to  $I_{PU}$ ,  $I_{PD}$  or  $I_{BH}$ .

# 3.6. Programming/Erase Specifications

#### Table 3.6. Programming/Erase Specifications

| Symbol                 | Parameter                                           | Min | Max.   | Units  |
|------------------------|-----------------------------------------------------|-----|--------|--------|
| N                      | Flash Programming cycles per t <sub>RETENTION</sub> | —   | 1,000  | Cuelos |
| N <sub>PROGCYC</sub>   | Flash Write/Erase cycles                            | —   | 10,000 | Cycles |
|                        | Data retention at 125 °C junction temperature       | 2   | —      |        |
| t <sub>retention</sub> | Data retention at 100 °C junction temperature       | 10  | —      | Years  |
|                        | Data retention at 85 °C junction temperature        | 20  | —      |        |

#### Notes:

- 1. Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product.
- 2. A Write/Erase cycle is defined as any number of writes over time followed by any erase cycle.



# **3.7. ESD Performance**

Refer to the MachXO3D Product Family Qualification Summary for complete qualification data, including ESD performance.

# 3.8. DC Electrical Characteristics

**Over Recommended Operating Conditions** 

| Symbol Decemptor                                  |                                     | Condition                                                                                                                                                                                                                             | Commercial/Industrial |      |              | Au           | Unite |              |       |
|---------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|--------------|--------------|-------|--------------|-------|
| Symbol                                            | Parameter                           | Condition                                                                                                                                                                                                                             | Min.                  | Тур. | Max.         | Min.         | Тур.  | Max.         | Units |
|                                                   |                                     | Clamp OFF and $V_{CCIO} < V_{IN} < V_{IH}$ (MAX)                                                                                                                                                                                      | _                     | _    | 175          | _            | _     | 175          | μA    |
|                                                   |                                     | Clamp OFF and $V_{IN} = V_{CCIO}$                                                                                                                                                                                                     | -10                   | _    | 10           | -10          | _     | 11           | μA    |
| 14                                                |                                     | Clamp OFF and $V_{CCIO}$ - 0.97 V < $V_{IN}$ < $V_{CCIO}$                                                                                                                                                                             | -175                  |      | _            | -175         |       | —            | μA    |
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Leakage                | Clamp OFF and 0 V < $V_{IN}$ < $V_{CCIO}$ – 0.97 V                                                                                                                                                                                    | _                     |      | 10           | _            |       | 10           | μA    |
|                                                   |                                     | Clamp OFF and $V_{IN}$ = GND                                                                                                                                                                                                          | _                     |      | 10           | _            |       | 10           | μA    |
|                                                   |                                     | Clamp ON and 0 V < $V_{IN}$ < $V_{CCIO}$                                                                                                                                                                                              | _                     | _    | 10           | _            | _     | 11           | μA    |
| I <sub>PU</sub>                                   | I/O Active Pull-up<br>Current       | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub>                                                                                                                                                                                           | -30                   |      | -309         | -26          |       | -309         | μΑ    |
| I <sub>PD</sub>                                   | I/O Active Pull-down<br>Current     | V <sub>IL</sub> (MAX) < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                                                                                                                           | 30                    | _    | 305          | 30           | _     | 305          | μΑ    |
| I <sub>BHLS</sub>                                 | Bus Hold Low sustaining<br>current  | V <sub>IN</sub> = V <sub>IL</sub> (MAX)                                                                                                                                                                                               | 30                    | _    | _            | 30           | _     | _            | μΑ    |
| I <sub>BHHS</sub>                                 | Bus Hold High sustaining<br>current | $V_{IN} = 0.7 V_{CCIO}$                                                                                                                                                                                                               | -30                   | -    | _            | -27          | _     | -            | μA    |
| I <sub>BHLO</sub>                                 | Bus Hold Low Overdrive<br>current   | $0 \leq V_{IN} \leq V_{CCIO}$                                                                                                                                                                                                         | _                     | _    | 305          | _            | _     | 305          | μΑ    |
| І <sub>внно</sub>                                 | Bus Hold High Overdrive<br>current  | $0 \leq V_{IN} \leq V_{CCIO}$                                                                                                                                                                                                         | _                     | _    | -309         | _            | _     | -309         | μΑ    |
| V <sub>BHT</sub> <sup>3</sup>                     | Bus Hold Trip Points                | _                                                                                                                                                                                                                                     | VIL<br>(MAX)          | _    | VIH<br>(MIN) | VIL<br>(MAX) | _     | VIH<br>(MIN) | v     |
| C1                                                | I/O Capacitance <sup>2</sup>        | $\label{eq:Vccio} \begin{array}{l} V_{\text{CCIO}} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, \\ V_{\text{CC}} = Typ.,  V_{\text{IO}} = 0 \text{ to } V_{\text{IH}} \left( MAX \right) \end{array}$ | 3                     | 5    | 9            | 3            | 5     | 9            | pf    |
|                                                   |                                     | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large                                                                                                                                                                                         | _                     | 450  | _            | _            | 450   | _            | mV    |
|                                                   |                                     | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large                                                                                                                                                                                         | —                     | 250  | —            | _            | 250   | _            | mV    |
| Hysteresis for                                    |                                     | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large                                                                                                                                                                                         | —                     | 125  | —            | _            | 125   | _            | mV    |
|                                                   | Hysteresis for Schmitt              | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large                                                                                                                                                                                         | —                     | 100  | —            | —            | 100   | —            | mV    |
| V HYST                                            | Trigger Inputs⁵                     | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small                                                                                                                                                                                         | _                     | 250  | —            | —            | 250   | —            | mV    |
|                                                   |                                     | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small                                                                                                                                                                                         | -                     | 150  | —            | _            | 150   | —            | mV    |
|                                                   |                                     | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small                                                                                                                                                                                         | -                     | 60   | —            | _            | 60    | —            | mV    |
|                                                   |                                     | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small                                                                                                                                                                                         | —                     | 40   | —            | —            | 40    | -            | mV    |

#### Notes:

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> = 25 °C, f = 1.0 MHz.

3. Refer to  $V_{IL}$  and  $V_{IH}$  in Table 3.11.

4. When  $V_{IH}$  is higher than  $V_{CCIO}$ , a transient current typically of 30 ns in duration or less with a peak current of 6 mA can occur on the high-to-low transition. For true LVDS output pins in MachXO3D devices,  $V_{IH}$  must be less than or equal to  $V_{CCIO}$ .

5. With bus keeper circuit turned on.

<sup>© 2019-2021</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 3.9. Static Supply Current

#### Table 3.8. Static Supply Current<sup>1, 2, 3, 6</sup>

| Symbol            | Parameter                                                   | Device          | Typ.⁴ | Units |
|-------------------|-------------------------------------------------------------|-----------------|-------|-------|
| Icc               |                                                             | MACHXO3D-4300HC | 13    | mA    |
|                   |                                                             | MACHXO3D-4300ZC | 10    | mA    |
|                   | Core Power Supply                                           | MACHXO3D-9400HC | 20    | mA    |
|                   |                                                             | MACHXO3D-9400ZC | 12    | mA    |
|                   |                                                             | MACHXO3D-9400HE | 6     | mA    |
| I <sub>ccio</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices     | 10    | uA    |

Notes:

1. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

- 2. Frequency = 0 MHz.
- 3.  $T_J = 25$  °C, power supplies at nominal voltage.
- 4. Does not include pull-up/pull-down.
- 5. To determine the MachXO3D peak start-up current data, use the Power Calculator tool.
- 6. Determination of safe ambient operating conditions requires use of the Diamond Power Calculator tool.

# 3.10. Programming and Erase Supply Current

#### Table 3.9. Programming and Erase Supply Current<sup>1, 2, 3, 4</sup>

| Symbol            | Parameter                                         | Device          | Typ. <sup>4</sup> | Units |
|-------------------|---------------------------------------------------|-----------------|-------------------|-------|
|                   | MACHXO3D-4300HC                                   | 51.8            | mA                |       |
|                   | MACHXO3D-4300ZC                                   | 49.4            | mA                |       |
| I <sub>CC</sub>   | I <sub>cc</sub> Core Power Supply                 | MACHXO3D-9400HC | 71                | mA    |
|                   |                                                   | MACHXO3D-9400ZC | 64                | mA    |
|                   |                                                   | MACHXO3D-9400HE | 60                | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup> $V_{CCIO}$ = 2.5 V | All devices     | 10                | uA    |

Notes:

- 1. Assumes all inputs are held at  $V_{CCIO}$  or GND and all outputs are tri-stated.
- 2. Typical user pattern.
- 3. JTAG programming is at 25 MHz.
- 4.  $T_J = 25$  °C, power supplies at nominal voltage.
- 5. Per bank.  $V_{CCIO}$  = 2.5 V. Does not include pull-up/pull-down.



# 3.11. sysI/O Recommended Operating Conditions

#### Table 3.10. sysI/O Recommended Operating Conditions

| Chandand                 |       | V <sub>ccio</sub> (V) |       | V <sub>REF</sub> (V) |      |      |
|--------------------------|-------|-----------------------|-------|----------------------|------|------|
| Standard                 | Min.  | Тур.                  | Max.  | Min.                 | Тур. | Max. |
| LVCMOS 3.3               | 3.135 | 3.3                   | 3.465 | _                    | _    | _    |
| LVCMOS 2.5               | 2.375 | 2.5                   | 2.625 | _                    | _    | _    |
| LVCMOS 1.8               | 1.71  | 1.8                   | 1.89  | —                    | —    | —    |
| LVCMOS 1.5               | 1.425 | 1.5                   | 1.575 | —                    | —    | —    |
| LVCMOS 1.2               | 1.14  | 1.2                   | 1.26  | —                    | —    | —    |
| LVTTL                    | 3.135 | 3.3                   | 3.465 | _                    | _    | _    |
| LVDS25 <sup>1, 2</sup>   | 2.375 | 2.5                   | 2.625 | _                    | _    | —    |
| LVDS33 <sup>1, 2</sup>   | 3.135 | 3.3                   | 3.465 | _                    | _    | _    |
| LVPECL <sup>1</sup>      | 3.135 | 3.3                   | 3.465 | _                    | _    | _    |
| BLVDS <sup>1</sup>       | 2.375 | 2.5                   | 2.625 | _                    | _    | _    |
| MIPI <sup>3</sup>        | 2.375 | 2.5                   | 2.625 | _                    | _    | _    |
| MIPI_LP <sup>3</sup>     | 1.14  | 1.2                   | 1.26  | _                    | —    | —    |
| 13C33                    | 3.135 | 3.3                   | 3.465 | _                    | _    | _    |
| I3C18                    | 1.71  | 1.8                   | 1.89  | —                    | —    | —    |
| I3C12                    | 1.14  | 1.2                   | 1.26  | _                    | _    | _    |
| LVCMOS25R33              | 3.135 | 3.3                   | 3.465 | 1.1                  | 1.25 | 1.4  |
| LVCMOS18R33              | 3.135 | 3.3                   | 3.465 | 0.75                 | 0.9  | 1.05 |
| LVCMOS18R25              | 2.375 | 2.5                   | 2.625 | 0.75                 | 0.9  | 1.05 |
| LVCMOS15R33              | 3.135 | 3.3                   | 3.465 | 0.6                  | 0.75 | 0.9  |
| LVCMOS15R25              | 2.375 | 2.5                   | 2.625 | 0.6                  | 0.75 | 0.9  |
| LVCMOS12R33 <sup>4</sup> | 3.135 | 3.3                   | 3.465 | 0.45                 | 0.6  | 0.75 |
| LVCMOS12R25 <sup>4</sup> | 2.375 | 2.5                   | 2.625 | 0.45                 | 0.6  | 0.75 |
| LVCMOS10R33 <sup>4</sup> | 3.135 | 3.3                   | 3.465 | 0.35                 | 0.5  | 0.65 |
| LVCMOS10R25 <sup>4</sup> | 2.375 | 2.5                   | 2.625 | 0.35                 | 0.5  | 0.65 |

Notes:

1. Inputs on-chip. Outputs are implemented with the addition of external resistors.

2. For the dedicated LVDS buffers.

3. Requires the addition of external resistors.

4. Supported only for inputs and BIDIs for –6 speed grade devices.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



# 3.12. sysI/O Single-Ended DC Electrical Characteristics

#### Table 3.11. sysl/O Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output        | v                     | IL                          | VIH                    |          | Commercial/Industrial |                             | Autom        | IOL                     | IOH                       |               |
|---------------------|-----------------------|-----------------------------|------------------------|----------|-----------------------|-----------------------------|--------------|-------------------------|---------------------------|---------------|
| Standard            | Min. (V) <sup>3</sup> | Max. (V)                    | Min. (V)               | Max. (V) | VOL Max. (V)          | VOH Min. (V)                | VOL Max. (V) | VOH Min. (V)            | Max. <sup>4</sup><br>(mA) | Max.⁴<br>(mA) |
|                     |                       |                             |                        |          |                       |                             |              |                         | 4                         | -4            |
|                     |                       |                             |                        |          | 0.4                   | V <sub>CCIO</sub> – 0.4     | 0.4          | V <sub>CCIO</sub> -0.4  | 8                         | -8            |
| LVCMOS 3.3<br>LVTTL | -0.3                  | 0.8                         | 2.0                    | 3.6      | 0.4                   |                             |              |                         | 12                        | -12           |
|                     |                       |                             |                        |          |                       |                             |              |                         | 16                        | -16           |
|                     |                       |                             |                        |          | 0.2                   | V <sub>CCIO</sub> – 0.2     | 0.2          | V <sub>CCIO</sub> -0.2  | 0.1                       | -0.1          |
|                     |                       |                             |                        |          |                       |                             |              |                         | 4                         | -4            |
|                     |                       |                             |                        |          | 0.4                   | V 04                        | 0.4          | V 04                    | 8                         | -8            |
| LVCMOS 2.5          | -0.3                  | 0.7                         | 1.7                    | 3.6      | 0.4                   | $V_{CCIO} - 0.4$            | 0.4          | $V_{CCIO} - 0.4$        | 12                        | -12           |
|                     |                       |                             |                        |          |                       |                             |              |                         | 16                        | -16           |
|                     |                       |                             |                        |          | 0.2                   | V <sub>CCIO</sub> – 0.2     | 0.2          | V <sub>CCIO</sub> -0.2  | 0.1                       | -0.1          |
|                     |                       |                             |                        |          |                       |                             |              |                         | 4                         | -4            |
|                     | 0.2                   | 0.25.14                     | 0.65.14                | 2.0      | 0.4                   | V <sub>CCIO</sub> – 0.4     | 0.4          | V <sub>CCIO</sub> -0.4  | 8                         | -8            |
| LVCMOS 1.8          | -0.3                  | 0.35 V <sub>CCIO</sub>      | 0.65 V <sub>CCIO</sub> | 3.6      |                       |                             |              |                         | 12                        | -12           |
|                     |                       |                             |                        |          | 0.2                   | V <sub>CCIO</sub> – 0.2     | 0.2          | V <sub>CCIO</sub> -0.2  | 0.1                       | -0.1          |
|                     |                       |                             |                        |          |                       |                             | 0.4          | V <sub>CCIO</sub> – 0.4 | 4                         | -4            |
| LVCMOS 1.5          | -0.3                  | -0.3 0.35 V <sub>CCIO</sub> | 0.65 V <sub>CCIO</sub> | 3.6      | 0.4                   | $V_{CCIO} - 0.4$            |              |                         | 8                         | -8            |
|                     |                       |                             |                        |          | 0.2                   | V <sub>CCIO</sub> – 0.2     |              | V <sub>CCIO</sub> - 0.2 | 0.1                       | -0.1          |
|                     |                       |                             |                        |          | 0.4                   | 0.4 V <sub>CCIO</sub> – 0.4 | 0.4          | V 04                    | 4                         | -2            |
| LVCMOS 1.2          | -0.3                  | $0.35  V_{\text{CCIO}}$     | 0.65 V <sub>CCIO</sub> | 3.6      | 0.4                   | V <sub>CCIO</sub> – 0.4     | 0.4          | V <sub>CCIO</sub> – 0.4 | 8                         | -6            |
|                     |                       |                             |                        |          | 0.2                   | V <sub>CCIO</sub> – 0.2     | 0.2          | V <sub>CCIO</sub> -0.2  | 0.1                       | -0.1          |
| 13C33               | -0.3                  | 0.8                         | 2.0                    | 3.6      | 0.27                  | V <sub>CCIO</sub> – 0.27    | 0.27         | V <sub>CCIO</sub> -0.27 | 4                         | -4            |
| I3C18               | -0.3                  | $0.35 V_{\text{CCIO}}$      | 0.65 V <sub>CCIO</sub> | 3.6      | 0.27                  | V <sub>CCIO</sub> – 0.27    | 0.27         | V <sub>CCIO</sub> -0.27 | 4                         | -4            |
| I3C12               | -0.3                  | $0.35 V_{\text{CCIO}}$      | 0.65 V <sub>CCIO</sub> | 3.6      | 0.18                  | V <sub>CCIO</sub> -0.19     | 0.18         | V <sub>CCIO</sub> -0.20 | 2                         | -2            |
| LVCMOS25R33         | -0.3                  | $V_{REF} - 0.1$             | V <sub>REF</sub> +0.1  | 3.6      | NA                    | NA                          | NA           | NA                      | NA                        | NA            |
| LVCMOS18R33         | -0.3                  | $V_{REF} - 0.1$             | V <sub>REF</sub> +0.1  | 3.6      | NA                    | NA                          | NA           | NA                      | NA                        | NA            |
| LVCMOS18R25         | -0.3                  | $V_{REF} - 0.1$             | V <sub>REF</sub> +0.1  | 3.6      | NA                    | NA                          | NA           | NA                      | NA                        | NA            |
| LVCMOS15R33         | -0.3                  | $V_{REF} - 0.1$             | V <sub>REF</sub> +0.1  | 3.6      | NA                    | NA                          | NA           | NA                      | NA                        | NA            |
| LVCMOS15R25         | -0.3                  | $V_{REF} - 0.1$             | V <sub>REF</sub> +0.1  | 3.6      | NA                    | NA                          | NA           | NA                      | NA                        | NA            |
| LVCMOS12R33         | -0.3                  | V <sub>REF</sub> -0.1       | V <sub>REF</sub> +0.1  | 3.6      | 0.4                   | NA                          | 0.4          | NA                      | 24, 16,<br>12, 8, 4       | NA            |
| LVCMOS12R25         | -0.3                  | V <sub>REF</sub> -0.1       | V <sub>REF</sub> +0.1  | 3.6      | 0.4                   | NA                          | 0.4          | NA                      | 16, 12,<br>8, 4           | NA            |
| LVCMOS10R33         | -0.3                  | V <sub>REF</sub> -0.1       | V <sub>REF</sub> +0.1  | 3.6      | 0.4                   | NA                          | 0.4          | NA                      | 24, 16,<br>12, 8, 4       | NA            |
| LVCMOS10R25         | -0.3                  | $V_{REF} - 0.1$             | V <sub>REF</sub> +0.1  | 3.6      | 0.4                   | NA                          | 0.4          | NA                      | 16, 12,<br>8, 4           | NA            |

Notes:

1. MachXO3D devices allow LVCMOS inputs to be placed in I/O banks where VCCIO is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases, this operation follows or exceeds the applicable JEDEC specification.

2. MachXO3D devices allow for LVCMOS referenced I/O, which follow applicable JEDEC specifications.

3. The dual function I<sup>2</sup>C pins SCL and SDA are limited to a  $V_{IL}$  min of -0.25 V or to -0.3 V with a duration of <10 ns.



4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive V<sub>CCIO</sub> or GND pad connections, or between the last V<sub>CCIO</sub> or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank V<sub>CCIO</sub> or GND connections or between the last V<sub>CCIO</sub> and GND in a bank and the end of a bank. I/O Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software.

# **3.13.** sysI/O Differential Electrical Characteristics

The LVDS differential output buffers are available on the top side of the MachXO3D PLD family.

### 3.13.1. LVDS

Over Recommended Operating Conditions.

| Table | 3.12. | LVDS |
|-------|-------|------|
|-------|-------|------|

| Parameter<br>Symbol   | Parameter Description                                      | Test Conditions                         | Min. | Тур.  | Max.  | Units |
|-----------------------|------------------------------------------------------------|-----------------------------------------|------|-------|-------|-------|
| V V                   | Input Voltage                                              | V <sub>CCIO</sub> = 3.3 V               | 0    |       | 2.6   | V     |
| $V_{INP}$ , $V_{INM}$ | input voltage                                              | V <sub>CCIO</sub> = 2.5 V               | 0    |       | 2.0   | V     |
| V <sub>THD</sub>      | Differential Input Threshold                               | —                                       | ±100 | _     |       | mV    |
| M                     | Innut Common Mode Voltage                                  | V <sub>CCIO</sub> = 3.3 V               | 0.05 | _     | 2.6   | V     |
| V <sub>CM</sub>       | Input Common Mode Voltage                                  | V <sub>CCIO</sub> = 2.5 V               | 0.05 | _     | 2.0   | V     |
| I <sub>IN</sub>       | Input current                                              | Power on                                | _    | _     | ±10   | μΑ    |
| V <sub>OH</sub>       | Output high voltage for $V_{\text{OP}}$ or $V_{\text{OM}}$ | R <sub>T</sub> = 100 Ω                  | _    | 1.375 | _     | V     |
| V <sub>OL</sub>       | Output low voltage for $V_{\text{OP}}$ or $V_{\text{OM}}$  | R <sub>T</sub> = 100 Ω                  | 0.9  | 1.025 | _     | V     |
| V <sub>OD</sub>       | Output voltage differential                                | $(V_{OP} - V_{OM}), R_T = 100 \Omega$   | 250  | 350   | 450   | mV    |
| $\Delta V_{OD}$       | Change in $V_{OD}$ between high and low                    | —                                       | _    | _     | 50    | mV    |
| V <sub>OS</sub>       | Output voltage offset                                      | $(V_{OP} - V_{OM})/2, R_T = 100 \Omega$ | 1.1  | 1.20  | 1.395 | V     |
| $\Delta V_{OS}$       | Change in V <sub>os</sub> between H and L                  | -                                       | —    | _     | 50    | mV    |
| I <sub>OSD</sub>      | Output short circuit current                               | $V_{OD}$ = 0 V driver outputs shorted   | _    | _     | 24    | mA    |

### 3.13.2. LVDS Emulation

MachXO3D devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3.1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3.1 are industry standard values for 1% resistors.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





Note: All resistors are ±1%.

Figure 3.1. LVDS Using External Resistors (LVDS25E)



### 3.13.3. LVDS25E DC Conditions

**Over Recommended Operating Conditions** 

| Parameter         | Description                 | Тур. | Units |
|-------------------|-----------------------------|------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20   | Ω     |
| Rs                | Driver series resistor      | 158  | Ω     |
| R <sub>P</sub>    | Driver parallel resistor    | 140  | Ω     |
| R <sub>T</sub>    | Receiver termination        | 100  | Ω     |
| V <sub>OH</sub>   | Output high voltage         | 1.43 | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.07 | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.35 | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25 | V     |
| Z <sub>BACK</sub> | Back impedance              | 100  | Ω     |
| I <sub>DC</sub>   | DC output current           | 6.03 | mA    |

#### Table 3.13. LVDS25E DC Conditions

### 3.13.4. BLVDS

The MachXO3D family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3.2 is one possible solution for bi-directional multi-point differential signals.



Figure 3.2. BLVDS Multi-point-Output Example

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### 3.13.5. BLVDS DC Condition

**Over Recommend Operating Conditions** 

#### Table 3.14. BLVDS DC Conditions

| Gundhal             | Description                 | No      | minal   | Units |  |
|---------------------|-----------------------------|---------|---------|-------|--|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |  |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ω     |  |
| Rs                  | Driver series resistance    | 80      | 80      | Ω     |  |
| R <sub>tleft</sub>  | Left end termination        | 45      | 90      | Ω     |  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ω     |  |
| V <sub>OH</sub>     | Output high voltage         | 1.375   | 1.480   | V     |  |
| V <sub>OL</sub>     | Output low voltage          | 1.125   | 1.020   | V     |  |
| V <sub>OD</sub>     | Output differential voltage | 0.25    | 0.46    | V     |  |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |  |
| I <sub>DC</sub>     | DC output current           | 11.24   | 10.20   | mA    |  |

Note: For input buffer, see Table 3.12.

### 3.13.6. LVPECL

The MachXO3D family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals.



Figure 3.3. Differential LVPECL

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### 3.13.7. LVPECL DC Conditions

**Over Recommended Operating Conditions** 

| Symbol           | Description                 | Nominal | Units |
|------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub> | Output impedance            | 20      | Ω     |
| RS               | Driver series resistor      | 93      | Ω     |
| RP               | Driver parallel resistor    | 196     | Ω     |
| RT               | Receiver termination        | 100     | Ω     |
| VOH              | Output high voltage         | 2.05    | V     |
| VOL              | Output low voltage          | 1.25    | V     |
| VOD              | Output differential voltage | 0.80    | V     |
| VCM              | Output common mode voltage  | 1.65    | V     |
| ZBACK            | Back impedance              | 100     | Ω     |
| IDC              | DC output current           | 12.11   | mA    |

#### Table 3.15. LVPECL DC Conditions\*

**\*Note**: For input buffer, see Table 3.12.

For further information on LVPECL, BLVDS and other differential interfaces, see details of additional technical documentation at the end of the data sheet.

### 3.13.8. MIPI D-PHY Emulation

MachXO3D devices can support MIPI D-PHY unidirectional High Speed (HS) and bidirectional Low Power (LP) inputs and outputs via emulation. In conjunction with external resistors, High Speed I/O use the LVDS25E buffer and Low Power I/O use the LVCMOS buffers. The scheme shown in Figure 3.4 is one possible solution for MIPI D-PHY Receiver implementation. The scheme shown in Figure 3.5 is one possible solution for MIPI D-PHY Transmitter implementation.



Figure 3.4. MIPI D-PHY Input Using External Resistors



Over recommended operating conditions.

#### Table 3.16. MIPI DC Conditions

| Symbol            | Description                                                                      | Min. | Тур. | Max. | Units |
|-------------------|----------------------------------------------------------------------------------|------|------|------|-------|
| Receiver          |                                                                                  |      |      |      |       |
| External Termi    | nation                                                                           |      |      |      |       |
| DT                | 1% external resistor with $V_{CCIO}$ =2.5 V                                      | _    | 50   | —    | Ω     |
| RT                | 1% external resistor with $V_{CCIO}$ =3.3 V                                      | _    | 50   | _    | Ω     |
| High Speed        |                                                                                  |      |      |      |       |
| N.                | $V_{CCIO}$ of the Bank with LVDS Emulated input buffer                           | _    | 2.5  | _    | V     |
| V <sub>CCIO</sub> | $V_{CCIO}$ of the Bank with LVDS Emulated input buffer                           | _    | 3.3  | _    | V     |
| V <sub>CMRX</sub> | Common-mode voltage HS receive mode                                              | 150  | 200  | 250  | mV    |
| VIDTH             | Differential input high threshold                                                | _    | _    | 100  | mV    |
| V <sub>IDTL</sub> | Differential input low threshold                                                 | -100 | _    | _    | mV    |
| V <sub>IHHS</sub> | Single-ended input high voltage                                                  | _    | _    | 300  | mV    |
| V <sub>ILHS</sub> | Single-ended input low voltage                                                   | 100  | _    | _    | mV    |
| ZID               | Differential input impedance                                                     | 80   | 100  | 120  | Ω     |
| Low Power         |                                                                                  |      |      |      |       |
| V <sub>CCIO</sub> | V <sub>CCIO</sub> of the Bank with LVCMOS12D 6 mA drive bidirectional I/O buffer | _    | 1.2  | _    | V     |
| V <sub>IH</sub>   | Logic 1 input voltage                                                            | _    | —    | 0.88 | V     |
| V <sub>IL</sub>   | Logic 0 input voltage, not in ULP State                                          | 0.55 | _    | —    | V     |
| V <sub>HYST</sub> | Input hysteresis                                                                 | 25   | _    | —    | mV    |





© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



Over recommended operating conditions.

#### Table 3.17. MIPI D-PHY Output DC Conditions

| Symbol            | Description                                                                                                  | Min. | Тур. | Max. | Units |
|-------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Transmitter       |                                                                                                              |      |      |      |       |
| External Termi    | nation                                                                                                       |      |      |      |       |
| RL                | 1% external resistor with $V_{CCIO}$ = 2.5 V                                                                 | _    | 50   | —    | Ω     |
|                   | 1% external resistor with $V_{CCIO}$ = 3.3 V                                                                 | _    | 50   | _    |       |
| R <sub>H</sub>    | 1% external resistor with performance up to 800 Mbps or with performance up 900 Mbps when $V_{CCIO}$ = 2.5 V | _    | 330  | _    | Ω     |
|                   | 1% external resistor with performance between 800 Mbps to 900 Mbps when $V_{CCIO}$ = 3.3 V                   | _    | 464  | _    | Ω     |
| High Speed        |                                                                                                              |      |      |      |       |
| V <sub>CCIO</sub> | V <sub>CCIO</sub> of the Bank with LVDS Emulated output buffer                                               | _    | 2.5  | -    | V     |
|                   | V <sub>CCIO</sub> of the Bank with LVDS Emulated output buffer                                               | _    | 3.3  | _    | V     |
| V <sub>CMTX</sub> | HS transmit static common mode voltage                                                                       | 150  | 200  | 250  | mV    |
| V <sub>OD</sub>   | HS transmit differential voltage                                                                             | 140  | 200  | 270  | mV    |
| V <sub>OHHS</sub> | HS output high voltage                                                                                       | _    | _    | 360  | mV    |
| ZOS               | Single ended output impedance                                                                                | _    | 50   | _    | Ω     |
| ΔZOS              | Single ended output impedance mismatch                                                                       | —    | _    | 10   | %     |
| Low Power         |                                                                                                              |      |      |      |       |
| V <sub>CCIO</sub> | V <sub>CCIO</sub> of the Bank with LVCMOS12D 6 mA drive bidirectional I/O buffer                             | _    | 1.2  | -    | V     |
| V <sub>OH</sub>   | Output high level                                                                                            | 1.1  | 1.2  | 1.3  | V     |
| V <sub>OL</sub>   | Output low level                                                                                             | -50  | 0    | 50   | mV    |
| ZOLP              | Output impedance of LP transmitter                                                                           | 110  | _    | _    | Ω     |

# 3.14. Typical Building Block Function Performance

### 3.14.1. Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

#### Table 3.18. Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –6 Timing | –3 Timing | Units |  |
|-----------------|-----------|-----------|-------|--|
| Basic Functions |           |           |       |  |
| 16-bit decoder  | 7.9       | 13.0      | ns    |  |
| 4:1 MUX         | 6.6       | 9.9       | ns    |  |
| 16:1 MUX        | 7.8       | 13.3      | ns    |  |

### 3.14.2. Register-to-Register Performance

#### Table 3.19. Register-to-Register Performance

| Function                                                                     | -6 Timing                    | –3 Timing | Units |  |  |  |  |  |  |
|------------------------------------------------------------------------------|------------------------------|-----------|-------|--|--|--|--|--|--|
| Basic Functions                                                              | Basic Functions              |           |       |  |  |  |  |  |  |
| 16:1 MUX                                                                     | 423                          | 191       | MHz   |  |  |  |  |  |  |
| 16-bit adder                                                                 | 277                          | 125       | MHz   |  |  |  |  |  |  |
| 16-bit counter                                                               | 325                          | 149       | MHz   |  |  |  |  |  |  |
| 64-bit counter                                                               | 161                          | 77        | MHz   |  |  |  |  |  |  |
| Embedded Memory Functions                                                    |                              |           |       |  |  |  |  |  |  |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 182                          | 90        | MHz   |  |  |  |  |  |  |
| Distributed Memory Functions                                                 | Distributed Memory Functions |           |       |  |  |  |  |  |  |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500                          | 400       | MHz   |  |  |  |  |  |  |

**Note**: The above timing numbers in Table 3.18 and Table 3.19 are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

## 3.15. Derating Logic Timing

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



# 3.16. Maximum sysI/O Buffer Performance

#### Table 3.20. Maximum sysI/O Buffer Performance

| I/O Standard | Maximum Speed | Units |
|--------------|---------------|-------|
| MIPI         | 450           | MHz   |
| LVDS25       | 400           | MHz   |
| LVDS25E      | 150           | MHz   |
| BLVDS25      | 150           | MHz   |
| BLVDS25E     | 150           | MHz   |
| MLVDS25      | 150           | MHz   |
| MLVDS25E     | 150           | MHz   |
| LVPECL33     | 150           | MHz   |
| LVPECL33E    | 150           | MHz   |
| LVTTL33      | 150           | MHz   |
| LVTTL33D     | 150           | MHz   |
| LVCMOS33     | 150           | MHz   |
| LVCMOS33D    | 150           | MHz   |
| LVCMOS25     | 150           | MHz   |
| LVCMOS25D    | 150           | MHz   |
| LVCMOS18     | 150           | MHz   |
| LVCMOS18D    | 150           | MHz   |
| LVCMOS15     | 150           | MHz   |
| LVCMOS15D    | 150           | MHz   |
| LVCMOS12     | 91            | MHz   |
| LVCMOS12D    | 91            | MHz   |
| 13C33        | 12.5          | MHz   |
| I3C18        | 12.5          | MHz   |
| I3C12        | 12.5          | MHz   |



# 3.17. MachXO3D External Switching Characteristics – HE/HC Devices

Over Recommended Operating Conditions.

| Parameter              | Description                                               | Device                  | (Comm     | —6<br>(Commercial/<br>Industrial) |        | –5<br>(Commercial/<br>Industrial) |        | –5<br>(Automotive)<br>Preliminary |     |
|------------------------|-----------------------------------------------------------|-------------------------|-----------|-----------------------------------|--------|-----------------------------------|--------|-----------------------------------|-----|
|                        |                                                           |                         | Min.      | Max.                              | Min.   | Max.                              | Min.   | Max.                              |     |
| Clocks                 |                                                           |                         |           |                                   |        |                                   |        |                                   |     |
| Primary Clock          | 1                                                         |                         | r         | 1                                 | г      | r                                 | 1      | r                                 | r   |
| f <sub>max_pri</sub> 7 | Frequency for<br>Primary Clock<br>Tree                    | All MachXO3D<br>devices | _         | 390                               | _      | 320                               | _      | 320                               | MHz |
| t <sub>w_pri</sub>     | Clock Pulse<br>Width for<br>Primary Clock                 | All MachXO3D<br>devices | 0.5       | _                                 | 0.6    | _                                 | 0.6    | _                                 | ns  |
|                        | Primary Clock                                             | MachXO3D-4300           | -         | 611                               | _      | 748                               | —      | 1458                              | ps  |
| t <sub>skew_pri</sub>  | Skew Within a<br>Device                                   | MachXO3D-9400           | _         | 1423                              | _      | 1432                              | _      | 1432                              | ps  |
| Edge Clock             |                                                           |                         |           |                                   |        |                                   |        |                                   |     |
| $f_{MAX\_EDGE}^{7}$    | Frequency for<br>Edge Clock                               | MachXO3D                | _         | 400                               | _      | 333                               | -      | 333                               | MHz |
| Pin-LUT-Pin P          | ropagation Delay                                          | •                       |           |                                   |        |                                   |        |                                   |     |
| t <sub>PD</sub>        | Best case<br>propagation<br>delay through<br>one LUT-4    | All MachXO3D<br>devices | _         | 6.70                              | _      | 7.00                              | _      | 7.00                              | ns  |
| General I/O F          | Pin Parameters (Us                                        | ing Primary Clock wit   | hout PLL) |                                   |        |                                   |        |                                   |     |
|                        | Clock to                                                  | MachXO3D-4300           | -         | 6.345                             | -      | 6.664                             | —      | 7.79                              | ns  |
| t <sub>co</sub>        | Output – PIO<br>Output<br>Register                        | MachXO3D-9400           | _         | 7.53                              | _      | 7.83                              | _      | 7.83                              | ns  |
|                        | Clock to Data                                             | MachXO3D-4300           | -0.546    | —                                 | -0.546 | —                                 | -0.546 | —                                 | ns  |
| t <sub>su</sub>        | Setup – PIO<br>Input Register                             | MachXO3D-9400           | -0.24     | _                                 | -0.24  | _                                 | -0.24  | —                                 | ns  |
|                        | Clock to Data                                             | MachXO3D-4300           | 2.838     | _                                 | 3.004  | —                                 | 3.035  | _                                 | ns  |
| t <sub>H</sub>         | Hold – PIO<br>Input Register                              | MachXO3D-9400           | 1.99      | _                                 | 2.24   | _                                 | 3.1    | _                                 | ns  |
|                        | Clock to Data                                             | MachXO3D-4300           | 1.865     | —                                 | 1.989  | —                                 | 2.126  | —                                 | ns  |
| t <sub>su_del</sub>    | Setup – PIO<br>Input Register<br>with Data<br>Input Delay | MachXO3D-9400           | 1.65      | _                                 | 1.80   | _                                 | 1.96   | _                                 | ns  |
|                        | Clock to Data                                             | MachXO3D-4300           | 0.363     | _                                 | 0.363  | _                                 | 0      | _                                 | ns  |
| t <sub>H_DEL</sub>     | Hold – PIO<br>Input Register<br>with Input<br>Data Delay  | MachXO3D-9400           | -0.24     | _                                 | -0.24  | _                                 | -0.14  | _                                 | ns  |
| f <sub>MAX_IO</sub>    | Clock<br>Frequency of<br>I/O and PFU<br>Register          | All MachXO3D<br>devices | _         | 390                               | _      | 320                               | _      | 320                               | MHz |

#### Table 3.21. MachXO3D External Switching Characteristics – HE/HC Devices<sup>1, 2, 3, 4, 5, 6, 10</sup>

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Parameter                                                                      | Description                                               | Device                 | (Comm   | -6<br>(Commercial/<br>Industrial) |        | –5<br>(Commercial/<br>Industrial) |        | –5<br>(Automotive)<br>Preliminary |    |
|--------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------|---------|-----------------------------------|--------|-----------------------------------|--------|-----------------------------------|----|
|                                                                                |                                                           |                        | Min.    | Max.                              | Min.   | Max.                              | Min.   | Max.                              |    |
| General I/O P                                                                  | Pin Parameters (Us                                        | sing Edge Clock withou | ut PLL) |                                   |        |                                   |        |                                   |    |
|                                                                                | Clock to                                                  | MachXO3D-4300          | _       | 7.45                              | _      | 7.68                              | —      | 7.68                              | ns |
| T <sub>COE</sub>                                                               | Output – PIO<br>Output<br>Register                        | MachXO3D-9400          | _       | 8.93                              | _      | 9.35                              | _      | 9.35                              | ns |
|                                                                                | Clock to Data                                             | MachXO3D-4300          | -0.16   | _                                 | -0.16  | —                                 | -0.16  | —                                 | ns |
| t <sub>SUE</sub>                                                               | Setup – PIO<br>Input Register                             | MachXO3D-9400          | -0.20   | _                                 | -0.20  | —                                 | -0.20  | —                                 | ns |
|                                                                                | Clock to Data                                             | MachXO3D-4300          | 1.89    | —                                 | 2.16   | _                                 | 2.16   | _                                 | ns |
| t <sub>HE</sub>                                                                | Hold – PIO<br>Input Register                              | MachXO3D-9400          | 1.98    | _                                 | 2.25   | —                                 | 2.25   | —                                 | ns |
|                                                                                | Clock to Data                                             | MachXO3D-4300          | 1.74    | —                                 | 1.88   | —                                 | 1.88   | _                                 | ns |
| Setup – PIO<br>t <sub>SU_DELE</sub> Input Register<br>with Data<br>Input Delay | Input Register<br>with Data                               | MachXO3D-9400          | 1.71    | _                                 | 1.85   | _                                 | 1.85   | _                                 | ns |
|                                                                                | Clock to Data                                             | MachXO3D-4300          | -0.34   | —                                 | -0.34  | _                                 | -0.34  | _                                 | ns |
| t <sub>H_DELE</sub> Hold – PIO<br>Input Register<br>with Input<br>Data Delay   | MachXO3D-9400                                             | -0.30                  | _       | -0.30                             | _      | -0.30                             | _      | ns                                |    |
| General I/O P                                                                  | Pin Parameters (Us                                        | ing Primary Clock wit  | h PLL)  |                                   |        |                                   |        |                                   |    |
|                                                                                | Clock to                                                  | MachXO3D-4300          | _       | 4.467                             | _      | 4.661                             | _      | 5.01                              | ns |
| t <sub>copll</sub>                                                             | Output – PIO<br>Output<br>Register                        | MachXO3D-9400          | -       | 5.55                              | -      | 6.13                              | _      | 6.13                              | ns |
|                                                                                | Clock to Data                                             | MachXO3D-4300          | 0.357   | —                                 | 0.357  | —                                 | 0.726  | —                                 | ns |
| t <sub>supll</sub>                                                             | Setup – PIO<br>Input Register                             | MachXO3D-9400          | 0.33    | _                                 | 0.33   | _                                 | 0.53   | _                                 | ns |
|                                                                                | Clock to Data                                             | MachXO3D-4300          | 0.882   | _                                 | 0.882  | —                                 | 0.882  | _                                 | ns |
| t <sub>HPLL</sub>                                                              | Hold – PIO<br>Input Register                              | MachXO3D-9400          | 0.47    | _                                 | 0.55   | _                                 | 0.67   | —                                 | ns |
|                                                                                | Clock to Data                                             | MachXO3D-4300          | 3.546   | —                                 | 3.814  | —                                 | 3.903  | —                                 | ns |
| t <sub>su_delpll</sub>                                                         | Setup — PIO<br>Input Register<br>with Data<br>Input Delay | MachXO3D-9400          | 3.06    | _                                 | 3.37   | _                                 | 4.12   | _                                 | ns |
|                                                                                | Clock to Data                                             | MachXO3D-4300          | -0.447  | —                                 | -0.447 | —                                 | -0.447 | _                                 | ns |
| t <sub>h_delpll</sub>                                                          | Hold – PIO<br>Input Register<br>with Input<br>Data Delay  | MachXO3D-9400          | -0.93   | _                                 | -0.93  | _                                 | -0.93  | _                                 | ns |



| Parameter          | Description                         | Device                             | –<br>(Comm<br>Indus | ercial/     | –<br>(Comm<br>Indus |           | (Autor     | -5<br>notive)<br>ninary    | Unit                   |
|--------------------|-------------------------------------|------------------------------------|---------------------|-------------|---------------------|-----------|------------|----------------------------|------------------------|
|                    |                                     |                                    | Min.                | Max.        | Min.                | Max.      | Min.       | Max.                       |                        |
| Generic DDR        |                                     | ock and Data Aligned at            | t Pin Using P(      | CLK Pin for | Clock Input         | – GDDRX1  | _RX.SCLK.A | ligned <sup>8, 9, 13</sup> |                        |
| t <sub>DVA</sub>   | Input Data<br>Valid After<br>CLK    |                                    | _                   | 0.317       | _                   | 0.344     | _          | 0.344                      | UI                     |
| t <sub>DVE</sub>   | Input Data<br>Hold After<br>CLK     | All MachXO3D<br>devices, all sides | 0.742               | _           | 0.702               |           | 0.702      | _                          | UI                     |
| f <sub>DATA</sub>  | DDRX1 Input<br>Data Speed           |                                    | _                   | 300         | _                   | 250       | _          | 250                        | Mbps                   |
| f <sub>ddrx1</sub> | DDRX1 SCLK<br>Frequency             |                                    | _                   | 150         | _                   | 125       | _          | 125                        | MHz                    |
| Generic DDR        | X1 Inputs with Clo                  | ock and Data Centered              | l at Pin Using      | g PCLK Pin  | for Clock In        | put – GDI | DRX1_RX.S  | CLK.Center                 | ed <sup>8, 9, 13</sup> |
| t <sub>su</sub>    | Input Data<br>Setup Before<br>CLK   |                                    | 0.566               | _           | 0.566               | _         | 0.56       | _                          | ns                     |
| t <sub>HO</sub>    | Input Data<br>Hold After<br>CLK     | All MachXO3D<br>devices, all sides | 0.778               | _           | 0.879               | _         | 0.879      | _                          | ns                     |
| f <sub>DATA</sub>  | DDRX1 Input<br>Data Speed           |                                    | _                   | 300         | -                   | 250       | _          | 250                        | Mbps                   |
| f <sub>ddrx1</sub> | DDRX1 SCLK<br>Frequency             |                                    | _                   | 150         | _                   | 125       | _          | 125                        | MHz                    |
| Generic DDR        | X2 Inputs with Clo                  | ock and Data Aligned at            | t Pin Using P       | CLK Pin for | Clock Input         | t – GDDRX | 2_RX.ECLK. | Aligned <sup>8, 9</sup>    |                        |
| t <sub>DVA</sub>   | Input Data<br>Valid After<br>CLK    |                                    | _                   | 0.316       | _                   | 0.342     | _          | 0.342                      | UI                     |
| t <sub>DVE</sub>   | Input Data<br>Hold After<br>CLK     | MachXO3D                           | 0.710               | _           | 0.675               | -         | 0.681      | _                          | UI                     |
| f <sub>DATA</sub>  | DDRX2 Serial<br>Input Data<br>Speed | devices, bottom<br>side only       | _                   | 664         | _                   | 554       | _          | 554                        | Mbps                   |
| f <sub>ddrx2</sub> | DDRX2 ECLK<br>Frequency             |                                    | _                   | 332         | _                   | 277       | _          | 277                        | MHz                    |
| f <sub>SCLK</sub>  | SCLK<br>Frequency                   |                                    | _                   | 166         | -                   | 139       | _          | 139                        | MHz                    |
| Generic DDR        | X2 Inputs with Clo                  | ock and Data Centered              | at Pin Using        | PCLK Pin fo | or Clock Inp        | ut – GDDR | X2_RX.ECL  | K.Centered                 | 8, 9                   |
| tsu                | Input Data<br>Setup Before<br>CLK   |                                    | 0.233               | _           | 0.233               | _         | 0.233      | _                          | ns                     |
| t <sub>HO</sub>    | Input Data<br>Hold After<br>CLK     | MachXO3D                           | 0.287               | _           | 0.287               | _         | 0.287      | _                          | ns                     |
| f <sub>DATA</sub>  | DDRX2 Serial<br>Input Data<br>Speed | devices, bottom<br>side only       | _                   | 664         | _                   | 554       | _          | 554                        | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK<br>Frequency             | 1                                  | _                   | 332         | -                   | 277       | _          | 277                        | MHz                    |
| f <sub>SCLK</sub>  | SCLK<br>Frequency                   |                                    | _                   | 166         | _                   | 139       | _          | 139                        | MHz                    |



| Parameter                                          | Description                                   | Device                                        | –<br>(Comm<br>Indus | ercial/       | (Comn         | -5<br>nercial/<br>strial) | (Autor      | -5<br>notive)<br>ninary | Unit |
|----------------------------------------------------|-----------------------------------------------|-----------------------------------------------|---------------------|---------------|---------------|---------------------------|-------------|-------------------------|------|
|                                                    |                                               |                                               | Min.                | Max.          | Min.          | Max.                      | Min.        | Max.                    |      |
| Generic DDR                                        | 4 Inputs with Cloc                            | k and Data Aligned at F                       | Pin Using PC        | LK Pin for C  | lock Input -  | - GDDRX4_                 | RX.ECLK.AI  | igned <sup>®</sup>      | 1    |
| t <sub>DVA</sub> Input Data<br>Valid After<br>ECLK |                                               | MachXO3D-4300<br>devices, bottom<br>side only | _                   | 0.359         | _             | 0.383                     | _           | 0.32                    |      |
|                                                    | MachXO3D-9400<br>devices, bottom<br>side only | _                                             | 0.307               | _             | 0.320         | _                         | 0.320       | UI                      |      |
| Input Data<br>t <sub>DVE</sub> Hold After<br>ECLK  |                                               | MachXO3D-4300<br>devices, bottom<br>side only | 0.837               | _             | 0.765         | _                         | 0.774       | _                       |      |
|                                                    |                                               | MachXO3D-9400<br>devices, bottom<br>side only | 0.782               | -             | 0.699         | _                         | 0.774       | _                       | U    |
| f <sub>DATA</sub>                                  | DDRX4 Serial<br>Input Data<br>Speed           | MachXO3D                                      | _                   | 800           | _             | 630                       | _           | 630                     | Mbps |
| f <sub>ddrx4</sub>                                 | DDRX4 ECLK<br>Frequency                       | devices, bottom<br>side only                  | _                   | 400           | _             | 315                       | _           | 315                     | MHz  |
| f <sub>SCLK</sub>                                  | SCLK<br>Frequency                             |                                               | _                   | 100           | _             | 79                        | _           | 79                      | MHz  |
| Generic DDR4                                       | Inputs with Clock                             | and Data Centered at P                        | in Using PCL        | K Pin for Clo | ock Input – O | GDDRX4_RX                 | .ECLK.Cente | ered <sup>8</sup>       |      |
| tsu                                                | Input Data<br>Setup Before<br>ECLK            |                                               | 0.233               | _             | 0.233         | _                         | 0.241       | _                       | ns   |
| t <sub>HO</sub>                                    | Input Data<br>Hold After<br>ECLK              | MachXO3D                                      | 0.287               | -             | 0.287         | _                         | 0.291       | _                       | ns   |
| f <sub>DATA</sub>                                  | DDRX4 Serial<br>Input Data<br>Speed           | devices, bottom<br>side only                  | _                   | 800           | _             | 630                       | _           | 630                     | Mbps |
| f <sub>ddrx4</sub>                                 | DDRX4 ECLK<br>Frequency                       |                                               | _                   | 400           | _             | 315                       | _           | 315                     | MHz  |
| f <sub>sclk</sub>                                  | SCLK<br>Frequency                             |                                               | —                   | 100           | _             | 79                        | _           | 79                      | MHz  |



|                                           |                                                                             |                                               |                | 6           | _            | ·5                  | _          | ·5                       |      |
|-------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------|----------------|-------------|--------------|---------------------|------------|--------------------------|------|
| Parameter                                 | Description                                                                 | Device                                        | (Comm<br>Indus |             |              | nercial/<br>strial) |            | notive)<br>ninary        | Unit |
|                                           |                                                                             |                                               | Min.           | Max.        | Min.         | Max.                | Min.       | Max.                     |      |
| 7:1 LVDS Inpu                             | uts (GDDR71_RX.E                                                            | CLK.7:1) <sup>9</sup>                         |                |             |              |                     | -          |                          |      |
| •                                         | Input Data<br>Valid After                                                   | MachXO3D-4300<br>devices, bottom<br>side only | _              | 0.367       | _            | 0.405               | _          | 0.243                    | UI   |
| t <sub>DVA</sub>                          | ECLK (See<br>Figure 3.6)                                                    | MachXO3D-9400<br>devices, bottom<br>side only | _              | 0.290       | _            | 0.320               | _          | 0.243                    | U    |
|                                           | Input Data<br>Hold After                                                    | MachXO3D-4300<br>devices, bottom<br>side only | 0.818          | _           | 0.791        | _                   | 0.703      | _                        |      |
| t <sub>DVE</sub> ECLK (See<br>Figure 3.6) | MachXO3D-4300<br>devices, bottom<br>side only                               | 0.739                                         | _              | 0.699       | _            | 0.703               | _          | UI                       |      |
| f <sub>data</sub>                         | DDR71 Serial<br>Input Data<br>Speed                                         |                                               | _              | 756         | _            | 630                 | _          | 630                      | Mbps |
| f <sub>ddr71</sub>                        | DDR71 ECLK<br>Frequency                                                     | MachXO3D                                      | _              | 378         | _            | 315                 | _          | 315                      | MHz  |
| f <sub>clkin</sub>                        | 7:1 Input<br>Clock<br>Frequency<br>(SCLK)<br>(minimum<br>limited by<br>PLL) | devices, bottom<br>side only                  | _              | 108         | _            | 90                  | _          | 90                       | MHz  |
| MIPI D-PHY I                              | nputs with Clock a                                                          | and Data Centered at P                        | in Using PCI   | K Pin for C | lock Input - | GDDRX4_             | RX.ECLK.Ce | ntered <sup>10, 11</sup> | , 12 |
| t <sub>su</sub> 16                        | Input Data<br>Setup Before<br>ECLK                                          |                                               | 0.200          | _           | 0.200        | _                   | 0.312      | _                        | UI   |
| t <sub>HO</sub> <sup>16</sup>             | Input Data<br>Hold After<br>ECLK                                            |                                               | 0.200          | _           | 0.200        | _                   | 0.367      | _                        | UI   |
| f <sub>DATA</sub> <sup>15</sup>           | MIPI D-PHY<br>Input Data<br>Speed                                           | All MachXO3D<br>devices, bottom<br>side only  | _              | 900         | _            | 900                 | _          | 900                      | Mbps |
| f <sub>ddrx4</sub> <sup>15</sup>          | MIPI D-PHY<br>ECLK<br>Frequency                                             |                                               | _              | 450         | _            | 450                 | _          | 450                      | MHz  |
| $f_{SCLK}^{15}$                           | SCLK<br>Frequency                                                           |                                               | _              | 112.5       | _            | 112.5               | _          | 112.5                    | MHz  |



| Parameter          | Description                                                                                                                       | Device                                | -6<br>(Commercial/<br>Industrial) |              | –5<br>(Commercial/<br>Industrial) |           | -5<br>(Automotive)<br>Preliminary |                         | Unit |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------|--------------|-----------------------------------|-----------|-----------------------------------|-------------------------|------|--|
|                    |                                                                                                                                   |                                       | Min.                              | Max.         | Min.                              | Max.      | Min.                              | Max.                    |      |  |
| Generic DDR        | Outputs with Cloc                                                                                                                 | k and Data Aligned at                 | Pin Using PC                      | LK Pin for C | Clock Input                       | - GDDRX1_ | TX.SCLK.A                         | ligned <sup>8, 13</sup> |      |  |
| t <sub>DIA</sub>   | Output Data<br>Invalid After<br>CLK Output                                                                                        |                                       | _                                 | 0.52         | _                                 | 0.55      | _                                 | 0.55                    | ns   |  |
| t <sub>DIB</sub>   | Output Data<br>Invalid Before<br>CLK Output                                                                                       | All MachXO3D                          | _                                 | 0.52         | _                                 | 0.55      | _                                 | 0.55                    | ns   |  |
| f <sub>DATA</sub>  | DDRX1<br>Output Data<br>Speed                                                                                                     | devices, all sides                    | _                                 | 300          | _                                 | 250       | _                                 | 250                     | Mbps |  |
| f <sub>ddrx1</sub> | DDRX1 SCLK<br>frequency                                                                                                           |                                       | _                                 | 150          | _                                 | 125       | _                                 | 125                     | MHz  |  |
| Generic DDR        | Generic DDR Outputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX1_TX.SCLK.Centered <sup>8, 13</sup> |                                       |                                   |              |                                   |           |                                   |                         |      |  |
| t <sub>DVB</sub>   | Output Data<br>Valid Before<br>CLK Output                                                                                         | All MachXO3D<br>devices, all sides    | 1.210                             | _            | 1.510                             | _         | 1.510                             | _                       | ns   |  |
| t <sub>DVA</sub>   | Output Data<br>Valid After<br>CLK Output                                                                                          |                                       | 1.210                             | _            | 1.510                             | _         | 1.510                             | _                       | ns   |  |
| f <sub>DATA</sub>  | DDRX1<br>Output Data<br>Speed                                                                                                     |                                       | _                                 | 300          | _                                 | 250       | _                                 | 250                     | Mbps |  |
| f <sub>ddrx1</sub> | DDRX1 SCLK<br>Frequency<br>(minimum<br>limited by<br>PLL)                                                                         |                                       | _                                 | 150          | _                                 | 125       | _                                 | 125                     | MHz  |  |
| Generic DDRX       | (2 Outputs with Clo                                                                                                               | ock and Data Aligned at               | Pin Using PC                      | LK Pin for C | lock Input –                      | GDDRX2_T  | X.ECLK.Alig                       | ned <sup>8</sup>        |      |  |
| t <sub>DIA</sub>   | Output Data<br>Invalid After<br>CLK Output                                                                                        | MachXO3D<br>devices, top side<br>only | _                                 | 0.200        | _                                 | 0.215     | —                                 | 0.215                   | ns   |  |
| t <sub>DIB</sub>   | Output Data<br>Invalid Before<br>CLK Output                                                                                       |                                       | _                                 | 0.200        | _                                 | 0.215     | _                                 | 0.215                   | ns   |  |
| f <sub>DATA</sub>  | DDRX2 Serial<br>Output Data<br>Speed                                                                                              |                                       | _                                 | 664          | _                                 | 554       | _                                 | 554                     | Mbps |  |
| f <sub>ddrx2</sub> | DDRX2 ECLK<br>frequency                                                                                                           |                                       | _                                 | 332          | _                                 | 277       | _                                 | 277                     | MHz  |  |
| f <sub>SCLK</sub>  | SCLK<br>Frequency                                                                                                                 |                                       | _                                 | 166          | —                                 | 139       |                                   | 139                     | MHz  |  |



| Parameter                                                                                                                          | Description                                               | Device                                | –6<br>(Commercial/<br>Industrial) |             | -5<br>(Commercial/<br>Industrial) |            | –5<br>(Automotive)<br>Preliminary |                         | Unit               |
|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------|-----------------------------------|-------------|-----------------------------------|------------|-----------------------------------|-------------------------|--------------------|
|                                                                                                                                    |                                                           |                                       | Min.                              | Max.        | Min.                              | Max.       | Min.                              | Max.                    |                    |
| Generic DDRX2 Outputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX2_TX.ECLK.Centered <sup>8, 9</sup> |                                                           |                                       |                                   |             |                                   |            |                                   |                         |                    |
| $t_{\text{DVB}}$                                                                                                                   | Output Data<br>Valid Before<br>CLK Output                 | MachXO3D<br>devices, top side<br>only | 0.535                             | _           | 0.670                             | _          | 0.670                             | _                       | ns                 |
| t <sub>DVA</sub>                                                                                                                   | Output Data<br>Valid After<br>CLK Output                  |                                       | 0.535                             | _           | 0.670                             | _          | 0.670                             | _                       | ns                 |
| f <sub>DATA</sub>                                                                                                                  | DDRX2 Serial<br>Output Data<br>Speed                      |                                       | _                                 | 664         | _                                 | 554        | _                                 | 554                     | Mbps               |
| f <sub>ddrx2</sub>                                                                                                                 | DDRX2 ECLK<br>Frequency<br>(minimum<br>limited by<br>PLL) |                                       | _                                 | 332         | _                                 | 277        | _                                 | 277                     | MHz                |
| f <sub>sclk</sub>                                                                                                                  | SCLK<br>Frequency                                         |                                       | _                                 | 166         | _                                 | 139        | _                                 | 139                     | MHz                |
| Generic DDR                                                                                                                        | X4 Outputs with C                                         | lock and Data Aligned                 | at Pin Using                      | PCLK Pin fo | or Clock Inp                      | ut – GDDF  | X4_TX.ECL                         | K.Aligned <sup>8,</sup> | 9                  |
| t <sub>DIA</sub>                                                                                                                   | Output Data<br>Invalid After<br>CLK Output                | MachXO3D<br>devices, top side<br>only | _                                 | 0.200       | _                                 | 0.215      | _                                 | 0.215                   | ns                 |
| t <sub>DIB</sub>                                                                                                                   | Output Data<br>Invalid Before<br>CLK Output               |                                       | _                                 | 0.200       | _                                 | 0.215      | _                                 | 0.215                   | ns                 |
| f <sub>DATA</sub>                                                                                                                  | DDRX4 Serial<br>Output Data<br>Speed                      |                                       | _                                 | 800         | _                                 | 630        | _                                 | 630                     | Mbps               |
| f <sub>ddrx4</sub>                                                                                                                 | DDRX4 ECLK<br>Frequency                                   |                                       | _                                 | 400         | _                                 | 315        | _                                 | 315                     | MHz                |
| f <sub>SCLK</sub>                                                                                                                  | SCLK<br>Frequency                                         |                                       | _                                 | 100         | —                                 | 79         | —                                 | 79                      | MHz                |
| Generic DDR                                                                                                                        | X4 Outputs with C                                         | lock and Data Center                  | ed at Pin Usi                     | ng PCLK Pin | for Clock I                       | nput – GDI | DRX4_TX.EC                        | CLK.Center              | ed <sup>8, 9</sup> |
| t <sub>DVB</sub>                                                                                                                   | Output Data<br>Valid Before<br>CLK Output                 | MachXO3D<br>devices, top side<br>only | 0.455                             | _           | 0.570                             | _          | 0.570                             | _                       | ns                 |
| t <sub>DVA</sub>                                                                                                                   | Output Data<br>Valid After<br>CLK Output                  |                                       | 0.455                             | _           | 0.570                             | _          | 0.570                             | _                       | ns                 |
| f <sub>DATA</sub>                                                                                                                  | DDRX4 Serial<br>Output Data<br>Speed                      |                                       | _                                 | 800         | _                                 | 630        | _                                 | 630                     | Mbps               |
| f <sub>ddrx4</sub>                                                                                                                 | DDRX4 ECLK<br>Frequency<br>(minimum<br>limited by<br>PLL) |                                       | _                                 | 400         | _                                 | 315        | _                                 | 315                     | MHz                |
| f <sub>SCLK</sub>                                                                                                                  | SCLK<br>Frequency                                         |                                       | _                                 | 100         | —                                 | 79         | —                                 | 79                      | MHz                |

<sup>© 2019-2021</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Parameter           | Description                                                                  | Device                                | -6<br>(Commercial/<br>Industrial) |             | -5<br>(Commercial/<br>Industrial) |          | –5<br>(Automotive)<br>Preliminary |                          | Unit  |
|---------------------|------------------------------------------------------------------------------|---------------------------------------|-----------------------------------|-------------|-----------------------------------|----------|-----------------------------------|--------------------------|-------|
|                     |                                                                              |                                       | Min.                              | Max.        | Min.                              | Max.     | Min.                              | Max.                     |       |
| 7:1 LVDS Out        | puts – GDDR71_T>                                                             | K.ECLK.7:1 <sup>8, 9</sup>            | 1                                 | 1           | 1                                 |          |                                   |                          |       |
| t <sub>DIB</sub>    | Output Data<br>Invalid Before<br>CLK Output<br>(See Figure<br>3.7)           |                                       | _                                 | 0.160       | _                                 | 0.180    | _                                 | 0.180                    | ns    |
| t <sub>DIA</sub>    | Output Data<br>Invalid After<br>CLK Output<br>(See Figure<br>3.7)            | Markyoop                              | _                                 | 0.160       | _                                 | 0.180    | _                                 | 0.180                    | ns    |
| f <sub>DATA</sub>   | DDR71 Serial<br>Output Data<br>Speed                                         | MachXO3D<br>devices, top side<br>only | _                                 | 756         | _                                 | 630      | _                                 | 630                      | Mbps  |
| f <sub>ddr71</sub>  | DDR71 ECLK<br>Frequency                                                      |                                       | _                                 | 378         | _                                 | 315      | _                                 | 315                      | MHz   |
| f <sub>clkout</sub> | 7:1 Output<br>Clock<br>Frequency<br>(SCLK)<br>(minimum<br>limited by<br>PLL) |                                       | _                                 | 108         | _                                 | 90       | _                                 | 90                       | MHz   |
| MIPI D-PHY C        | Outputs with Clock                                                           | and Data Centered at                  | Pin Using P                       | CLK Pin for | Clock Input                       | – GDDRX4 | TX.ECLK.C                         | entered <sup>10, 1</sup> | 1, 12 |
| t <sub>DVB</sub>    | Output Data<br>Valid Before<br>CLK Output                                    |                                       | 0.200                             | _           | 0.200                             | _        | 0.200                             | _                        | UI    |
| t <sub>DVA</sub>    | Output Data<br>Valid After<br>CLK Output                                     | All MachXO3D<br>devices, top side     | 0.200                             | _           | 0.200                             | _        | 0.200                             | _                        | UI    |
| f <sub>DATA</sub>   | MIPI D-PHY<br>Output Data<br>Speed                                           |                                       | _                                 | 900         | _                                 | 900      | _                                 | 900                      | Mbps  |
| F <sub>DDRX4</sub>  | MIPI D-PHY<br>ECLK<br>Frequency<br>(minimum<br>limited by<br>PLL)            | only                                  | _                                 | 450         | _                                 | 450      | _                                 | 450                      | MHz   |
| f <sub>SCLK</sub>   | SCLK<br>Frequency                                                            |                                       | _                                 | 112.5       | —                                 | 112.5    | —                                 | 112.5                    | MHz   |

Notes:

Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14
 V. Other operating conditions, including industrial, can be extracted from the Lattice Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

5. For Generic DDRX1 mode tSU = tHO = (tDVE - tDVA - 0.03 ns)/2.

6. The tSU\_DEL and tH\_DEL values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (-6), 113 ps (-5).

7. This number for general purpose usage. Duty cycle tolerance is +/-10%.

8. Duty cycle is +/-5% for system usage.

9. Performance is calculated with 0.225 UI.

10. Performance is calculated with 0.20 UI.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



- 11. Performance for Industrial devices are only supported with VCC between 1.16 V to 1.24 V.
- 12. Performance for Industrial devices and -5 devices are not modeled in the Diamond design tool.
- 13. GDDRX1 is not recommended to mix top banks with other banks in applications. Or, the related clock skew is increased significantly.
- 14. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.
- 15. Above 800 Mbps is only supported with WLCSP and csfBGA packages.
- 16. Between 800 Mbps to 900 Mbps:
  - VIDTH exceeds the MIPI D-PHY Input DC Conditions (Table 3.16) and can be calculated with the equation tSU or tH = 0.0005\*VIDTH + 0.3284
  - Example calculations
  - tSU and tHO = 0.28 with VIDTH = 100 mV
  - tSU and tHO = 0.25 with VIDTH = 170 mV
  - tSU and tHO = 0.20 with VIDTH = 270 mV



Figure 3.6. Receiver GDDR71\_RX. Waveforms



Figure 3.7. Transmitter GDDR71\_TX. Waveforms


## 3.18. MachXO3D External Switching Characteristics – ZC Devices

**Over Recommended Operating Conditions** 

| Parameter              | Description                                                  | Device                         | (Comn      | -3<br>nercial/<br>strial) | (Comn           | -2<br>nercial/<br>strial) | –<br>(Auton<br>Prelim |                 | Units    |
|------------------------|--------------------------------------------------------------|--------------------------------|------------|---------------------------|-----------------|---------------------------|-----------------------|-----------------|----------|
|                        |                                                              |                                | Min.       | Max.                      | Min.            | Max.                      | Min.                  | Max.            |          |
| Clocks                 |                                                              |                                |            |                           |                 |                           |                       |                 |          |
| Primary Clo            | cks                                                          | 1                              | 1          | 1                         | 1               | 1                         | 1                     |                 |          |
| f <sub>max_pri</sub> 7 | Frequency<br>for Primary<br>Clock Tree                       | All MachXO3D<br>devices        | _          | 150                       | _               | 125                       | _                     | 125             | MHz      |
| tw_pri                 | Clock Pulse<br>Width for<br>Primary<br>Clock                 | All MachXO3D<br>devices        | 1.0        | _                         | 1.2             | _                         | 1.2                   | _               | ns       |
|                        | Primary                                                      | MachXO3D-4300                  | _          | 1264.72                   | _               | 1309.17                   | _                     | 1309.17         | ps       |
| t <sub>skew_pri</sub>  | Clock Skew<br>Within a<br>Device                             | MachXO3D-9400                  | _          | 1673                      | _               | 1682                      | _                     | 2718            | ps       |
| Edge Clock             |                                                              |                                |            |                           |                 |                           |                       |                 |          |
| $f_{MAX\_EDGE}^7$      | Frequency<br>for Edge<br>Clock                               | MachXO3D                       | _          | 210                       | _               | 175                       | _                     | 175             | MHz      |
| Pin-LUT-Pin            | Propagation De                                               | lay                            |            |                           |                 |                           |                       |                 |          |
| t <sub>PD</sub>        | Best case<br>propagation<br>delay<br>through one<br>LUT-4    | All MachXO3D<br>devices        | _          | 6.70                      | _               | 7.00                      | _                     | 7.00            | ns       |
| General I/O            | Pin Parameters                                               | (Using Primary Clock           | without PL | L)                        |                 |                           |                       |                 |          |
| t <sub>co</sub>        | Clock to<br>Output – PIO<br>Output                           | MachXO3D-4300<br>MachXO3D-9400 |            | 9.969<br>11.22            | _               | 10.415<br>11.76           | _                     | 10.467<br>12.57 | ns<br>ns |
|                        | Register                                                     |                                |            |                           |                 |                           |                       |                 |          |
| t <sub>su</sub>        | Clock to Data<br>Setup – PIO<br>Input<br>Register            | MachXO3D-4300<br>MachXO3D-9400 | -0.148     | _                         | -0.148<br>-0.33 | _                         | -0.12<br>-0.33        | _               | ns<br>ns |
|                        |                                                              | MachXO3D-4300                  | 5.493      | _                         | 5.750           | _                         | 5.750                 | _               | ns       |
| t <sub>H</sub>         | Hold – PIO<br>Input<br>Register                              | MachXO3D-9400                  | 5.573      | _                         | 5.835           | _                         | 6.3                   | _               | ns       |
|                        | Clock to Data                                                | MachXO3D-4300                  | 4.372      | —                         | 4.573           | —                         | 4.689                 | —               | ns       |
| t <sub>su_del</sub>    | Setup – PIO<br>Input<br>Register with<br>Data Input<br>Delay | MachXO3D-9400                  | 2.17       | _                         | 2.33            | _                         | 3.47                  | _               | ns       |

## Table 3.22. MachXO3D External Switching Characteristics – ZC Devices<sup>1, 2, 3, 4, 5, 6</sup>



| Parameter              | Description                                                  | Device                             | (Comn         | -3<br>nercial/<br>strial) | (Comn         | -2<br>nercial/<br>strial) | –<br>(Auton<br>Prelim | notive)                    | Units |
|------------------------|--------------------------------------------------------------|------------------------------------|---------------|---------------------------|---------------|---------------------------|-----------------------|----------------------------|-------|
|                        |                                                              |                                    | Min.          | Max.                      | Min.          | Max.                      | Min.                  | Max.                       |       |
|                        | Clock to Data                                                | MachXO3D-4300                      | 0.601         | _                         | 0.601         | _                         | 0.601                 | _                          | ns    |
| t <sub>h_del</sub>     | Hold – PIO<br>Input<br>Register with<br>Input Data<br>Delay  | MachXO3D-9400                      | -0.21         | _                         | -0.21         | _                         | -0.21                 | _                          | ns    |
| f <sub>MAX_IO</sub>    | Clock<br>Frequency of<br>I/O and PFU<br>Register             | All MachXO3D<br>devices            | _             | 150                       | _             | 125                       | _                     | 125                        | MHz   |
| General I/O            | Pin Parameters                                               | (Using Primary Clock               | with PLL)     |                           |               |                           |                       |                            |       |
|                        | Clock to                                                     | MachXO3D-4300                      | —             | 6.045                     | —             | 6.278                     | —                     | 6.371                      | ns    |
| t <sub>copll</sub>     | Output – PIO<br>Output<br>Register                           | MachXO3D-9400                      | _             | 8.02                      | -             | 8.14                      | _                     | 8.14                       | ns    |
|                        | Clock to Data                                                | MachXO3D-4300                      | 0.754         | —                         | 0.754         | _                         | —                     | 0.754                      | ns    |
| t <sub>supll</sub>     | Setup – PIO<br>Input<br>Register                             | MachXO3D-9400                      | 0.83          | _                         | 0.83          | _                         | 0.89                  | _                          | ns    |
|                        | Clock to Data                                                | MachXO3D-4300                      | 1.203         | _                         | 1.203         | _                         | 1.203                 | _                          | ns    |
| t <sub>hpll</sub>      | Hold – PIO<br>Input<br>Register                              | MachXO3D-9400                      | 0.73          | _                         | 0.74          | _                         | 0.9                   | _                          | ns    |
|                        | Clock to Data                                                | MachXO3D-4300                      | 7.776         | _                         | 8.193         | _                         | 8.261                 | _                          | ns    |
| t <sub>su_delpll</sub> | Setup – PIO<br>Input<br>Register with<br>Data Input<br>Delay | MachXO3D-9400                      | 5.15          | _                         | 5.71          | _                         | 7.39                  | _                          | ns    |
|                        | Clock to Data                                                | MachXO3D-4300                      | -0.52         | —                         | -0.52         | _                         | -0.52                 | _                          | ns    |
| t <sub>h_delpll</sub>  | Hold – PIO<br>Input<br>Register with<br>Input Data<br>Delay  | MachXO3D-9400                      | -1.41         | _                         | -1.41         | _                         | -1.41                 | _                          | ns    |
| Generic DD             | RX1 Inputs with                                              | Clock and Data Align               | ed at Pin Usi | ng PCLK Pin f             | or Clock Inpu | ut – GDDRX                | L_RX.SCLK.A           | ligned <sup>8, 9, 10</sup> |       |
| t <sub>DVA</sub>       | Input Data<br>Valid After<br>CLK                             |                                    | _             | 0.382                     | _             | 0.401                     | _                     | 0.384                      | UI    |
| t <sub>DVE</sub>       | Input Data<br>Hold After<br>CLK                              | All MachXO3D<br>devices, all sides | 0.670         | _                         | 0.684         | _                         | 0.684                 | _                          | UI    |
| f <sub>DATA</sub>      | DDRX1 Input<br>Data Speed                                    |                                    | _             | 140                       | _             | 116                       | _                     | 116                        | Mbps  |
| f <sub>ddrx1</sub>     | DDRX1 SCLK<br>Frequency                                      |                                    | _             | 70                        | _             | 58                        | _                     | 58                         | MHz   |



| Parameter          | Description                         | Device                             | –<br>(Comm<br>Indus | ercial/      | (Comm          | -2<br>nercial/<br>strial) | –<br>(Autom<br>Prelim | notive)                 | Units                  |
|--------------------|-------------------------------------|------------------------------------|---------------------|--------------|----------------|---------------------------|-----------------------|-------------------------|------------------------|
|                    |                                     |                                    | Min.                | Max.         | Min.           | Max.                      | Min.                  | Max.                    |                        |
| Generic DDF        | RX1 Inputs with                     | Clock and Data Cent                | ered at Pin l       | Jsing PCLK P | in for Clock   | Input – GD                | DRX1_RX.SC            | CLK.Center              | ed <sup>8, 9, 10</sup> |
| t <sub>su</sub>    | Input Data<br>Setup Before<br>CLK   |                                    | 1.319               | _            | 1.412          | _                         | 1.412                 | _                       | ns                     |
| t <sub>HO</sub>    | Input Data<br>Hold After<br>CLK     | All MachXO3D<br>devices, all sides | 0.717               | _            | 1.010          | _                         | 1.010                 | _                       | ns                     |
| f <sub>DATA</sub>  | DDRX1 Input<br>Data Speed           |                                    | _                   | 140          | _              | 116                       | _                     | 116                     | Mbps                   |
| f <sub>ddrx1</sub> | DDRX1 SCLK<br>Frequency             |                                    | _                   | 70           | —              | 58                        | —                     | 58                      | MHz                    |
| Generic DDF        | RX2 Inputs with                     | Clock and Data Aligne              | ed at Pin Usi       | ng PCLK Pin  | for Clock Inp  | ut – GDDR)                | 2_RX.ECLK.            | Aligned <sup>8, 9</sup> |                        |
| t <sub>DVA</sub>   | Input Data<br>Valid After<br>CLK    |                                    | _                   | 0.361        | -              | 0.346                     | _                     | 0.346                   | UI                     |
| t <sub>DVE</sub>   | Input Data<br>Hold After<br>CLK     | MachXO3D                           | 0.602               | Ι            | 0.625          | _                         | 0.625                 | _                       | UI                     |
| f <sub>DATA</sub>  | DDRX2 Serial<br>Input Data<br>Speed | devices, bottom<br>side only       | _                   | 280          | _              | 234                       | _                     | 234                     | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK<br>Frequency             |                                    | _                   | 140          | _              | 117                       | _                     | 117                     | MHz                    |
| f <sub>sclk</sub>  | SCLK<br>Frequency                   |                                    | _                   | 70           | _              | 59                        | _                     | 59                      | MHz                    |
| Generic DDF        | RX2 Inputs with                     | Clock and Data Cente               | red at Pin U        | sing PCLK Pi | n for Clock Ir | nput – GDDI               | RX2_RX.ECL            | Centered، د.Centered،   | 8, 9                   |
| t <sub>su</sub>    | Input Data<br>Setup Before<br>CLK   |                                    | 0.472               | _            | 0.672          | -                         | 0.672                 | _                       | ns                     |
| t <sub>HO</sub>    | Input Data<br>Hold After<br>CLK     | MachXO3D                           | 0.363               | _            | 0.501          | _                         | 0.501                 | _                       | ns                     |
| f <sub>DATA</sub>  | DDRX2 Serial<br>Input Data<br>Speed | devices, bottom<br>side only       | _                   | 280          | _              | 234                       | _                     | 234                     | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK<br>Frequency             |                                    | _                   | 140          | _              | 117                       | _                     | 117                     | MHz                    |
| f <sub>SCLK</sub>  | SCLK<br>Frequency                   |                                    | _                   | 70           | _              | 59                        | _                     | 59                      | MHz                    |



| Parameter          | Description                                                                 | Device                       | (Comm        | -3<br>nercial/<br>strial) | (Comm         | 2<br>nercial/<br>strial) | –<br>(Autom<br>Prelim | notive)           | Units |
|--------------------|-----------------------------------------------------------------------------|------------------------------|--------------|---------------------------|---------------|--------------------------|-----------------------|-------------------|-------|
|                    |                                                                             |                              | Min.         | Max.                      | Min.          | Max.                     | Min.                  | Max.              |       |
| Generic DDF        | R4 Inputs with C                                                            | lock and Data Aligned        | at Pin Using | g PCLK Pin fo             | r Clock Inpu  | t – GDDRX4_              | RX.ECLK.Ali           | gned <sup>8</sup> |       |
| t <sub>DVA</sub>   | Input Data<br>Valid After<br>ECLK                                           |                              | _            | 0.293                     | _             | 0.316                    | _                     | 0.316             | UI    |
| t <sub>DVE</sub>   | Input Data<br>Hold After<br>ECLK                                            | MachXO3D                     | 0.662        | _                         | 0.650         | _                        | 0.650                 | _                 | UI    |
| f <sub>DATA</sub>  | DDRX4 Serial<br>Input Data<br>Speed                                         | devices, bottom<br>side only | _            | 420                       | _             | 352                      | _                     | 352               | Mbps  |
| f <sub>DDRX4</sub> | DDRX4 ECLK<br>Frequency                                                     |                              | _            | 210                       | —             | 176                      | _                     | 176               | MHz   |
| f <sub>sclk</sub>  | SCLK<br>Frequency                                                           |                              | _            | 53                        | _             | 44                       | _                     | 44                | MHz   |
| Generic DDR        | 4 Inputs with Clo                                                           | ock and Data Centered        | at Pin Using | PCLK Pin for              | Clock Input - | - GDDRX4_R               | K.ECLK.Cente          | ered <sup>8</sup> |       |
| t <sub>su</sub>    | Input Data<br>Setup Before<br>ECLK                                          |                              | 0.434        | _                         | 0.535         | _                        | 0.616                 | _                 | ns    |
| t <sub>HO</sub>    | Input Data<br>Hold After<br>ECLK                                            | MachXO3D                     | 0.385        | _                         | 0.395         | _                        | 0.395                 | _                 | ns    |
| f <sub>DATA</sub>  | DDRX4 Serial<br>Input Data<br>Speed                                         | devices, bottom<br>side only | _            | 420                       | _             | 352                      | _                     | 352               | Mbps  |
| f <sub>DDRX4</sub> | DDRX4 ECLK<br>Frequency                                                     |                              | _            | 210                       | _             | 176                      | _                     | 176               | MHz   |
| f <sub>SCLK</sub>  | SCLK<br>Frequency                                                           |                              | _            | 53                        | _             | 44                       | _                     | 44                | MHz   |
| 7:1 LVDS Inp       | uts (GDDR71_R                                                               | X.ECLK.7:1) <sup>9</sup>     |              |                           |               |                          |                       |                   |       |
| t <sub>DVA</sub>   | Input Data<br>Valid After<br>ECLK                                           |                              | –            | 0.307                     | _             | 0.316                    | _                     | 0.282             | UI    |
| t <sub>DVE</sub>   | Input Data<br>Hold After<br>ECLK                                            |                              | 0.740        | _                         | 0.702         | _                        | 0.702                 | _                 | UI    |
| f <sub>DATA</sub>  | DDR71 Serial<br>Input Data<br>Speed                                         | MachXO3D<br>devices, bottom  | _            | 420                       | _             | 352                      | _                     | 352               | Mbps  |
| f <sub>ddr71</sub> | DDR71 ECLK<br>Frequency                                                     | side only                    | _            | 210                       | _             | 176                      | _                     | 176               | MHz   |
| f <sub>clkin</sub> | 7:1 Input<br>Clock<br>Frequency<br>(SCLK)<br>(minimum<br>limited by<br>PLL) |                              | _            | 60                        | _             | 50                       | _                     | 50                | MHz   |



|                    |                                                           |                                       | _              | -3                        |               | -2                        | _                | <b>ว</b>               |       |
|--------------------|-----------------------------------------------------------|---------------------------------------|----------------|---------------------------|---------------|---------------------------|------------------|------------------------|-------|
| Parameter          | Description                                               | Device                                | (Comn          | -s<br>nercial/<br>strial) | (Comm         | ·z<br>nercial/<br>strial) | (Auton<br>Prelim | notive)                | Units |
|                    |                                                           |                                       | Min.           | Max.                      | Min.          | Max.                      | Min.             | Max.                   |       |
| Generic DDF        | R Outputs with (                                          | Clock and Data Aligne                 | d at Pin Usir  | g PCLK Pin f              | or Clock Inpu | it – GDDRX1               | _TX.SCLK.AI      | igned <sup>8, 10</sup> |       |
| t <sub>DIA</sub>   | Output Data<br>Invalid After<br>CLK Output                |                                       | _              | 0.850                     | _             | 0.910                     | _                | 0.910                  | ns    |
| t <sub>DIB</sub>   | Output Data<br>Invalid<br>Before CLK<br>Output            | All MachXO3D<br>devices,              | _              | 0.850                     | _             | 0.910                     | _                | 0.910                  | ns    |
| f <sub>DATA</sub>  | DDRX1<br>Output Data<br>Speed                             | all sides                             | _              | 140                       | _             | 117                       | _                | 117                    | Mbps  |
| f <sub>ddrx1</sub> | DDRX1 SCLK<br>frequency                                   |                                       | —              | 70                        | _             | 58                        | _                | 58                     | MHz   |
| Generic DDR        | Outputs with Cl                                           | ock and Data Centered                 | d at Pin Using | ; PCLK Pin for            | Clock Input - | - GDDRX1_T                | X.SCLK.Cente     | ered <sup>8, 10</sup>  |       |
| t <sub>DVB</sub>   | Output Data<br>Valid Before<br>CLK Output                 |                                       | 2.720          | _                         | 3.380         | _                         | 3.380            | _                      | ns    |
| t <sub>DVA</sub>   | Output Data<br>Valid After<br>CLK Output                  |                                       | 2.720          | _                         | 3.380         | _                         | 3.380            | _                      | ns    |
| f <sub>DATA</sub>  | DDRX1<br>Output Data<br>Speed                             | All MachXO3D<br>devices,<br>all sides | _              | 140                       | _             | 117                       | _                | 117                    | Mbps  |
| f <sub>ddrx1</sub> | DDRX1 SCLK<br>Frequency<br>(minimum<br>limited by<br>PLL) |                                       | _              | 70                        | _             | 58                        | _                | 58                     | MHz   |
| Generic DDR        | X2 Outputs with                                           | Clock and Data Aligne                 | d at Pin Usin  | g PCLK Pin fo             | r Clock Input | - GDDRX2_1                | TX.ECLK.Aligr    | ned <sup>8</sup>       |       |
| t <sub>DIA</sub>   | Output Data<br>Invalid After<br>CLK Output                |                                       | _              | 0.270                     | _             | 0.300                     | _                | 0.300                  | ns    |
| t <sub>DIB</sub>   | Output Data<br>Invalid<br>Before CLK<br>Output            | MachXO3D                              | _              | 0.270                     | _             | 0.300                     | _                | 0.300                  | ns    |
| f <sub>DATA</sub>  | DDRX2 Serial<br>Output Data<br>Speed                      | devices, top side<br>only             | _              | 280                       | _             | 224                       | -                | 224                    | Mbps  |
| f <sub>ddrx2</sub> | DDRX2 ECLK<br>frequency                                   |                                       | _              | 140                       | _             | 112                       | _                | 112                    | MHz   |
| f <sub>sclk</sub>  | SCLK<br>Frequency                                         |                                       | —              | 70                        | _             | 56                        | _                | 56                     | MHz   |



|                    |                                                           |                                       | -            | ·3                  | _              | -2                  | _:               | 2                         |                   |
|--------------------|-----------------------------------------------------------|---------------------------------------|--------------|---------------------|----------------|---------------------|------------------|---------------------------|-------------------|
| Parameter          | Description                                               | Device                                |              | nercial/<br>strial) |                | nercial/<br>strial) | (Autom<br>Prelim | -                         | Units             |
|                    |                                                           |                                       | Min.         | Max.                | Min.           | Max.                | Min.             | Max.                      |                   |
| Generic DDF        | X2 Outputs wit                                            | h Clock and Data Cen                  | tered at Pin | Using PCLK I        | Pin for Clock  | Input – GD          | DRX2_TX.EC       | LK.Centere                | d <sup>8, 9</sup> |
| t <sub>DVB</sub>   | Output Data<br>Valid Before<br>CLK Output                 |                                       | 1.445        | _                   | 1.760          | _                   | 1.760            | _                         | ns                |
| t <sub>DVA</sub>   | Output Data<br>Valid After<br>CLK Output                  |                                       | 1.445        | _                   | 1.760          | _                   | 1.760            | _                         | ns                |
| f <sub>DATA</sub>  | DDRX2 Serial<br>Output Data<br>Speed                      | MachXO3D<br>devices, top side<br>only |              | 280                 | _              | 224                 | _                | 224                       | Mbps              |
| f <sub>ddrx2</sub> | DDRX2 ECLK<br>Frequency<br>(minimum<br>limited by<br>PLL) | Unity                                 | _            | 140                 | _              | 112                 | _                | 112                       | MHz               |
| f <sub>SCLK</sub>  | SCLK<br>Frequency                                         |                                       | -            | 70                  | _              | 56                  | _                | 56                        | MHz               |
| Generic DDF        | RX4 Outputs wit                                           | h Clock and Data Alig                 | ned at Pin U | sing PCLK Pi        | n for Clock Ir | nput – GDD          | RX4_TX.ECLH      | K.Aligned <sup>8, 9</sup> | )                 |
| t <sub>DIA</sub>   | Output Data<br>Invalid After<br>CLK Output                |                                       | _            | 0.270               | _              | 0.300               | _                | 0.300                     | ns                |
| t <sub>DIB</sub>   | Output Data<br>Invalid<br>Before CLK<br>Output            | MachXO3D                              | _            | 0.270               | _              | 0.300               | _                | 0.300                     | ns                |
| f <sub>data</sub>  | DDRX4 Serial<br>Output Data<br>Speed                      | devices, top side<br>only             | _            | 420                 | _              | 350                 | _                | 350                       | Mbps              |
| f <sub>ddrx4</sub> | DDRX4 ECLK<br>Frequency                                   |                                       |              | 210                 | _              | 175                 | _                | 175                       | MHz               |
| f <sub>SCLK</sub>  | SCLK<br>Frequency                                         |                                       | _            | 53                  | _              | 44                  | _                | 44                        | MHz               |
| Generic DDI        | RX4 Outputs wi                                            | th Clock and Data Cer                 | tered at Pin | Using PCLK          | Pin for Clock  | < Input – GD        | DRX4_TX.EC       | LK.Centere                | d <sup>8, 9</sup> |
| t <sub>DVB</sub>   | Output Data<br>Valid Before<br>CLK Output                 |                                       | 0.873        | _                   | 1.067          | _                   | 1.067            | _                         | ns                |
| t <sub>DVA</sub>   | Output Data<br>Valid After<br>CLK Output                  |                                       | 0.873        | _                   | 1.067          | _                   | 1.067            | _                         | ns                |
| f <sub>data</sub>  | DDRX4 Serial<br>Output Data<br>Speed                      | MachXO3D<br>devices, top side<br>only | _            | 420                 | _              | 350                 | _                | 350                       | Mbps              |
| f <sub>ddrx4</sub> | DDRX4 ECLK<br>Frequency<br>(minimum<br>limited by<br>PLL) |                                       | _            | 210                 | _              | 175                 | _                | 175                       | MHz               |
| f <sub>SCLK</sub>  | SCLK<br>Frequency                                         |                                       | _            | 53                  | _              | 44                  | _                | 44                        | MHz               |

<sup>© 2019-2021</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Parameter           | Description                                                                  | Device                        | -3-2(Commercial/<br>Industrial)(Commercial/<br>Industrial)Min.Max.Min.Max. |       | -2<br>(Automotive)<br>Preliminary |       | Units |       |      |  |
|---------------------|------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------|-------|-----------------------------------|-------|-------|-------|------|--|
|                     |                                                                              |                               | Min.                                                                       | Max.  | Min.                              | Max.  | Min.  | Max.  |      |  |
| 7:1 LVDS Ou         | 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1 <sup>8,9</sup>                         |                               |                                                                            |       |                                   |       |       |       |      |  |
| t <sub>DIB</sub>    | Output Data<br>Invalid<br>Before CLK<br>Output                               |                               | _                                                                          | 0.240 | _                                 | 0.270 | _     | 0.270 | ns   |  |
| t <sub>DIA</sub>    | Output Data<br>Invalid After<br>CLK Output                                   |                               | _                                                                          | 0.240 | -                                 | 0.270 | _     | 0.270 | ns   |  |
| f <sub>DATA</sub>   | DDR71 Serial<br>Output Data<br>Speed                                         | MachXO3D<br>devices, top side | _                                                                          | 420   | _                                 | 350   | _     | 350   | Mbps |  |
| f <sub>ddr71</sub>  | DDR71 ECLK<br>Frequency                                                      | only                          | _                                                                          | 210   | _                                 | 175   | _     | 175   | MHz  |  |
| f <sub>clkout</sub> | 7:1 Output<br>Clock<br>Frequency<br>(SCLK)<br>(minimum<br>limited by<br>PLL) |                               | _                                                                          | 60    | _                                 | 50    | _     | 50    | MHz  |  |

Notes:

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

5. For Generic DDRX1 mode tSU = tHO = (tDVE - tDVA - 0.03 ns)/2.

6. The tSU\_DEL and tH\_DEL values use the SCLK\_ZERHOLD default step size.

7. This number for general purpose usage. Duty cycle tolerance is +/-10%.

8. Duty cycle is +/- 5% for system usage.

9. Performance is calculated with 0.225 UI.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

<sup>10.</sup> GDDRX1 is not recommended to mix top banks with other banks in applications. Or, the related clock skew is increased significantly.



## 3.19. sysCLOCK PLL Timing

Over Recommended Operating Conditions.

## Table 3.23. sysCLOCK PLL Timing

| Parameter                         | Descriptions                                     | Conditions                     |        | ercial/<br>strial | Autor  | notive | Units  |
|-----------------------------------|--------------------------------------------------|--------------------------------|--------|-------------------|--------|--------|--------|
|                                   |                                                  |                                | Min.   | Max.              | Min.   | Max.   |        |
| f <sub>IN</sub>                   | Input Clock Frequency (CLKI, CLKFB)              | _                              | 7      | 400               | 7      | 400    | MHz    |
| fout                              | Output Clock Frequency (CLKOP,<br>CLKOS, CLKOS2) | _                              | 1.5625 | 400               | 1.5625 | 400    | MHz    |
| f <sub>OUT2</sub>                 | Output Frequency (CLKOS3 cascaded from CLKOS2)   | _                              | 0.0122 | 400               | 0.0122 | 400    | MHz    |
| f <sub>VCO</sub>                  | PLL VCO Frequency                                | _                              | 200    | 800               | 200    | 800    | MHz    |
| $\mathbf{f}_{PFD}$                | Phase Detector Input Frequency                   | —                              | 7      | 400               | 7      | 400    | MHz    |
| AC Characte                       | ristics                                          |                                |        |                   |        |        |        |
| t <sub>DT</sub>                   | Output Clock Duty Cycle                          | Without duty trim<br>selected3 | 40     | 60                | 40     | 60     | %      |
| t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy                          | _                              | -75    | 75                | N/A    | N/A    | %      |
| $t_{\text{PH}}^4$                 | Output Phase Accuracy                            | _                              | -6     | 6                 | -6     | 6      | %      |
|                                   | Output Clock Period Jitter for                   | fOUT > 100 MHz                 | _      | 352               | _      | 367    | ps p-p |
|                                   | MachXO3D-4300                                    | fOUT < 100 MHz                 | _      | 0.032             | _      | 0.034  | UIPP   |
|                                   | Output Clock Cycle-to-cycle Jitter               | fOUT > 100 MHz                 | _      | 649               | _      | 666    | ps p-p |
|                                   | for MachXO3D-4300                                | fOUT < 100 MHz                 | _      | 0.05              | _      | 0.053  | UIPP   |
|                                   | Output Clock Phase Jitter for                    | fPFD > 100 MHz                 | -      | 218               | -      | 218    | ps p-p |
|                                   | MachXO3D-4300                                    | fPFD < 100 MHz                 | -      | 0.016             | -      | 0.017  | UIPP   |
|                                   | Output Clock Period Jitter                       | fOUT > 100 MHz                 | -      | 660               | -      | 740    | ps p-p |
|                                   | (Fractional-N) for MachXO3D-4300                 | fOUT < 100 MHz                 | _      | 0.38              | _      | 0.38   | UIPP   |
|                                   | Output Clock Cycle-to-cycle Jitter               | fOUT > 100 MHz                 | -      | 875               | _      | 955    | ps p-p |
| t <sub>opjit</sub> 1, 8           | (Fractional-N) for MachXO3D-4300                 | fOUT < 100 MHz                 | _      | 0.44              | —      | 0.44   | UIPP   |
| LOPJIT /                          | Output Clock Period Jitter for                   | fOUT > 100 MHz                 | —      | 210               | —      | 210    | ps p-p |
|                                   | MachXO3D-9400                                    | fOUT < 100 MHz                 | _      | 0.014             | —      | 0.0142 | UIPP   |
|                                   | Output Clock Cycle-to-cycle Jitter               | fOUT > 100 MHz                 |        | 390               | -      | 390    | ps p-p |
|                                   | for MachXO3D-9400                                | fOUT < 100 MHz                 | _      | 0.025             | —      | 0.026  | UIPP   |
|                                   | Output Clock Phase Jitter for                    | fPFD > 100 MHz                 | _      | 160               | —      | 160    | ps p-p |
|                                   | MachXO3D-9400                                    | fPFD < 100 MHz                 | _      | 0.011             | —      | 0.011  | UIPP   |
|                                   | Output Clock Period Jitter                       | fOUT > 100 MHz                 |        | 320               | -      | 320    | ps p-p |
|                                   | (Fractional-N) for MachXO3D-9400                 | fOUT < 100 MHz                 | _      | 0.38              | —      | 0.38   | UIPP   |
|                                   | Output Clock Cycle-to-cycle Jitter               | fOUT > 100 MHz                 | -      | 365               | —      | 388    | ps p-p |
|                                   | (Fractional-N) for MachXO3D-9400                 | fOUT < 100 MHz                 | -      | 0.44              | —      | 0.44   | UIPP   |
| t <sub>w</sub>                    | Output Clock Pulse Width                         | At 90% or 10%3                 | 0.9    | —                 | 0.9    | —      | ns     |
| t <sub>LOCK</sub> <sup>2, 5</sup> | PLL Lock-in Time                                 | _                              | —      | 15                | —      | 15     | ms     |
| t <sub>UNLOCK</sub>               | PLL Unlock Time                                  | _                              | _      | 50                | _      | 50     | ns     |
| t <sub>IPJIT</sub> 6              | Input Clock Period Jitter                        | fPFD ≥ 20 MHz                  | _      | 1,000             | _      | 1,000  | ps p-p |
|                                   |                                                  | fPFD < 20 MHz                  | -      | 0.02              | —      | 0.02   | UIPP   |
| t <sub>HI</sub>                   | Input Clock High Time                            | 90% to 90%                     | 0.75   | —                 | 0.75   | —      | ns     |
| t <sub>LO</sub>                   | Input Clock Low Time                             | 10% to 10%                     | 0.7    | _                 | 0.7    | _      | ns     |
| t <sub>stable</sub> 5             | STANDBY High to PLL Stable                       | —                              | -      | 15                | —      | 15     | ms     |
| t <sub>RST</sub>                  | RST/RESETM Pulse Width                           | —                              | 1      | —                 | 1      | —      | ns     |
| t <sub>rst_div</sub>              | RESETC/D Pulse Width                             | —                              | 10     | —                 | 10     |        | ns     |

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Parameter                 | Descriptions          | Conditions | Commercial/<br>Industrial |      | Autor | Automotive |               |
|---------------------------|-----------------------|------------|---------------------------|------|-------|------------|---------------|
|                           |                       |            | Min.                      | Max. | Min.  | Max.       |               |
| t <sub>rotate-setup</sub> | PHASESTEP Setup Time  | —          | 4                         | -    | 4     | —          | ns            |
| t <sub>rotate_wd</sub>    | PHASESTEP Pulse Width | _          | 10                        |      | 10    | _          | VCO<br>Cycles |

Notes:

- 1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.
- 2. Output clock is valid after tLOCK for PLL reset and dynamic delay adjustment.
- 3. Using LVDS output buffers.
- 4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See MachXO3D sysCLOCK PLL Design and Usage Guide (FPGA-TN-02070) for more details.
- 5. At minimum fPFD. As the fPFD increases, the time decreases to approximately 60% the value listed.
- 6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.
- 7. Edge Duty Trim Accuracy is a percentage of the setting value. For Commercial/Industrial devices, valid trim settings are 0 ps, 140 ps and 280 ps or Delay Multipliers of "0", "2" and "4", respectively.
- 8. Jitter values measured with the internal oscillator operating. The jitter values increase with loading of the PLD fabric and in the presence of SSO noise.

## 3.20. Oscillator

### Table 3.24. Oscillator

| Symbol                 | Parameter        |                                |      | ommercial/Industrial Grade Devices<br>(–40 °C to 100 °C) |         |         | tive Grade I<br>0 °C to 125° |         | Units |
|------------------------|------------------|--------------------------------|------|----------------------------------------------------------|---------|---------|------------------------------|---------|-------|
|                        |                  |                                | Min. | Тур.                                                     | Max.    | Min.    | Тур.                         | Max.    |       |
| f <sub>MAX</sub>       | Oscillator Outpu | Oscillator Output Frequency    |      | 133                                                      | 141.645 | 122.360 | 133                          | 143.640 | MHz   |
| t <sub>DT</sub>        | Output Clock     | Duty Cycle                     | 43   | 50                                                       | 57      | 42      | 50                           | 58      | %     |
| +                      | Output Clock     | XO3D-9400                      | _    | _                                                        | 0.031   | -       | _                            | 0.034   | UIPP  |
| t <sub>opjit</sub>     | Period Jitter    | XO3D-4300                      | _    | -                                                        | 0.38    | -       | _                            | 0.04    | UIPP  |
| t <sub>STABLEOSC</sub> | STDBY Low to Os  | STDBY Low to Oscillator Stable |      | _                                                        | 0.1     | _       | _                            | 0.1     | us    |

## 3.21. Flash Download Time

### Table 3.25. Flash Download Time

| Symbol  | Parameter                | Device        | Тур.             | Units |
|---------|--------------------------|---------------|------------------|-------|
| +       | DOD to Davias 1/0 Active | MACHXO3D-4300 | Тур.<br>—<br>5.2 | ms    |
| REFRESH | POR to Device I/O Active | MACHXO3D-9400 | 5.2              | ms    |

Notes:

- Assumes sysMEM EBR initialized to an all zero pattern if they are used.
- The NVCM/Flash download time is measured starting from the maximum voltage of POR trip point.
- The worst case can be up to 1.75 times the Typ value.

<sup>© 2019-2021</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



## 3.22. JTAG Port Timing Specifications

### Table 3.26. JTAG Port Timing Specifications

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                | _    | 25   | MHz   |
| t <sub>втсрн</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | _    | ns    |
| t <sub>btcpl</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | _    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | _    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 10   | _    | ns    |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | _    | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | _    | 12   | ns    |
| t <sub>btcoen</sub>  | TAP controller falling edge of clock to valid enable               | _    | 12   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | _    | ns    |
| t <sub>btcrh</sub>   | BSCAN test capture register hold time                              | 20   | _    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _    | 25   | ns    |
| t <sub>btuodis</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 27   | ns    |
| t <sub>btupoen</sub> | BSCAN test update register, falling edge of clock to valid enable  | _    | 25   | ns    |





All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## **3.23.** sysCONFIG Port Timing Specifications

### Table 3.27. sysCONFIG Port Timing Specifications

| Symbol               | Parameter             | Parameter                  |      |     | Units |
|----------------------|-----------------------|----------------------------|------|-----|-------|
| All Configuration Mo | des                   |                            | · ·  |     |       |
| t <sub>PRGM</sub>    | PROGRAMN low pu       | PROGRAMN low pulse accept  |      |     | ns    |
| t <sub>PRGMJ</sub>   | PROGRAMN low pu       | lse rejection              | _    | 60  | ns    |
|                      | INITN low time        | MACHXO3D-4300              | —    | 130 | us    |
| t <sub>INITL</sub>   | INTIN IOW LIME        | MACHXO3D-9400              | —    | 175 | us    |
| t <sub>dppinit</sub> | PROGRAMN low to       | INITN low                  | —    | 150 | ns    |
| t <sub>dppdone</sub> | PROGRAMN low to       | DONE low                   | —    | 165 | ns    |
| t <sub>IODISS</sub>  | PROGRAMN low to       | I/O disable                | _    | 196 | ns    |
| Slave SPI            |                       |                            |      |     |       |
| f <sub>MAX</sub>     | CCLK clock frequen    | су                         | _    | 66  | MHz   |
| t <sub>CCLKH</sub>   | CCLK clock pulse wi   | dth high                   | 7.5  | _   | ns    |
| t <sub>CCLKL</sub>   | CCLK clock pulse wi   | dth low                    | 7.5  | _   | ns    |
| t <sub>stsu</sub>    | CCLK setup time       |                            | 2    | _   | ns    |
| t <sub>sth</sub>     | CCLK hold time        |                            | 0    | _   | ns    |
| t <sub>stco</sub>    | CCLK falling edge to  | valid output               | _    | 14  | ns    |
| t <sub>stoz</sub>    | CCLK falling edge to  | valid disable              | —    | 12  | ns    |
| t <sub>stov</sub>    | CCLK falling edge to  | valid enable               | —    | 14  | ns    |
| t <sub>scs</sub>     | Chip select high tin  | ie                         | 25   | _   | ns    |
| t <sub>scss</sub>    | Chip select setup ti  | me                         | 3    | _   | ns    |
| t <sub>scsh</sub>    | Chip select hold tin  | ne                         | 3    | _   | ns    |
| Master SPI           |                       |                            |      |     |       |
| f <sub>MAX</sub>     | MCLK clock frequer    | ісу                        | —    | 66  | MHz   |
| t <sub>MCLKH</sub>   | MCLK clock pulse w    | ridth high                 | 7.5  | _   | ns    |
| t <sub>MCLKL</sub>   | MCLK clock pulse w    | MCLK clock pulse width low |      | _   | ns    |
| t <sub>stsu</sub>    | MCLK setup time       | MCLK setup time            |      | —   | ns    |
| +.                   | MCLK hold time        | Commercial/Industrial      | 2    | _   | ns    |
| t <sub>sтн</sub>     |                       | Automotive                 | 3    | _   | ns    |
| t <sub>CSSPI</sub>   | INITN high to chip s  | select low                 | 100  | 200 | ns    |
| t <sub>MCLK</sub>    | INITN high to first N | ИCLK edge                  | 0.75 | 1   | us    |

## 3.24. I<sup>2</sup>C Port Timing Specifications

## Table 3.28. I<sup>2</sup>C Port Timing Specification<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency | _    | 400  | kHz   |

Notes:

- 1. MachXO3D device supports the following modes:
  - Standard-mode (Sm), with a bit rate up to 100 kb/s (user and configuration mode)
  - Fast-mode (Fm), with a bit rate up to 400 kb/s (user and configuration mode)
- $\ \ 2. \ \ Refer to the I^2C specification for timing requirements.$

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 3.25. SPI Port Timing Specifications

### **Table 3.29. SPI Port Timing Specifications**

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency | _    | 45   | MHz   |

**Note:** Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

## 3.26. Switching Test Conditions

Figure 3.9 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3.30.



Figure 3.9. Output Test Load, LVTTL and LVCMOS Standards

### Table 3.30. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                             | R1  | CL                        | Timing Ref.               | VT  |
|--------------------------------------------|-----|---------------------------|---------------------------|-----|
|                                            |     |                           | LVTTL, LVCMOS 3.3 = 1.5 V | _   |
| LVTTL and LVCMOS settings (L -> H, H -> L) |     |                           | LVCMOS 2.5 = $V_{CCIO}/2$ | -   |
|                                            | ~   | 0 pF                      | LVCMOS 1.8 = $V_{CCIO}/2$ | -   |
|                                            |     | LVCMOS 1.5 = $V_{CCIO}/2$ |                           | -   |
|                                            |     |                           | LVCMOS 1.2 = $V_{CCIO}/2$ | _   |
| LVTTL and LVCMOS 3.3 (Z -> H)              |     |                           | 1.5                       | VOL |
| LVTTL and LVCMOS 3.3 (Z -> L)              |     |                           | 1.5                       | VOH |
| Other LVCMOS (Z -> H)                      | 100 |                           | V <sub>CCIO</sub> /2      | VOL |
| Other LVCMOS (Z -> L)                      | 188 | 0 pF                      | V <sub>CCIO</sub> /2      | VOH |
| LVTTL + LVCMOS (H -> Z)                    |     |                           | V <sub>OH</sub> – 0.15    | VOL |
| LVTTL + LVCMOS (L -> Z)                    |     |                           | V <sub>OL</sub> – 0.15    | VOH |

Note: Output test conditions for all other interfaces are determined by the respective standards.

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### **Signal Descriptions** 4.

## Table 4.1. Signal Descriptions

| Signal Name                              | I/O       | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose                          |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O       | <ul> <li>[Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).</li> <li>[Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.</li> <li>[A/B/C/D] indicates the PIO within the group to which the pad is connected.</li> <li>Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/O for user logic.</li> <li>During configuration of the user-programmable I/O, you have an option to tri-state the I/O and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/O to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/O is tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/O with pull-up resistors enabled when the device is erased.</li> </ul> |
| NC                                       | —         | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GND                                      | —         | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>cc</sub>                          | _         | $V_{cc}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all $V_{cc}$ s are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>CCIO</sub> x                      | _         | $V_{CCIO}$ – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all $V_{CCIO}$ located in the same bank are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PLL and Clock Functions                  | (Used as  | user-programmable I/O pins when not used for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| [LOC]_GPLL[T, C]_IN                      | _         | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| [LOC]_GPLL[T, C]_FB                      | —         | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PCLK [n]_[2:0]                           | —         | Primary Clock pads. One to three clock pads per side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Test and Programming (                   | Dual func | tion pins used for test access port and during sysCONFIG™)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TMS                                      | I         | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ТСК                                      | I         | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TDI                                      | I         | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TDO                                      | 0         | Output pin – Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| JTAGENB                                  | I         | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then:<br>If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O. If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Configuration (Dual fund                 | tion pins | used during sysCONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PROGRAMN                                 | I         | Initiates configuration sequence when asserted low. This pin always has an active pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| INITN                                    | I/O       | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DONE                                     | I/O       | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| MCLK/CCLK                                | I/O       | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SN                                       | I         | Slave SPI active low chip select input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CSSPIN                                   | I/O       | Master SPI active low chip select output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SI/SPISI                                 | I/O       | Slave SPI serial data input and master SPI serial data output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SO/SPISO                                 | I/O       | Slave SPI serial data output and master SPI serial data input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| Signal Name | I/O | Descriptions                                                                 |
|-------------|-----|------------------------------------------------------------------------------|
| SCL         | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output. |
| SDA         | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output.   |

П

#### 4.1. **Pin Information Summary**

## Table 4.2. MachXO3D-4300

|                                                        | MachXO3D-4300 |          |  |
|--------------------------------------------------------|---------------|----------|--|
|                                                        | QFN72         | CABGA256 |  |
| General Purpose I/O per Bank                           |               |          |  |
| Bank 0                                                 | 19            | 50       |  |
| Bank 1                                                 | 13            | 52       |  |
| Bank 2                                                 | 17            | 52       |  |
| Bank 3                                                 | 9             | 16       |  |
| Bank 4                                                 | 0             | 16       |  |
| Bank 5                                                 | 0             | 20       |  |
| Total General Purpose Single Ended I/O                 | 58            | 206      |  |
| Differential I/O per Bank                              |               |          |  |
| Bank 0                                                 | 10            | 25       |  |
| Bank 1                                                 | 5             | 26       |  |
| Bank 2                                                 | 8             | 26       |  |
| Bank 3                                                 | 4             | 8        |  |
| Bank 4                                                 | 0             | 8        |  |
| Bank 5                                                 | 0             | 10       |  |
| Total General Purpose Differential I/O                 | 27            | 103      |  |
| Dual Function I/O                                      | 33            | 33       |  |
| Number 7:1 or 8:1 Gearboxes                            |               |          |  |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 5             | 14       |  |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 9             | 14       |  |
| High-speed Differential Outputs                        |               |          |  |
| Bank 0                                                 | 5             | 14       |  |
| V <sub>CCIO</sub> Pins                                 |               |          |  |
| Bank 0                                                 | 3             | 4        |  |
| Bank 1                                                 | 3             | 4        |  |
| Bank 2                                                 | 3             | 4        |  |
| Bank 3                                                 | 1             | 1        |  |
| Bank 4                                                 | 0             | 2        |  |
| Bank 5                                                 | 0             | 1        |  |
| V <sub>cc</sub>                                        | 3             | 8        |  |
| GND                                                    | 0 (ePAD)      | 24       |  |
| NC                                                     | 0             | 1        |  |
| Reserved for Configuration                             | 1             | 1        |  |
| Total Count of Bonded Pins                             | 72            | 256      |  |



### Table 4.3. MachXO3D-9400

|                                                           |         |          | MachXO3D-9400 | )        |          |
|-----------------------------------------------------------|---------|----------|---------------|----------|----------|
|                                                           | WLCSP69 | QFN72    | CABGA256      | CABGA400 | CABGA484 |
| General Purpose I/O per Bank                              |         |          |               |          |          |
| Bank 0                                                    | 19      | 19       | 50            | 83       | 95       |
| Bank 1                                                    | 13      | 13       | 52            | 84       | 96       |
| Bank 2                                                    | 17      | 17       | 52            | 84       | 96       |
| Bank 3                                                    | 9       | 9        | 16            | 28       | 36       |
| Bank 4                                                    | 0       | 0        | 16            | 24       | 24       |
| Bank 5                                                    | 0       | 0        | 20            | 32       | 36       |
| Total General Purpose Single Ended I/O                    | 58      | 58       | 206           | 335      | 383      |
| Differential I/O per Bank                                 |         |          |               |          |          |
| Bank 0                                                    | 10      | 10       | 25            | 42       | 48       |
| Bank 1                                                    | 5       | 5        | 26            | 42       | 48       |
| Bank 2                                                    | 8       | 8        | 26            | 42       | 48       |
| Bank 3                                                    | 4       | 4        | 8             | 14       | 18       |
| Bank 4                                                    | 0       | 0        | 8             | 12       | 12       |
| Bank 5                                                    | 0       | 0        | 10            | 16       | 18       |
| Total General Purpose Differential I/O                    | 27      | 27       | 103           | 168      | 192      |
| Dual Function I/O                                         | 33      | 33       | 37            | 37       | 45       |
| Number 7:1 or 8:1 Gearboxes                               |         |          |               |          |          |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 5       | 5        | 20            | 22       | 24       |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 9       | 9        | 20            | 22       | 24       |
| High-speed Differential Outputs                           |         |          |               |          |          |
| Bank 0                                                    | 5       | 5        | 20            | 21       | 24       |
| V <sub>CCIO</sub> Pins                                    |         |          |               |          |          |
| Bank 0                                                    | 1       | 3        | 4             | 5        | 9        |
| Bank 1                                                    | 1       | 3        | 4             | 5        | 9        |
| Bank 2                                                    | 1       | 3        | 4             | 5        | 9        |
| Bank 3                                                    | 1       | 1        | 1             | 2        | 3        |
| Bank 4                                                    | 0       | 0        | 2             | 2        | 3        |
| Bank 5                                                    | 0       | 0        | 1             | 2        | 3        |
| V <sub>cc</sub>                                           | 2       | 3        | 8             | 10       | 12       |
| GND                                                       | 4       | 0 (ePAD) | 24            | 33       | 52       |
| NC                                                        | 3       | 0        | 1             | 0        | 0        |
| Reserved for Configuration                                | 1       | 1        | 1             | 1        | 1        |
| Total Count of Bonded Pins                                | 69      | 72       | 256           | 400      | 484      |



# 5. Ordering Information

## 5.1. MachXO3D Part Number Description





## 5.2. Ordering Information

MachXO3D devices have top-side markings as shown in the examples below.

Markings for the 484-Ball caBGA package with MachXO3D-9400 device in Commercial Temperature in Speed Grade 5:



### Figure 5.1. Top Markings for Commercial and Industrial Grade Devices

Note: Markings are abbreviated for small packages.

Markings for the 256-ball caBGA package with MachXO3D-9400 device in Automotive Temperature in Speed Grade 5:



Figure 5.2. Top Markings for Automotive Grade Devices

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



## 5.3. MachXO3D Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number                | LUTs | Supply Voltage | Speed | Package            | Leads | Temp. |
|----------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO3D-4300HC-5SG72C      | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free QFN   | 72    | COM   |
| LCMXO3D-4300HC-6SG72C      | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free QFN   | 72    | СОМ   |
| LCMXO3D-4300HC-5SG72I      | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free QFN   | 72    | IND   |
| LCMXO3D-4300HC-6SG72I      | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free QFN   | 72    | IND   |
| LCMXO3D-4300HC-5BG256C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 256   | СОМ   |
| LCMXO3D-4300HC-6BG256C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA | 256   | СОМ   |
| LCMXO3D-4300HC-5BG256I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 256   | IND   |
| LCMXO3D-4300HC-6BG256I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA | 256   | IND   |
| LCMXO3D-4300ZC-2SG72C      | 4300 | 2.5 V / 3.3 V  | 2     | Halogen-Free QFN   | 72    | СОМ   |
| LCMXO3D-4300ZC-3SG72C      | 4300 | 2.5 V / 3.3 V  | 3     | Halogen-Free QFN   | 72    | СОМ   |
| LCMXO3D-4300ZC-2SG72I      | 4300 | 2.5 V / 3.3 V  | 2     | Halogen-Free QFN   | 72    | IND   |
| LCMXO3D-4300ZC-3SG72I      | 4300 | 2.5 V / 3.3 V  | 3     | Halogen-Free QFN   | 72    | IND   |
| LCMXO3D-4300ZC-2BG256C     | 4300 | 2.5 V / 3.3 V  | 2     | Halogen-Free caBGA | 256   | СОМ   |
| LCMXO3D-4300ZC-3BG256C     | 4300 | 2.5 V / 3.3 V  | 3     | Halogen-Free caBGA | 256   | СОМ   |
| LCMXO3D-4300ZC-2BG256I     | 4300 | 2.5 V / 3.3 V  | 2     | Halogen-Free caBGA | 256   | IND   |
| LCMXO3D-4300ZC-3BG256I     | 4300 | 2.5 V / 3.3 V  | 3     | Halogen-Free caBGA | 256   | IND   |
| LCMXO3D-9400HC-5SG72C      | 9400 | 2.5 V / 3.3 V  | 5     | Halogen-Free QFN   | 72    | СОМ   |
| LCMXO3D-9400HC-6SG72C      | 9400 | 2.5 V / 3.3 V  | 6     | Halogen-Free QFN   | 72    | СОМ   |
| LCMXO3D-9400HC-5SG72I      | 9400 | 2.5 V / 3.3 V  | 5     | Halogen-Free QFN   | 72    | IND   |
| LCMXO3D-9400HC-6SG72I      | 9400 | 2.5 V / 3.3 V  | 6     | Halogen-Free QFN   | 72    | IND   |
| LCMXO3D-9400HC-5BG256C     | 9400 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 256   | СОМ   |
| LCMXO3D-9400HC-6BG256C     | 9400 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA | 256   | СОМ   |
| LCMXO3D-9400HC-5BG256I     | 9400 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 256   | IND   |
| LCMXO3D-9400HC-6BG256I     | 9400 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA | 256   | IND   |
| LCMXO3D-9400HC-5BG400C     | 9400 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 400   | СОМ   |
| LCMXO3D-9400HC-6BG400C     | 9400 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA | 400   | СОМ   |
| LCMXO3D-9400HC-5BG400I     | 9400 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 400   | IND   |
| LCMXO3D-9400HC-6BG400I     | 9400 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA | 400   | IND   |
| LCMXO3D-9400HC-5BG484C     | 9400 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 484   | СОМ   |
| LCMXO3D-9400HC-6BG484C     | 9400 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA | 484   | СОМ   |
| LCMXO3D-9400HC-5BG484I     | 9400 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 484   | IND   |
| LCMXO3D-9400HC-6BG484I     | 9400 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA | 484   | IND   |
| LCMXO3D-9400HE-5UTG69CTR1K | 9400 | 1.2 V          | 5     | Halogen-Free WLCSP | 69    | СОМ   |
| LCMXO3D-9400HE-5UTG69CTR   | 9400 | 1.2 V          | 5     | Halogen-Free WLCSP | 69    | СОМ   |
| LCMXO3D-9400HE-5UTG69ITR1K | 9400 | 1.2 V          | 5     | Halogen-Free WLCSP | 69    | IND   |
| LCMXO3D-9400HE-5UTG69ITR   | 9400 | 1.2 V          | 5     | Halogen-Free WLCSP | 69    | IND   |
| LCMXO3D-9400ZC-2SG72C      | 9400 | 2.5 V / 3.3 V  | 2     | Halogen-Free QFN   | 72    | СОМ   |
| LCMXO3D-9400ZC-3SG72C      | 9400 | 2.5 V / 3.3 V  | 3     | Halogen-Free QFN   | 72    | СОМ   |
| LCMXO3D-9400ZC-2SG72I      | 9400 | 2.5 V / 3.3 V  | 2     | Halogen-Free QFN   | 72    | IND   |
| LCMXO3D-9400ZC-3SG72I      | 9400 | 2.5 V / 3.3 V  | 3     | Halogen-Free QFN   | 72    | IND   |
| LCMXO3D-9400ZC-2BG256C     | 9400 | 2.5 V / 3.3 V  | 2     | Halogen-Free caBGA | 256   | СОМ   |
| LCMXO3D-9400ZC-3BG256C     | 9400 | 2.5 V / 3.3 V  | 3     | Halogen-Free caBGA | 256   | СОМ   |
| LCMXO3D-9400ZC-2BG256I     | 9400 | 2.5 V / 3.3 V  | 2     | Halogen-Free caBGA | 256   | IND   |
| LCMXO3D-9400ZC-3BG256I     | 9400 | 2.5 V / 3.3 V  | 3     | Halogen-Free caBGA | 256   | IND   |
| LCMXO3D-9400ZC-2BG400C     | 9400 | 2.5 V / 3.3 V  | 2     | Halogen-Free caBGA | 400   | СОМ   |

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Part Number            | LUTs | Supply Voltage | Speed | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO3D-9400ZC-3BG400C | 9400 | 2.5 V / 3.3 V  | 3     | Halogen-Free caBGA | 400   | СОМ   |
| LCMXO3D-9400ZC-2BG400I | 9400 | 2.5 V / 3.3 V  | 2     | Halogen-Free caBGA | 400   | IND   |
| LCMXO3D-9400ZC-3BG400I | 9400 | 2.5 V / 3.3 V  | 3     | Halogen-Free caBGA | 400   | IND   |

## 5.4. MachXO3D Low Power Automotive Grade Devices, Halogen Free (RoHS) Packaging

| Part Number            | LUTs | Supply Voltage | Speed | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LAMXO3D-4300HC-5BG256E | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA | 256   | AUTO  |
| LAMXO3D-9400ZC-2BG256E | 9400 | 2.5 V / 3.3 V  | 2     | Halogen-Free caBGA | 256   | AUTO  |
| LAMXO3D-9400HE-5BG256E | 9400 | 1.2 V          | 5     | Halogen-Free caBGA | 256   | AUTO  |
| LAMXO3D-9400ZC-2BG484E | 9400 | 2.5 V / 3.3 V  | 2     | Halogen-Free caBGA | 484   | AUTO  |
| LAMXO3D-9400HE-5BG484E | 9400 | 1.2 V          | 5     | Halogen-Free caBGA | 484   | AUTO  |

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



# References

A variety of technical notes for the MachXO3D family are available on the Lattice website.

- MachXO3D sysCLOCK PLL Design and Usage Guide (FPGA-TN-02070)
- Implementing High-Speed Interfaces with MachXO3D Devices Usage Guide (FPGA-TN-02065)
- MachXO3D sysI/O Usage Guide (FPGA-TN-02068)
- MachXO3D Programming and Configuration Usage Guide (FPGA-TN-02069)
- PCB Layout Recommendations for BGA Packages (FPGA-TN-02024)
- Minimizing System Interruption During Configuration Using TransFR Technology (TN1087)
- Boundary Scan Testability with Lattice sysI/O Capability (AN8066)
- Thermal Management document (FPGA-TN-02044)
- Lattice Design Tools



# **Revision History**

## Revision 1.6, September 2021

| Section              | Change Summary                                                                                                                                        |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Introduction         | • Indicated that MachXO3D PLDs are available in 6.2 mm x 5.2 mm WLCSP.                                                                                |
|                      | • Added 0.65 mm pitch: 9.4 k density with 58 I/O in WLCSP packages in the Advanced Packaging feature.                                                 |
|                      | Added WLCSP information in Table 1.1. MachXO3D Family Selection Guide.                                                                                |
| Signal Description   | Added WLCSP69 information in Table 4.3. MachXO3D-9400.                                                                                                |
| Ordering Information | • Added UTG69 = 69-pin Halogen-Free WLCSP (0.65 mm Pitch) in the MachXO3D Part Number<br>Description section.                                         |
|                      | • Added part numbers for Halogen-Free WLCSP in the MachXO3D Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. |

### Revision 1.5, August 2021

| Section          | Change Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC and Switching | <ul> <li>The following tables were updated to add Automotive information and (in some cases) update</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                |
| Characteristics  | Commercial/Industrial values: <li>Table 3.4. Power-On Reset Voltage Levels</li> <li>Table 3.6. Programming/Erase Specifications</li> <li>Table 3.7. DC Electrical Characteristics</li> <li>Table 3.11. sysI/O Single-Ended DC Electrical Characteristics</li> <li>Table 3.21. MachXO3D External Switching Characteristics – HE/HC Devices</li> <li>Table 3.22. MachXO3D External Switching Characteristics – ZC Devices</li> <li>Table 3.23. sysCLOCK PLL Timing</li> <li>Added Table 3.24. Oscillator.</li> |

### Revision 1.4, June 2021

| Section      | Change Summary                                              |
|--------------|-------------------------------------------------------------|
| -            | Changed document title to MachXO3D Family Data Sheet.       |
| Architecture | Added a graphical MUX symbol in Figure 2.12. Input Gearbox. |
| _            | Minor editorial and style changes.                          |

## Revision 1.3, April 2021

| Section      | Change Summary                          |
|--------------|-----------------------------------------|
| Architecture | Added Table 2.14 in On-chip Oscillator. |

## Revision 1.2, October 2020

| Section | Change Summary   |
|---------|------------------|
| All     | Special release. |

© 2019-2021 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### Revision 1.1, September 2020

| Section                             | Change Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Introduction                        | <ul> <li>Added Automotive (HE) device information.</li> <li>Updated the on-chip oscillator item under Enhanced System Level Support in Features.</li> <li>Updated Table 1.1. MachXO3D Family Selection Guide.</li> <li>Added MachXO3D-9400 Core V<sub>CC</sub> and Temperature values for Automotive.</li> <li>Updated MachXO3D-9400 484-ball caBGA package information.</li> <li>Added footnote.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DC and Switching<br>Characteristics | <ul> <li>Updated the MachXO3D External Switching Characteristics – HE/HC Devices section heading.</li> <li>Updated following tables:         <ul> <li>Table 3.2. Recommended Operating Conditions1</li> <li>Table 3.4. Power-On Reset Voltage Levels1, <sup>2, 3, 4</sup></li> <li>Table 3.6. Programming/Erase Specifications</li> <li>Table 3.7. DC Electrical Characteristics</li> <li>Table 3.8. Static Supply Current1, <sup>2, 3, 6</sup></li> <li>Table 3.9. Programming and Erase Supply Current1, <sup>2, 3, 4</sup></li> <li>Table 3.11. sysI/O Single-Ended DC Electrical Characteristics1, <sup>2</sup></li> <li>Table 3.17. MIPI D-PHY Output DC Conditions</li> <li>Table 3.21. MachXO3D External Switching Characteristics – HE/HC Devices1, <sup>2, 3, 4, 5, 6, 10</sup></li> <li>Table 3.22. MachXO3D External Switching Characteristics – ZC Devices1, <sup>2, 3, 4, 5, 6</sup></li> <li>Table 3.26. JTAG Port Timing Specifications</li> </ul> </li> </ul> |
| Ordering Information                | <ul> <li>Added HE Supply Voltage in MachXO3D Part Number Description.</li> <li>Updated figure caption to Figure 5.1. Top Markings for Commercial and Industrial Grade Devices.</li> <li>Added Figure 5.2. Top Markings for Automotive Grade Devices.</li> <li>Updated MachXO3D Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section.</li> <li>Added MachXO3D Low Power Automotive Grade Devices, Halogen Free (RoHS) Packaging section.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| _                                   | Minor formatting/style adjustments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## Revision 1.0, November 2019

| Section | Change Summary      |
|---------|---------------------|
| All     | Production release. |



www.latticesemi.com