

# VNI8200XP-32

# Octal high-side smart power solid-state relay with serial/parallel selectable interface on-chip

Datasheet - production data



### Features

| Туре         | V <sub>demag</sub> <sup>(1)</sup> | R <sub>DS(on)</sub> <sup>(1)</sup> | I <sub>оυт</sub> <sup>(1)</sup> | Vcc  |
|--------------|-----------------------------------|------------------------------------|---------------------------------|------|
| VNI8200XP-32 | $V_{CC}$ -45 V                    | 0.11 Ω                             | 1 A                             | 45 V |

### Notes:

<sup>(1)</sup>Per channel

- Output current: 1 A per channel
- Serial/parallel selectable interface
- Short-circuit protection
- 8-bit and 16-bit SPI interface for IC command and control diagnostic
- Channel overtemperature detection and protection
- Thermal independence of separate channels
- All type of loads (resistive, capacitive, inductive load) are driven
- Loss of GND protection
- Power Good diagnostic
- Undervoltage shutdown with hysteresis

- Overvoltage protection (V<sub>CC</sub> clamping)
- Very low supply current
- Common fault open drain output
- IC warning temperature detection
- Channel output enable
- 100 mA high efficiency step-down switching regulator with integrated boot diode
- Adjustable regulator output
- Switching regulator disable
- 5 V and 3.3 V compatible I/Os
- Channel output status LED driving 4x2
   multiplexed array
- Fast demagnetization of inductive loads
- ESD protection
- Designed to meet IEC61131-2, IEC61000-4-4 and IEC61000-4-5

### **Applications**

- Programmable logic control
- Industrial PC peripheral input/output
- Numerical control machines

#### Table 1: Device summary

| Order code     | Package     | Packing       |  |
|----------------|-------------|---------------|--|
| VNI8200XP-32   |             | Tube          |  |
| VNI8200XPTR-32 | PowerSSO-36 | Tape and reel |  |

1/43

This is information on a product in full production.

### Contents

| Cor  | ntents    |                                          |     |
|------|-----------|------------------------------------------|-----|
| 1    | Descript  | ion                                      | 6   |
| 2    | Block di  | agram                                    | 7   |
| 3    | Pin conr  | nection                                  | 8   |
| 4    | Maximur   | n ratings                                | 10  |
| 5    | Electrica | al characteristics                       | 12  |
|      | 5.1       | Power section                            | 12  |
|      | 5.2       | SPI characteristics                      | 13  |
|      | 5.3       | Switching                                | 13  |
|      | 5.4       | Logic inputs                             | 14  |
|      | 5.5       | Protection and diagnostic                | 14  |
|      | 5.6       | Step-down switching regulator            | 16  |
|      | 5.7       | LED driving array                        | 16  |
| 6    | Reverse   | polarity protection                      | 17  |
| 7    | Demagn    | etization energy                         | 18  |
| 8    | Truth tal | ole                                      | 19  |
| 9    | Pin func  | tion description                         | 20  |
|      | 9.1       | SPI/parallel selection mode (SEL2)       |     |
|      | 9.2       | Serial data in (SDI)                     | 20  |
|      | 9.3       | Serial data out (SDO)                    | 20  |
|      | 9.4       | Serial data clock (CLK)                  | 20  |
|      | 9.5       | Slave select                             | 21  |
|      | 9.6       | 8/16-bit selection (SEL1)                | 21  |
|      | 9.7       | Output enable (OUT_EN)                   | 21  |
|      | 9.8       | IC warning case temperature detection    | 22  |
|      | 9.9       | Fault indication                         | 22  |
|      | 9.10      | Power Good ( PG )                        | 23  |
|      | 9.11      | Programmable watchdog counter reset (WD) | 23  |
| 10   | SPI oper  | ation (SEL2 = H)                         | 25  |
|      | 10.1      | 8-bit SPI mode (SEL1 = L)                | 25  |
|      | 10.2      | 16-bit SPI mode (SEL1 = H)               |     |
| 11   | LED driv  | ring array                               | 27  |
| 2/43 |           | DocID027849 Rev 3                        | 57/ |

| 12 | Step-do   | wn switching regulator          |    |
|----|-----------|---------------------------------|----|
| 13 | Typical   | circuits and conventions        | 29 |
| 14 | Therma    | I management                    |    |
|    | 14.1      | Thermal behavior                |    |
| 15 | Interface | e timing diagram                | 34 |
| 16 | Switchir  | ng parameter test conditions    | 35 |
| 17 | Package   | e information                   |    |
|    | 17.1      | PowerSSO-36 package information |    |
|    | 17.2      | Packing information             |    |
| 18 | Revisio   | n history                       |    |



# List of tables

| Table 1: Device summary                              | 1  |
|------------------------------------------------------|----|
| Table 2: Pin description                             |    |
| Table 3: Absolute maximum ratings                    |    |
| Table 4: Thermal data                                | 11 |
| Table 5: Power section                               | 12 |
| Table 6: SPI characteristics                         | 13 |
| Table 7: Switching                                   | 13 |
| Table 8: Logic inputs                                |    |
| Table 9: Protection and diagnostic                   | 14 |
| Table 10: Step-down switching regulator              | 16 |
| Table 11: LED driving array                          | 16 |
| Table 12: Truth table                                |    |
| Table 13: Pin function description                   | 20 |
| Table 14: Programmable watchdog time                 | 23 |
| Table 15: Command 8-bit frame (master-to-slave)      | 25 |
| Table 16: Fault 8-bit frame (slave-to-master)        |    |
| Table 17: Command 16-bit frame (master-to-slave)     | 25 |
| Table 18: Fault 16-bit frame (slave-to-master)       |    |
| Table 19: PowerSSO-36 mechanical data                | 38 |
| Table 20: PowerSSO-36 tube shipment mechanical data  |    |
| Table 21: PowerSSO-36 tape dimension mechanical data | 40 |
| Table 22: PowerSSO-36 reel dimension mechanical data | 41 |
| Table 23: Document revision history                  | 42 |
|                                                      |    |



# List of figures

| Figure 1: Block diagram                                                            | 7  |
|------------------------------------------------------------------------------------|----|
| Figure 1: Block diagram<br>Figure 2: Pin connection (top view)                     | 8  |
| Figure 3: Reverse polarity protection                                              | 17 |
| Figure 4: Maximum demagnetization energy vs. load current, typical values          | 18 |
| Figure 5: SPI mode diagram                                                         | 21 |
| Figure 6: Output channel enable/disable behavior                                   |    |
| Figure 7: Power Good diagnostic                                                    | 23 |
| Figure 8: Watchdog reset                                                           | 24 |
| Figure 9: LED driving array                                                        | 27 |
| Figure 10: Typical circuit for switching regulation V <sub>DC-out</sub> = 3.3 V    |    |
| Figure 11: Typical circuit for switching regulation V <sub>DC-out</sub> = 5 V      | 30 |
| Figure 12: SPI directional logic convention                                        | 31 |
| Figure 13: PowerSSO-36 thermal impedance vs. time                                  | 32 |
| Figure 14: Thermal behavior                                                        | 33 |
| Figure 15: Serial timing                                                           | 34 |
| Figure 16: dV/dt(ON) and dV/dt(OFF) time diagram test conditions                   |    |
| Figure 17: t <sub>d(ON)</sub> and t <sub>d(OFF)</sub> time diagram test conditions | 35 |
| Figure 18: PowerSSO-36 package outline                                             |    |
| Figure 19: PowerSSO-36 package outline details                                     |    |
| Figure 20: PowerSSO-36 package outline details (section B-B)                       | 37 |
| Figure 21: PowerSSO-36 tube shipment outline                                       |    |
| Figure 22: PowerSSO-36 tape dimension outline                                      |    |
| Figure 23: PowerSSO-36 reel shipment outline                                       | 41 |
|                                                                                    |    |



# 1 Description

The VNI8200XP-32 is a monolithic 8-channel driver featuring a very low supply current, with integrated SPI interface and high efficiency 100 mA micropower step-down switching regulator peak current control loop mode. The IC, realized in STMicroelectronics VIPower™ technology, is intended to drive any kind of load with one side connected to ground.

Active channel current limitation combined with thermal shutdown, independent for each channel, and automatic restart, protect the device against overload.

Additional embedded functions are: loss of GND protection that automatically turns off the device outputs in case of ground disconnection, undervoltage shutdown with hysteresis, Power Good diagnostic for valid supply voltage range recognition, output enable function for immediate power outputs ON/OFF, and programmable watchdog function for microcontroller safe operation; case overtemperature protection to control the IC case temperature.

The device embeds a four-wire SPI serial peripheral with selectable 8 or 16-bit operations; through a select pin the device can also operate with a parallel interface.

Both the 8-bit and 16-bit SPI operations are compatible with daisy chain connection.

The SPI interface allows command of the output driver by enabling or disabling each channel featuring, in 16-bit format, a parity check control for communication robustness. It also allows the monitoring of the status of the IC signaling Power Good, overtemperature condition for each channel, IC pre-warning temperature detection.

Built-in thermal shutdown protects the chip from overtemperature and short-circuit. In overload condition, the channel turns OFF and ON again automatically after the IC temperature decreases below a threshold fixed by a temperature hysteresis so that junction temperature is controlled. If this condition makes case temperature reaching case temperature limit,  $T_{CSD}$ , overloaded channels are turned OFF and restart, non-simultaneously, when case and junction temperature decrease below their own reset threshold. If the case of thermal reset, the channels loaded are not switched on until the junction temperature reset event. Non-overloaded channels continue to operate normally.

Case temperature above  $T_{CSD}$  is reported through the TWARN open drain pin.

An internal circuit provides a not latched common FAULT indicator reporting if one of the following events occurs: channel OVT (overtemperature), parity check fail. The Power Good diagnostic warns the controller that the supply voltage is below a fixed threshold.

The watchdog function is used to detect the occurrence of a software fault of the host controller. The watchdog circuitry generates an internal reset on expiry of the internal watchdog timer. The watchdog timer reset can be achieved by applying a negative pulse on the WD pin. The watchdog function can be disabled by the WD\_EN dedicated pin. This pin also allows the programming of a wide range of watchdog timings.

An internal LED matrix driver circuitry (4 rows, 2 columns) allows the detection of the status of the single outputs. An integrated step-down voltage regulator provides supply voltage to the internal LED matrix driver and logic output buffers and can be used to supply the external optocouplers if the application requires isolation. The regulator is protected against short-circuit or overload conditions thanks to pulse-by-pulse current limit with a peak current control loop.



# 2 Block diagram



57

# 3 Pin connection



| Table 2: Pin description |             |                       |                                                                                               |  |  |
|--------------------------|-------------|-----------------------|-----------------------------------------------------------------------------------------------|--|--|
| Pin                      | Name        | Туре                  | Description                                                                                   |  |  |
| 1                        | SEL2        | Logic input           | SPI/parallel selection mode                                                                   |  |  |
| 2                        | SEL1/IN1    | Logic input           | 8/16-bit SPI selection mode/channel 1 input                                                   |  |  |
| 3                        | WD_EN/ IN2  | Logic/analog<br>input | Watchdog enable_setting/channel 2 input                                                       |  |  |
| 4                        | OUT_EN /IN3 | Logic input           | Output enable/channel 3 input                                                                 |  |  |
| 5                        | WD/IN4      | Logic input           | Watchdog input. The internal watchdog counter is cleared on the falling edges/channel 4 input |  |  |
| 6                        | SDI/IN5     | Logic input           | Serial data input/channel 5 input                                                             |  |  |
| 7                        | CLK/IN6     | Logic input           | Serial clock/channel 6 input                                                                  |  |  |
| 8                        | SS /IN7     | Logic input           | Slave select/channel 7 input                                                                  |  |  |
| 9                        | SDO/IN8     | Logic<br>input/output | Serial data output/channel 8 input                                                            |  |  |
| 10                       | VREG        | Power supply          | SPI/inputs/LED supply voltage                                                                 |  |  |
| 11                       | COL0        | Open source<br>output | LED source output                                                                             |  |  |
| 12                       | COL1        | Open source<br>output | LED source output                                                                             |  |  |
| 13                       | DCVDD       | Analog output         | Internally generated DC-DC low voltage supply (to be connected to external 10 nF capacitor)   |  |  |

DocID027849 Rev 3



#### VNI8200XP-32

Pin connection

| Pin | Name  | Туре                 | Description                                                                                                                                                                                       |
|-----|-------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14  | VREF  | Analog output        | Internally generated DC-DC voltage reference (to be connected to external 10 nF capacitor)                                                                                                        |
| 15  | ROW0  | Open drain<br>output | Status channel 1-2                                                                                                                                                                                |
| 16  | ROW1  | Open drain<br>output | Status channel 3-4                                                                                                                                                                                |
| 17  | ROW2  | Open drain<br>output | Status channel 5-6                                                                                                                                                                                |
| 18  | ROW3  | Open drain<br>output | Status channel 7-8                                                                                                                                                                                |
| 19  | PG    | Open drain<br>output | Power Good diagnostic, active low                                                                                                                                                                 |
| 20  | FAULT | Open drain<br>output | Fault indication, active low                                                                                                                                                                      |
| 21  | TWARN | Open drain<br>output | IC case warning temperature detection, active low                                                                                                                                                 |
| 22  | FB    | Analog input         | Step-down feedback input. The output voltage,<br>directly connected to this pin, results in an output<br>voltage of 3.3 V. An external resistor divider is<br>required for higher output voltages |
| 23  | GND   |                      | Ground                                                                                                                                                                                            |
| 24  | PHASE | Power output         | Step-down output                                                                                                                                                                                  |
| 25  | BOOT  | Power output         | Step-down bootstrap voltage. Used to provide a drive voltage, higher than the supply voltage, to power the switch of the step-down regulator                                                      |
| 26  | NC    |                      | Not connected                                                                                                                                                                                     |
| 27  | OUT8  | Power output         | Channel 8 power output                                                                                                                                                                            |
| 28  | OUT7  | Power output         | Channel 7 power output                                                                                                                                                                            |
| 29  | OUT6  | Power output         | Channel 6 power output                                                                                                                                                                            |
| 30  | OUT5  | Power output         | Channel 5 power output                                                                                                                                                                            |
| 31  | OUT4  | Power output         | Channel 4 power output                                                                                                                                                                            |
| 32  | OUT3  | Power output         | Channel 3 power output                                                                                                                                                                            |
| 33  | OUT2  | Power output         | Channel 2 power output                                                                                                                                                                            |
| 34  | OUT1  | Power output         | Channel 1 power output                                                                                                                                                                            |
| 35  | NC    |                      | Not connected                                                                                                                                                                                     |
| 36  | NC    |                      | Not connected                                                                                                                                                                                     |
| TAB | TAB   | Power supply         | Exposed tab internally connected to $V_{\text{CC}}$                                                                                                                                               |



# 4 Maximum ratings

 Table 3: Absolute maximum ratings

| Symbol                                                       | Parameter                                                                                          | Value                             | Unit |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------|------|
| V <sub>cc</sub>                                              | Power supply voltage                                                                               | 45                                | V    |
| -V <sub>CC</sub>                                             | Reverse supply voltage                                                                             | -0.3                              | V    |
| V <sub>REG</sub>                                             | Logic supply voltage                                                                               | -0.3 to +6                        | V    |
| V <sub>fault</sub><br>V <sub>twarn</sub><br>V <sub>pg</sub>  | Voltage range on pins TWARN , FAULT , PG                                                           | -0.3 to +6                        | V    |
| V <sub>BOOT</sub>                                            | Bootstrap peak voltage $V_{PHASE} = V_{CC}$                                                        | V <sub>CC</sub> +6                | V    |
| V <sub>ROW</sub>                                             | Voltage range on ROW pins                                                                          | -0.3 to +6                        | V    |
| V <sub>COL</sub>                                             | Voltage range on COL pins                                                                          | -0.3 to +6                        | V    |
| V <sub>IN</sub>                                              | Voltage level range on logic input pins                                                            | -0.3 to +6                        | V    |
| I <sub>OUT</sub>                                             | Output current (continuous)                                                                        | Internally limited <sup>(1)</sup> | Α    |
| I <sub>R</sub>                                               | Reverse output current (per channel)                                                               | -5                                | Α    |
| I <sub>GND</sub>                                             | DC ground reverse current                                                                          | -250                              | mA   |
| I <sub>REG</sub>                                             | V <sub>REG</sub> input current                                                                     | -1/10                             | mA   |
| I <sub>fault</sub><br>I <sub>twarn,</sub><br>I <sub>pg</sub> | Current range on pins TWARN , FAULT , PG                                                           | -1 to +10                         | mA   |
| l <sub>in</sub>                                              | Input current range                                                                                | -1 to +10                         | mA   |
|                                                              | Current range on ROW pins (ROW in ON-state)                                                        | +20                               | mA   |
| I <sub>ROW</sub>                                             | Current range on ROW pins (ROW in OFF-state)                                                       | -1 to +10                         | mA   |
|                                                              | Current range on COL pins (COL in ON-state)                                                        | -10                               | mA   |
| ICOL                                                         | Current range on COL pins (COL in OFF-state)                                                       | -1 to +10                         | mA   |
| V <sub>ESD</sub>                                             | Electrostatic discharge (R = 1.5 k $\Omega$ ; C = 100 pF)                                          | 2000                              | V    |
| E <sub>AS</sub>                                              | Single pulse avalanche energy per channel not simultaneously $@T_{amb} = 125$ °, $I_{OUT} = 0.5$ A | 3                                 | J    |
| P <sub>TOT</sub>                                             | Power dissipation at $T_c = 25 \ ^{\circ}C$                                                        | Internally limited (1)            | W    |
| TJ                                                           | Junction operating temperature                                                                     | Internally limited                | °C   |
| T <sub>STG</sub>                                             | Storage temperature                                                                                | -55 to 150                        | °C   |

### Notes:

<sup>(1)</sup>Protection functions are intended to avoid IC damage in fault conditions and are not intended for continuous operation. Continuous and repetitive operation of protection functions may reduce the IC lifetime.



### Maximum ratings

|                             | Table 4: Thermal data                              |      |    |      |  |  |  |
|-----------------------------|----------------------------------------------------|------|----|------|--|--|--|
| Symbol Parameter Value Unit |                                                    |      |    |      |  |  |  |
| R <sub>th(JC)</sub>         | Thermal resistance junction-case <sup>(1)</sup> Ma |      | 2  | °C/W |  |  |  |
| R <sub>th(JA)</sub>         | Thermal resistance junction-ambient <sup>(2)</sup> | Max. | 15 | °C/W |  |  |  |

#### Notes:

<sup>(1)</sup>Per channel.

 $^{(2)}$ PowerSSO-36 mounted on a four-layer FR4, with 8 cm<sup>2</sup> for each layer, Cu thickness = 35  $\mu$ m



\_\_\_\_

# 5 Electrical characteristics

### 5.1 **Power section**

10.5 V < V\_{CC} < 36 V; -40 °C < T\_J < 125 °C; unless otherwise specified

| Table 5: Power section            |                                                |                                                                                                    |      |      |      |      |  |
|-----------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|--|
| Symbol                            | Parameter                                      | Test conditions                                                                                    | Min. | Тур. | Max. | Unit |  |
| Vcc                               | Supply voltage                                 |                                                                                                    | 10.5 |      | 36   | V    |  |
| V <sub>CC</sub><br>clamp          | Clamp on $V_{CC}$                              | Current 20 mA                                                                                      | 45   | 50   | 52   | V    |  |
| R <sub>DS(on)</sub>               | On-state<br>resistance                         | $I_{OUT} = 0.5 \text{ A at } T_J = 25 ^\circ\text{C}$                                              |      | 0.11 |      | Ω    |  |
|                                   | resistance                                     | $I_{OUT} = 0.5 \text{ A at } T_J = 125 ^\circ\text{C}$                                             |      |      | 0.2  |      |  |
|                                   |                                                | All channels in OFF-state,<br>DC-DC in OFF-state,<br>V <sub>REG</sub> =5 V, SPI OFF <sup>(1)</sup> | 0.65 | 1    | 1.1  | mA   |  |
| Is V <sub>CC</sub> supply current |                                                | All channels in ON-state,<br>DC-DC in ON-state $V_{REG} = 5$<br>V, SPI ON <sup>(2)</sup>           |      | 5.3  |      | mA   |  |
|                                   |                                                | All channels in ON-state,<br>DC-DC in OFF-state<br>$V_{REG} = 5 V$ , SPI ON <sup>(3)</sup>         | 3.5  |      | 5.2  | mA   |  |
| , V <sub>REG</sub> supply         | DC-DC OFF $V_{REG} = 5 V SPI$<br>OFF WD_EN = 0 |                                                                                                    | 200  |      | μA   |      |  |
| I <sub>DS</sub>                   | current                                        | DC/DC OFF V <sub>REG</sub> = 5 V SPI<br>ON WD_EN = V <sub>REG</sub>                                |      | 250  |      | μA   |  |
| I <sub>LGND</sub>                 | Output current at<br>GND<br>disconnection      | All pins at 0 V except<br>V <sub>OUT</sub> = 24 V                                                  |      |      | 0.5  | mA   |  |
| $V_{\text{OUT}(\text{OFF})}$      | OFF-state output voltage                       | $V_{IN} = 0 V, I_{OUT} = 0 A$                                                                      |      |      | 1    | V    |  |
| I <sub>OUT(OFF)</sub>             | OFF-state output current                       | $V_{IN} = V_{OUT} = 0 V$                                                                           | 0    |      | 2    | μA   |  |
| F <sub>CP</sub>                   | Charge pump<br>frequency                       | Channel in ON-state (4)                                                                            |      | 1.45 |      | MHz  |  |

### Table 5: Power section

#### Notes:

<sup>(1)</sup> SS signal high, no communication.

<sup>(2)</sup> SS signal low, communication ON.

<sup>(3)</sup> SS signal low, communication ON.

 $^{\rm (4)}{\rm To}\ {\rm cover}\ {\rm EN55022}\ {\rm class}\ {\rm A}\ {\rm and}\ {\rm class}\ {\rm B}\ {\rm normative}.$ 



# 5.2 SPI characteristics

10.5 V <  $V_{CC}$  < 36 V; 2.7 V <  $V_{REG}$  < 5 V; -40 < $T_j$  <125 °C; unless otherwise specified

| Symbol                                        | Parameter                | Test conditions         | Min.                  | Тур. | Max. | Unit |
|-----------------------------------------------|--------------------------|-------------------------|-----------------------|------|------|------|
| f <sub>CLK</sub>                              | SPI clock frequency      |                         |                       | -    | 5    | MHz  |
| t <sub>r</sub> (CLK),<br>t <sub>f</sub> (CLK) | SPI clock rise/fall time |                         |                       | -    | 20   | ns   |
| t <sub>su</sub> ( SS )                        | SS setup time            |                         | 120                   | -    |      | ns   |
| $t_h(\overline{SS})$                          | SS hold time             |                         | 120                   | -    |      | ns   |
| t <sub>w</sub> (CLK)                          | CLK high time            |                         | 80                    | -    |      | ns   |
| t <sub>su</sub> (SDI)                         | Data input setup time    |                         | 100                   | -    |      | ns   |
| t <sub>h</sub> (SDI)                          | Data input hold time     |                         | 100                   | -    |      | ns   |
| t <sub>a</sub> (SDO)                          | Data output access time  |                         |                       | -    | 100  | ns   |
| t <sub>dis</sub> (SDO)                        | Data output disable time |                         |                       | -    | 200  | ns   |
| t <sub>v</sub> (SDO)                          | Data output valid time   |                         |                       | -    | 100  | ns   |
| t <sub>h</sub> (SDO)                          | Data output hold time    |                         | 0                     | -    |      | ns   |
| V                                             | Voltage on serial data   | I <sub>SDO</sub> =15 mA | V <sub>REG</sub> -0.8 | -    |      | V    |
| V <sub>SDO</sub>                              | output                   | I <sub>SDO</sub> =-4 mA |                       | -    | 0.8  | V    |

Table 6: SPI characteristics

# 5.3 Switching

 $V_{CC} = 24 \text{ V}; -40 \text{ °C} < T_{J} < 125 \text{ °C}$ 

| Symbol                 | Parameter                | Test conditions                                                       | Min. | Тур. | Max. | Unit |
|------------------------|--------------------------|-----------------------------------------------------------------------|------|------|------|------|
| t <sub>d(ON)</sub>     | Turn-on delay time       | I <sub>OUT</sub> = 0.5 A, resistive load,<br>input rise time < 0.1 μs | -    | 5    | -    | μs   |
| tr                     | Rise time                | $I_{OUT} = 0.5$ A, resistive load, input rise time < 0.1 $\mu$ s      | -    | 5    | -    | μs   |
| $t_{d(OFF)}$           | Turn-off delay time      | I <sub>OUT</sub> = 0.5 A, resistive load,<br>input rise time < 0.1 μs | -    | 10   | -    | μs   |
| t <sub>f</sub>         | Fall time                | I <sub>OUT</sub> = 0.5 A, resistive load,<br>input rise time < 0.1 μs | -    | 5    | -    | μs   |
| dV/dt <sub>(ON)</sub>  | Turn-on voltage<br>slope | $I_{OUT}$ = 0.5 A, resistive load, input rise time < 0.1 µs           | -    | 3    | -    | V/µs |
| dV/dt <sub>(off)</sub> | Turn-off voltage slope   | $I_{OUT} = 0.5$ A, resistive load, input rise time < 0.1 $\mu$ s      | -    | 4    | -    | V/µs |

Table 7: Switching



### 5.4 Logic inputs

10.5 V < V\_{CC} < 36 V; -40 °C < T\_J < 125 °C; unless otherwise specified

|                      |                             | <u> </u>              |      |      |      |      |
|----------------------|-----------------------------|-----------------------|------|------|------|------|
| Symbol               | Parameter                   | Test conditions       | Min. | Тур. | Max. | Unit |
| V <sub>IL</sub>      | Input low level voltage     |                       |      |      | 0.8  | V    |
| VIH                  | Input high level voltage    |                       | 2.20 |      |      | V    |
| V <sub>I(HYST)</sub> | Input hysteresis<br>voltage |                       |      | 0.15 |      | V    |
| l <sub>in</sub>      | Input current               | V <sub>IN</sub> = 5 V | 8    |      |      | μA   |

Table 8: Logic inputs

# 5.5 Protection and diagnostic

10.5 V < V\_{CC} < 36 V; -40 °C < T\_J < 125 °C; unless otherwise specified

| Symbol              | Parameter                                         | Test conditions                                                                             | Min.                | Тур.                | Max.                | Unit |
|---------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------|
| V <sub>PGH1</sub>   | Power Good<br>diagnostic ON<br>threshold          |                                                                                             | 16.5                | 17.5                | 18.4                |      |
| $V_{PGH2}$          | Power Good<br>diagnostic OFF<br>threshold         |                                                                                             | 15.2                | 16.5                | 17.4                | V    |
| V <sub>PGHYS</sub>  | Power Good<br>diagnostic hysteresis               |                                                                                             |                     | 1                   |                     |      |
| Vusd                | Undervoltage ON protection                        |                                                                                             |                     | 9.5                 | 10                  | V    |
| VUSD                | Undervoltage OFF protection                       |                                                                                             | 8.4                 | 9                   |                     | V    |
| V <sub>USDHYS</sub> | Undervoltage<br>hysteresis                        |                                                                                             | 0.4                 | 0.5                 |                     | V    |
| V <sub>demag</sub>  | Output voltage at<br>turn-OFF                     | I <sub>OUT</sub> = 0.5 A;<br>L <sub>LOAD</sub> ≥ 1 mH                                       | V <sub>cc</sub> -52 | V <sub>CC</sub> -50 | V <sub>CC</sub> -45 | V    |
| V <sub>TWARN</sub>  | TWARN pin low-<br>state output voltage            | I <sub>TWARN</sub> = 3 mA (active condition)                                                |                     |                     | 0.6                 | V    |
| VFAULT              | FAULT pin low-<br>state output voltage            | I <sub>FAULT</sub> = 3 mA (fault condition)                                                 |                     |                     | 0.6                 | V    |
| $V_{PG}$            | PG pin low-state output voltage                   | $I_{PG} = 3 \text{ mA} \text{ (active condition)}$<br>$V_{REG} = 3.3 \text{ V } V_{CC} = 0$ |                     |                     | 0.7                 | V    |
| I <sub>PEAK</sub>   | Maximum DC output<br>current before<br>limitation |                                                                                             |                     | 2.2                 |                     | А    |
| I <sub>LIM</sub>    | Short-circuit current<br>limitation per channel   | $R_{LOAD} = 0 V_{CC} = 24 V$ $T_{J} = 25 \text{ °C}$                                        | 1.1                 | 1.9                 | 2.7                 | А    |

### Table 9: Protection and diagnostic

14/43



### VNI8200XP-32

Electrical characteristics

| Symbol              | Parameter                                      | Test conditions                                                                       | Min. | Тур. | Max.                                     | Unit |
|---------------------|------------------------------------------------|---------------------------------------------------------------------------------------|------|------|------------------------------------------|------|
| Hyst                | ILIM tracking limits                           | R <sub>LOAD</sub> = 0                                                                 |      | 0.3  |                                          | А    |
| I <sub>LFAULT</sub> | FAULT leakage current                          |                                                                                       |      |      |                                          |      |
| I <sub>TWARN</sub>  | TWARN leakage current                          | V <sub>pin</sub> = 5 V                                                                |      |      | 2                                        | μA   |
| I <sub>PG</sub>     | PG leakage current                             |                                                                                       |      |      |                                          |      |
| T <sub>TSD</sub>    | Junction shutdown temperature                  |                                                                                       | 160  | 180  |                                          | °C   |
| T <sub>R</sub>      | Junction reset<br>temperature                  |                                                                                       |      | 160  |                                          | °C   |
| T <sub>HIST</sub>   | Junction thermal<br>hysteresis                 |                                                                                       |      | 20   |                                          | °C   |
| T <sub>CSD</sub>    | Case shutdown<br>temperature                   |                                                                                       | 115  | 130  | 155                                      | °C   |
| T <sub>CR</sub>     | Case reset<br>temperature                      |                                                                                       |      | 110  |                                          | °C   |
| T <sub>CHYST</sub>  | Case thermal<br>hysteresis                     |                                                                                       |      | 20   |                                          | °C   |
| t <sub>WD</sub>     | Watchdog hold time                             | See Figure 8:<br>"Watchdog reset"                                                     | 50   |      |                                          | ns   |
| t <sub>wм</sub>     | Watchdog time                                  | See Table 14:<br>"Programmable<br>watchdog time" and<br>Figure 8: "Watchdog<br>reset" |      |      |                                          |      |
| t <sub>OUT_EN</sub> | OUT_EN pin<br>propagation delay <sup>(1)</sup> | V <sub>CC</sub> = 24 V I <sub>OUT</sub> 72 mA                                         |      | 10   |                                          | us   |
| t <sub>res</sub>    | OUT_EN hold time                               |                                                                                       | 50   |      |                                          | ns   |
| t <sub>WO</sub>     | Watchdog timeout <sup>(2)</sup>                |                                                                                       |      |      | t <sub>WM</sub> +<br>t <sub>d(off)</sub> | ms   |

#### Notes:

 $^{(1)}\ensuremath{\mathsf{Time}}$  from reset active low and power out disable.

 $^{(2)}\mbox{The time from }t_{\mbox{WM}}\mbox{ elapsed to power out disable.}$ 



# 5.6 Step-down switching regulator

10.5 V < V\_{CC} < 36 V; -40 °C < T\_J < 125 °C; unless otherwise specified

| Table | 10: | Step-down | switching | regulator |
|-------|-----|-----------|-----------|-----------|
| able  | 10. | otep-down | Switching | regulator |

| Symbol              | Parameter                            | Test conditions                                                                                                                                                         | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                     | Regulated output voltage             | $I_{REG}$ from 0 to 100 mA<br>V <sub>REG</sub> 3.3 V, see Figure<br>10: "Typical circuit for<br>switching regulation<br>VDC-out = 3.3 V"                                | 3.1  | 3.3  | 3.5  | V    |
| V <sub>DC_out</sub> | Regulated output voltage             | I <sub>REG</sub> from 0 to 100 mA<br>V <sub>REG</sub> 5 V, see <i>Figure 11:</i><br><i>"Typical circuit for</i><br><i>switching regulation</i><br><i>VDC-out = 5 V"</i> |      | 5    |      | v    |
| V <sub>FB</sub>     | Voltage feedback                     |                                                                                                                                                                         | 3.1  | 3.3  | 3.5  | V    |
| R <sub>DS(on)</sub> | MOSFET on-resistance                 |                                                                                                                                                                         |      | 1.5  |      | Ω    |
| I <sub>lim</sub>    | Limitation current                   |                                                                                                                                                                         | 0.55 |      | 0.9  | А    |
| I <sub>qop</sub>    | Total operating quiescent<br>current |                                                                                                                                                                         |      | 0.6  |      | mA   |
| I <sub>qst-by</sub> | Total standby quiescent<br>current   | Regulator standby                                                                                                                                                       |      | 15.8 |      | μA   |
| fs                  | Switching frequency                  |                                                                                                                                                                         |      | 400  |      | kHz  |
| D <sub>max</sub>    | Maximum duty cycle                   |                                                                                                                                                                         |      | 80%  |      | %    |
| Ton <sub>min</sub>  | Minimum on-time                      |                                                                                                                                                                         |      | 150  |      | ns   |
| f <sub>sc</sub>     | Frequency in short-circuit condition |                                                                                                                                                                         |      | 50   |      | kHz  |

# 5.7 LED driving array

10.5 V < V\_{CC} < 36 V; -40 °C < T\_J < 125 °C; unless otherwise specified

| Symbol           | Parameter                                 | Test conditions              | Min.                  | Тур.                  | Max. | Unit |
|------------------|-------------------------------------------|------------------------------|-----------------------|-----------------------|------|------|
| V <sub>COL</sub> | Output source<br>voltage on COL<br>pins   | Output current 0<br>to 7 mA  | V <sub>REG</sub> -0.3 | V <sub>REG</sub> -0.2 |      | V    |
| V <sub>ROW</sub> | Open drain voltage<br>on ROW pins         | Output current 0<br>to 15 mA |                       | 0.2                   | 0.3  | V    |
| F <sub>sw</sub>  | Row refresh<br>frequency with<br>duty=25% |                              |                       | 780                   |      | Hz   |

### Table 11: LED driving array



# 6 Reverse polarity protection

Reverse polarity protection can be implemented on board using two different solutions:

- 1. Placing a resistor (R<sub>GND</sub>) between IC GND pin and load GND
- 2. Placing a diode between IC GND pin and load GND

If option 1 is selected, the minimum resistance value has to be selected according to the following equation:

 $R_{GND} \ge V_{CC} / I_{GND}$ 

where I<sub>GND</sub> is the DC reverse ground pin current and can be found in *Section 4: "Maximum ratings"* of this datasheet.

Power dissipated by  $R_{GND}$  (when  $V_{CC} < 0$ : during reverse polarity situations) is:

 $\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{CC}})^2 / \mathsf{R}_{\mathsf{GND}}$ 

If option 2 is selected, the diode has to be chosen by taking into account VRRM > $|V_{CC}|$  and its power dissipation capability:

 $P_D \ge I_S^*V_F$ 



In normal conditions (no reverse polarity), due to the diode, there is a voltage drop between GND of the device and GND of the system.





This schematic can be used with any type of load.





# 7 Demagnetization energy

# 8 Truth table

| Condition                | Input | Output | SPI<br>status bit  | FAULT | TWARN              | PG   |  |  |  |
|--------------------------|-------|--------|--------------------|-------|--------------------|------|--|--|--|
| Normal apprection        | High  | On     | Reset              | High  | High               | High |  |  |  |
| Normal operation         | Low   | Off    | Reset              | High  | High               | High |  |  |  |
|                          | High  | Off    | Set                | Low   | Х                  | Х    |  |  |  |
| Junction overtemperature | Low   | Off    | Set <sup>(1)</sup> | High  | Х                  | Х    |  |  |  |
|                          | High  | Off    | Set <sup>(1)</sup> | Х     | Low                | Х    |  |  |  |
| Case overtemperature     | Low   | Off    | Set <sup>(1)</sup> | Х     | Low <sup>(1)</sup> | Х    |  |  |  |
| Lindon voltago           | High  | Off    | Reset              | Х     | Х                  | Х    |  |  |  |
| Undervoltage             | Low   | Off    | Reset              | Х     | Х                  | Х    |  |  |  |
| Power Good               | High  | On     | Set <sup>(2)</sup> | High  | High               | Low  |  |  |  |
| Fuwer Good               | Low   | Off    | Set <sup>(2)</sup> | High  | High               | Low  |  |  |  |

#### Table 12: Truth table

### Notes:

 $^{(1)}\mbox{This}$  signal becomes high after the temperature falls below the reset threshold.

<sup>(2)</sup>If fault expires, the reset condition occurs after SPI communication, otherwise it is set again.



# 9 Pin function description

### 9.1 SPI/parallel selection mode (SEL2)

This pin allows the selection of the IC interfacing mode. The SPI interface is selected if SEL2 = H, while the parallel interface is selected if SEL2 = L, according to :

| ······································ |                                        |                                             |     |                               |  |  |  |
|----------------------------------------|----------------------------------------|---------------------------------------------|-----|-------------------------------|--|--|--|
| Pin                                    | SEL2 = H <sup>a</sup><br>SPI operation |                                             | ра  | SEL2 = L<br>arallel operation |  |  |  |
| SDO/IN8                                | SDO                                    | Serial data output                          | IN8 | Input to channel 8            |  |  |  |
| SS /IN7                                | SS                                     | Slave select                                | IN7 | Input to channel 7            |  |  |  |
| CLK/IN6                                | CLK                                    | Serial clock                                | IN6 | Input to channel 6            |  |  |  |
| SDI/IN5                                | SDI                                    | Serial data input                           | IN5 | Input to channel 5            |  |  |  |
| WD/IN4                                 | WD                                     | Watchdog input                              | IN4 | Input to channel 4            |  |  |  |
| OUT_EN/IN3                             | OUT_EN                                 | IC OUTPUT enable / disable                  | IN3 | Input to channel 3            |  |  |  |
| WD_EN/IN2                              | WD_EN                                  | Watchdog enable / disable and timing preset | IN2 | Input to channel 2            |  |  |  |
| SEL1/IN1                               | SEL1                                   | 8/16-bit SPI selection mode                 | IN1 | Input to channel 1            |  |  |  |

| Table 13: Pin function descr | iption |  |
|------------------------------|--------|--|
|------------------------------|--------|--|

### 9.2 Serial data in (SDI)

If SEL2 = H, this pin is the input of the serial control frame. SDI is read on CLK rising edges and, therefore, the microcontroller must change SDI state during the CLK falling edges. After the  $\overline{SS}$  falling edge, the SDI is equal to the most significant bit of the control frame

(Figure 5: "SPI mode diagram").

### 9.3 Serial data out (SDO)

If SEL2 = H, this pin is the output of the serial fault frame. SDO is updated on CLK falling edges and, therefore, the microcontroller must read SDO state during the CLK rising edges.

The SDO pin is tri-stated when SS signal is high and it is equal to the most significant bit

of the fault frame after the SS falling edge (*Figure 5: "SPI mode diagram"*).

### 9.4 Serial data clock (CLK)

If SEL2 = H, the CLK line is the input clock for serial data sampling. On CLK rising edge the SDI input is sampled by the IC and the SDO output is sampled by the host microcontroller. On CLK falling edge, both SDI and SDO lines are updated to the next bit of the frame, from the meet to the lage significant and (see Figure 5. (SDI mode diagram)). When the  $\overline{SO}$ 

the most to the less significant one (see Figure 5: "SPI mode diagram"). When the SS



<sup>&</sup>lt;sup>a</sup> SEL2 has an internal weak pull-down.

signal is high, slave not selected, the microcontroller should drive the CLK low (the settings for the MCU SPI port are CPHA = 0 and CPOL = 0).

### 9.5 Slave select

If SEL2 = H, the slave select ( $\overline{SS}$ ) signal is used to enable the VNI8200XP-32 serial communication shift register; data is flushed-in through the SDI pin and flushed-out from the SDO pin only when the  $\overline{SS}$  pin is low. On the  $\overline{SS}$  pin falling edge the shift register (containing the fault conditions) is frozen, so any change on the power switches status is latched until the next  $\overline{SS}$  falling edge event and the SDO output is enabled. On the  $\overline{SS}$  pin rising edge event the 8/16 bits present on the SPI shift register are evaluated and the outputs are driven according to this frame. If more than 8/16 bits (depending on the SPI settings) are flushed inside only the last 8/16 are evaluated; the others are flushed out from the SDO pin after fault condition bits; in this way a proper communication is possible also in a daisy chain configuration.



### 9.6 8/16-bit selection (SEL1)

If SEL2 = H, SEL1 is used to select between two possible SPI configurations: the 8-bit SPI mode (SEL1 = L) and the 16-bit SPI mode (SEL1 = H). 8/16-bit SPI operation is described below.

# 9.7 Output enable (OUT\_EN)

If SEL2 = H, the OUT\_EN pin provides a fast way to disable all the outputs simultaneously. When the OUT\_EN pin is driven low for at least  $T_{RES}$ , the outputs are disabled while fault conditions in the SPI register are latched. To enable the outputs, the OUT\_EN pin should be raised and the IC should be re-programmed through the SPI interface. As fault conditions are latched inside the IC and SPI interface also works while the OUT\_EN pin is driven low, the SPI can be used to detect if a fault condition occurred before than the reset event.



DocID027849 Rev 3

The device is ready to operate normally after a  $T_{SU}$  period. The OUT\_EN pin is the fastest way to disable all outputs when a fault occurs.





### 9.8 IC warning case temperature detection

The TWARN pin is an active low open drain output. This pin is active if the IC case temperature exceeds  $T_{CSD}$ . According to the PCB thermal design and  $R_{thJC}$  value, this function allows a warning about a PCB overheating condition to be given.

The TWARN bit is also available through SPI. This bit is not latched: the TWARN pin is low only while the case overtemperature condition is active ( $T_C > T_{CSD}$ ) and is released when this condition is removed ( $T_C < T_{CR}$ ).

### 9.9 Fault indication

The FAULT pin is an open drain active low fault indication pin. This pin is activated by one or more of the following conditions:

• Channel overtemperature (OVT)

This pin is activated when at least one of the channels is in junction overtemperature.

Unlike the SPI fault detection bits, this signal is not latched: the FAULT pin is low only when the fault condition is active and is released if the input driving signal is OFF or after the OVT protection condition has been removed. This last event occurs if the channel temperature decreases below the threshold level and the case temperature has not

exceeded  $T_{CSD}$  or is below  $T_{CR}$ . This means that the FAULT pin is low only while the junction overtemperature is active ( $T_J > TTSD$ ) and is released after this condition has been removed ( $T_J < TR$  and TC < TCR).

Parity check fail

When SPI mode is used (SEL2 = H), if a parity check fault of the incoming SPI frame is detected or counted, CLK rising edges are different by a multiple of 8, the  $\overline{FAULT}$  pin is

DocID027849 Rev 3



kept low. When counted CLK rising edges are a multiple of 8 and parity check is valid, the  $\overline{FAULT}$  pin is kept high.

### 9.10 Power Good (PG)

The PG terminal is an open drain, which indicates the status of the supply voltage. When

 $V_{CC}$  supply voltage reaches the  $V_{sth1}$  threshold,  $\overline{PG}$  goes into a high impedance state. It goes into a low impedance state when  $V_{CC}$  falls below the  $V_{sth2}$  threshold.

In 16-bit SPI mode, a  $\overrightarrow{PG}$  bit is also available. This bit is set high when the Power Good diagnostic is active, it is otherwise cleared.



Figure 7: Power Good diagnostic

### 9.11 **Programmable watchdog counter reset (WD)**

If SEL2 = H, the VNI8200XP-32 embeds a watchdog counter that must be erased, with a negative pulse on the WD pin, before it expires. If the WD counter elapses, the VNI8200XP-32 goes into an internal reset state where all the outputs are disabled; to restart normal operation a negative pulse must be applied to the WD pin.

The watchdog enable/disable pin should be connected through an external divider to  $V_{REG}$ . The watchdog time is fixed in the following table:

| V <sub>WD_EN</sub>                                                                              | t <sub>WM</sub> |
|-------------------------------------------------------------------------------------------------|-----------------|
| $0.25 V_{REG} > V_{WD_{EN}}$                                                                    | Disable         |
| $0.25 \text{ V}_{\text{REG}} \le \text{V}_{\text{WD}_{\text{EN}}} < 0.5 \text{ V}_{\text{REG}}$ | 40 ± 25% ms     |
| $0.25 V_{REG} \le V_{WD_{EN}} < 0.75 V_{REG}$                                                   | 80 ± 25% ms     |
| $0.75 V_{\text{REG}} \le V_{\text{WD}_{\text{EN}}} = V_{\text{REG}}$                            | 160 ± 25% ms    |

Table 14: Programmable watchdog time



### VNI8200XP-32





DocID027849 Rev 3

# 10 SPI operation (SEL2 = H)

### 10.1 8-bit SPI mode (SEL1 = L)

If SEL2 = H, the 8-bit SPI mode is based on an 8-bit command frame sent from the microcontroller to the IC; each bit directly drives the corresponding output where LSB drives output 0 and MSB drives output 7. Each bit, set to '1', activates (closes) the corresponding output.

At the same time, the IC transfers the channel fault conditions (OVT) to the microcontroller. These fault conditions are latched at the occurrence and cleared after each communication

(each time the SS signal has a positive transition). Each bit, set to '1', indicates an OVT condition for the corresponding channel.

| MSB |     |     |     |     |     |     | LSB |
|-----|-----|-----|-----|-----|-----|-----|-----|
| IN7 | IN6 | IN5 | IN4 | IN3 | IN2 | IN1 | IN0 |

Table 15: Command 8-bit frame (master-to-slave)

#### Table 16: Fault 8-bit frame (slave-to-master)

| MSB |    |    |    |    |    |    |    |  |  |
|-----|----|----|----|----|----|----|----|--|--|
| F7  | F6 | F5 | F4 | F3 | F2 | F1 | F0 |  |  |

### 10.2 16-bit SPI mode (SEL1 = H)

The 16-bit SPI mode is based on a 16-bit command frame sent from the microcontroller to the IC; the first 8 bits directly drive the output channels (each bit, set to '1', activates the corresponding output), the other 8 bits contain a 4-bit parity check code where the last bit (the inversion of the previous one) is used to detect a communication error condition (providing at least a transition in each frame):

P0 = IN0 +IN1+ IN2 +IN3 +IN4+ IN5+ IN6 +IN7

 $\mathsf{P1} = \mathsf{IN1} + \mathsf{IN3} + \mathsf{IN5} + \mathsf{IN7}$ 

P2 = IN0 + IN2 + IN4 + IN6

nP0 = not P0

Table 17: Command 16-bit frame (master-to-slave)

| MS  | В    |    |     |     |     |     |     |     |  |  |    |    |    | LSB |  |
|-----|------|----|-----|-----|-----|-----|-----|-----|--|--|----|----|----|-----|--|
| IN7 | ' IN | N6 | IN5 | IN4 | IN3 | IN2 | IN1 | IN0 |  |  | P2 | P1 | P0 | nP0 |  |

At the same time, the IC transfers to the microcontroller a 16-bit fault frame where the first 8 bits indicate a channel fault (OVT) condition (each bit, set to '1', indicates an OVT event), the following 4 bits provide general fault condition information. FB\_OK: this bit is related to the DC-DC regulation: at the DC-DC turn-on, this bit is low and becomes high after FB rises above 90% of the nominal  $V_{FB}$  voltage and a correct SPI communication occurred. If the FB voltage falls below 80% of the nominal  $V_{FB}$  voltage, this bit is zero; TWARN (IC warning case temperature), PC (parity check fail, the bit, set to '1', indicates a PC fail or the length is not a multiple of 8) and PG (Power Good, see Section 9.10: "Power Good



### **SPI** operation (SEL2 = H)

Г

#### VNI8200XP-32

(PG)"). The last 4 bits are used as parity check bits and communication error condition (see command 16-bit frame):

P0 = F0+ F1+ F2 + F3 + F4 + F5 + F6 + F7  
P1 = PC+ FB\_OK + F1 + F3 + F5 + F7  
P2 = 
$$\overrightarrow{PG}$$
 +  $\overrightarrow{TWARN}$  + F0 + F2 + F4 + F6

nP0 = not P0

T

| MSB |    |    |    |    |    |    |    |       |       |    |    |    |    |    | LSB |
|-----|----|----|----|----|----|----|----|-------|-------|----|----|----|----|----|-----|
| F7  | F6 | F5 | F4 | F3 | F2 | F1 | F0 | FB_OK | TWARN | PC | PG | P2 | P1 | P0 | nP0 |

Channel indications are latched and cleared after a communication only.



# 11 LED driving array

The LED driving array carries out the status of the output channels (ON or OFF).



The following equation is an indication how to choose the  $R_{\text{ext}}$  resistor value:

 $R_{ext} = (V_{COLmin.}) - (V_{ROWmax.}) - V_{F(LED)} / I_{F(LED)}$ 

where  $I_{F(LED)} \le 7$  mA and (V<sub>COL</sub> min.) and (V<sub>ROW</sub> max.) can be found in *Table 11: "LED driving array"* and V<sub>F(LED)</sub> and I<sub>F(LED)</sub> depend on the electrical characteristics of the LEDs.



# 12 Step-down switching regulator

The IC embeds a high efficiency 100 mA micropower step-down switching regulator. The regulator is protected against short-circuit or overload conditions. Pulse-by-pulse current limit regulation is obtained in normal operation through a current loop control.

A low ESR output capacitor connected to the V<sub>REG</sub> pin helps to limit the regulated voltage ripple; a low ESR (less than 10 m $\Omega$ ) capacitor is preferable. The control loop pin FB allows 3.3 V to be regulated, connecting it directly to V<sub>REG</sub>, or 5 V connecting it through a voltage divider R<sub>I</sub>/R<sub>fbl</sub>. The DC-DC converter can be turned off by connecting the feedback pin to the DCVDD pin. In some applications it is possible to supply a 5 V or 3.3 V voltage externally or, in the case of two or more VNI8200XP-32 inside the same board, it's possible to configure the DC-DC converter on only one device and also supply the other ICs.

if the DC-DC converter is adjusted to provide 3.3 V regulation and the V<sub>DC\_out</sub> is used to power an external load and not the device, a 33 k $\Omega$  resistor has to be connected on V<sub>DC\_out</sub> pin.



# **13** Typical circuits and conventions



Figure 10: Typical circuit for switching regulation V<sub>DC-out</sub> = 3.3 V

57

DocID027849 Rev 3

29/43









Figure 12: SPI directional logic convention



# 14 Thermal management

The power dissipation in the IC is the main factor that sets the safe operating condition of the device in the application. Therefore, it must be taken into account very carefully. Heatsinking can be achieved using copper on the PCB with proper area and thickness. The following image shows the junction-to-ambient thermal impedance values for the PowerSSO-36 package.





For instance, three cases have been considered using a PowerSSO-36 packaged with copper slug soldered on a 1.6 mm thickness FR4 board with dissipating footprint (copper thickness of 70  $\mu$ m):

- single layer PCB with just IC footprint dissipating area
- double layer PCB with footprint dissipating area on the top side and a 2 cm<sup>2</sup> dissipating layer on the bottom side through 15 via holes
- double layer PCB with footprint dissipating area on the top side and an 8 cm<sup>2</sup> dissipating layer on the bottom side through 15 via holes

32/43



### 14.1 Thermal behavior





- 1 Thermal shutdown
- 2 Junction hysteresis
- 3 Restore to idle condition
- 4 Case hysteresis



DocID027849 Rev 3

# 15 Interface timing diagram



DocID027849 Rev 3



# 16 Switching parameter test conditions

Figure 16: dV/dt(ON) and dV/dt(OFF) time diagram test conditions





Figure 17:  $t_{d(ON)}$  and  $t_{d(OFF)}$  time diagram test conditions



# 17 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 17.1 PowerSSO-36 package information







Figure 20: PowerSSO-36 package outline details (section B-B)





### Package information

VNI8200XP-32

| Iomation | Table 19: Pow | verSSO-36 mechanical data | VINI0200AF-52 |  |  |  |  |  |  |
|----------|---------------|---------------------------|---------------|--|--|--|--|--|--|
| Dim      | mm            |                           |               |  |  |  |  |  |  |
| Dim.     | Min.          | Тур.                      | Max.          |  |  |  |  |  |  |
| θ        | 0°            |                           | 8°            |  |  |  |  |  |  |
| θ1       | 5°            |                           | 10°           |  |  |  |  |  |  |
| θ2       | 0°            |                           |               |  |  |  |  |  |  |
| А        | 2.15          |                           | 2.45          |  |  |  |  |  |  |
| A1       | 0.00          |                           | 0.10          |  |  |  |  |  |  |
| A2       | 2.15          |                           | 2.35          |  |  |  |  |  |  |
| b        | 0.18          |                           | 0.32          |  |  |  |  |  |  |
| b1       | 0.13          | 0.25                      | 0.30          |  |  |  |  |  |  |
| с        | 0.23          |                           | 0.32          |  |  |  |  |  |  |
| c1       | 0.20          | 0.20                      | 0.30          |  |  |  |  |  |  |
| D        |               | 10.30 BSC                 |               |  |  |  |  |  |  |
| D1       | 7.00          |                           | 7.40          |  |  |  |  |  |  |
| D2       |               | 3.65                      | 4.200         |  |  |  |  |  |  |
| D3       |               | 4.30                      |               |  |  |  |  |  |  |
| е        |               | 0.50 BSC                  |               |  |  |  |  |  |  |
| E        |               | 10.30 BSC                 |               |  |  |  |  |  |  |
| E1       |               | 7.50 BSC                  |               |  |  |  |  |  |  |
| E2       | 4.20          |                           | 4.60          |  |  |  |  |  |  |
| E3       |               | 2.30                      |               |  |  |  |  |  |  |
| E4       |               | 2.90                      |               |  |  |  |  |  |  |
| G1       |               | 1.20                      |               |  |  |  |  |  |  |
| G2       |               | 1.00                      |               |  |  |  |  |  |  |
| G3       |               | 0.80                      |               |  |  |  |  |  |  |
| h        | 0.30          |                           | 0.40          |  |  |  |  |  |  |
| L        | 0.60          | 0.70                      | 0.85          |  |  |  |  |  |  |
| L1       |               | 1.40 REF                  |               |  |  |  |  |  |  |
| L2       |               | 0.25 BSC                  |               |  |  |  |  |  |  |
| N        |               | 36                        |               |  |  |  |  |  |  |
| R        | 0.30          |                           |               |  |  |  |  |  |  |
| R1       | 0.20          |                           |               |  |  |  |  |  |  |
| S        | 0.25          |                           |               |  |  |  |  |  |  |

DocID027849 Rev 3



# 17.2 Packing information

### Figure 21: PowerSSO-36 tube shipment outline



#### Table 20: PowerSSO-36 tube shipment mechanical data

| Description         | Value |
|---------------------|-------|
| Base quantity       | 49    |
| Bulk quantity       | 1225  |
| Tube lenght (± 0.5) | 532   |
| А                   | 3.5   |
| В                   | 13.8  |
| C (± 0.1)           | 0.6   |



All dimensions are in mm





| Table 21: PowerSSO-36 tape dimension mechanical data |            |       |  |  |  |
|------------------------------------------------------|------------|-------|--|--|--|
| Description                                          | Dimensions | Value |  |  |  |
| Tape width                                           | W          | 24    |  |  |  |
| Tape hole spacing                                    | P0 (± 0.1) | 4     |  |  |  |
| Component spacing                                    | Р          | 12    |  |  |  |
| Hole diameter                                        | D (± 0.05) | 1.55  |  |  |  |
| Hole diameter                                        | D1 (min.)  | 1.5   |  |  |  |
| Hole position                                        | F (± 0.1)  | 11.5  |  |  |  |
| Compartment depth                                    | K (max.)   | 2.85  |  |  |  |
| Hole spacing                                         | P1 (± 0.1) | 2     |  |  |  |



According to the Electronic Industries Association (EIA) standard 481 rev. A, Feb 1986



### Package information





| Description   | Value |
|---------------|-------|
| Base quantity | 1000  |
| Bulk quantity | 1000  |
| A max.        | 330   |
| B min.        | 1.5   |
| C (± 0.2)     | 13    |
| F             | 20.2  |
| G (2 ± 0)     | 24.4  |
| N min.        | 100   |
| T min.        | 30.4  |



#### **Revision history** 18

| Table 23: Do | ocument revision histo | ry |
|--------------|------------------------|----|
|              |                        |    |

| Date        | Revision | Changes                                                                                                                                                       |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 08-May-2015 | 1        | Initial release.                                                                                                                                              |
| 09-Jun-2015 | 2        | Updated $V_{CC}$ supply current parameter in table 5 and updated $V_{PGH1}$ , $V_{PGH2}$ , $V_{USD}$ , $I_{PEAK}$ , $I_{LIM}$ and Hyst parameters in table 9. |
| 24-Aug-2015 | 3        | Updated programmable watchdog time table.<br>Datasheet status promoted from preliminary data to<br>production data.                                           |



#### VNI8200XP-32

#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

