## **General Description** The AOZ8904CIL is a transient voltage suppressor array designed to protect high speed data lines from Electro Static Discharge (ESD) and lightning. This device incorporates eight surge rated, low capacitance steering diodes and a Transient Voltage Suppressor (TVS) in a single package. During transient conditions, the steering diodes direct the transient to either the positive side of the power supply line or to ground. They may be used to meet the ESD immunity requirements of IEC 61000-4-2, Level 4 (±15kV air, ±8kV contact discharge). The AOZ8904CIL comes in a Halogen Free and RoHS compliant SOT-23 and SC-70 packages. It is rated over a -40°C to +85°C ambient temperature range. #### **Features** - ESD protection for high-speed data lines: - Exceeds: IEC 61000-4-2 (ESD) ±24kV (air), ±24kV (contact) - IEC 61000-4-5 (Lightning) 4A (8/20µs) - Human Body Model (HBM) ±24kV - · Small package saves board space - · Low insertion loss - · Protects four I/O lines - · Low clamping voltage - · Low operating voltage: 5.0V ## **Applications** - USB 2.0 Power and Data Line Protection - · Video Graphics Cards - Monitors and Flat Panel Displays - Digital Video Interface (DVI) # Typical Application Figure 1. 2 USB High Speed Ports ## **Ordering Information** | Part Number | Ambient Temperature Range | Package | Environmental | |-------------|---------------------------|----------|----------------| | AOZ8904CIL | -40°C to +85°C | SOT-23-6 | RoHS Compliant | | AOZ8904HIL | -40 6 10 +65 6 | SC-70-6 | Green Product | AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information. # **Pin Configuration** ## **Absolute Maximum Ratings** Exceeding the Absolute Maximum ratings may damage the device. | Parameter | Rating | | | |----------------------------------------------------------------|-----------------|--|--| | VP – VN | 6V | | | | Peak Pulse Current (I <sub>PP</sub> ), t <sub>P</sub> = 8/20μs | 4A | | | | Peak Power Dissipation (8 x 20µs@ 25°C) | 50W | | | | Storage Temperature (T <sub>S</sub> ) | -65°C to +150°C | | | | ESD Rating per IEC61000-4-2, contact <sup>(1)</sup> | ±24kV | | | | ESD Rating per IEC61000-4-2, air <sup>(2)</sup> | ±24kV | | | | ESD Rating per Human Body Model <sup>(2)</sup> | ±24kV | | | | Junction Temperature (T <sub>J</sub> ) | -40°C to +125°C | | | #### Notes: - 1. IEC 61000-4-2 discharge with C $_{Discharge}$ = 150pF, $R_{Discharge}$ = $330\Omega.$ - 2. Human Body Discharge per MIL-STD-883, Method 3015 $C_{Discharge}$ = 100pF, $R_{Discharge}$ = 1.5k $\Omega$ . Rev. 3.1 September 2021 **www.aosmd.com** Page 2 of 7 ## **Electrical Characteristics** T<sub>A</sub> = 25°C unless otherwise specified | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------|------|----------------|------|--------| | V <sub>RWM</sub> | Reverse Working Voltage | Between pin 5 and 2 <sup>(4)</sup> | | | 5.5 | V | | V <sub>BR</sub> | Reverse Breakdown Voltage | I <sub>T</sub> = 1mA, between pins 5 and 2 <sup>(5)</sup> | 6.6 | | | V | | I <sub>R</sub> | Reverse Leakage Current | V <sub>RWM</sub> = 5V, between pins 5 and 2 | | | 1 | μA | | V <sub>F</sub> | Diode Forward Voltage | I <sub>f</sub> = 15mA | 0.7 | 0.85 | 0.95 | V | | V <sub>CL</sub> | Channel Clamp Voltage Positive Transients Negative Transient | I <sub>PP</sub> = 1A, tp = 100ns, any I/O pin to<br>Ground <sup>(3)(6)(8)</sup> | | 11.00<br>-2.00 | | V<br>V | | | Channel Clamp Voltage Positive Transients Negative Transient | IPP = 5A, tp = 100ns, any I/O pin to Ground <sup>(3)(6)(8)</sup> | | 14.00<br>-3.50 | | V<br>V | | | Channel Clamp Voltage Positive Transients Negative Transient | IPP = 12A, tp = 100ns, any I/O pin to Ground <sup>(3)(6)(8)</sup> | | 18.00<br>-5.00 | | V<br>V | | C <sub>j</sub> | Junction Capacitance | $V_R = 0V$ , $f = 1Mhz$ , any I/O pin to Ground <sup>(3)(7)</sup> | | 1.25 | 1.3 | pF | | ΔC <sub>j</sub> | Channel Input Capacitance<br>Matching | V <sub>R</sub> = 0V, f = 1Mhz, between I/O pins <sup>(3)(7)</sup> | | | 0.03 | pF | #### Notes: - 3. These specifications are guaranteed by design. - $4. \ The \ working \ peak \ reverse \ voltage, \ V_{RWM}, \ should \ be \ equal \ to \ or \ greater \ than \ the \ DC \ or \ continuous \ peak \ operating \ voltage \ level.$ - 5. $V_{BR}$ is measured at the pulse test current $I_{T}$ . - 6. Measurements performed with no external capacitor on $V_P$ (Pin 5 floating). - 7. Measurements performed with $V_P$ biased to 3.3 Volts (Pin 5 @ 3.3V). - 8. Measurements performed using a 100 nSec Transmission Line Pulse (TLP) system. Rev. 3.1 September 2021 **www.aosmd.com** Page 3 of 7 # **Typical Performance Characteristics** Rev. 3.1 September 2021 **www.aosmd.com** Page 4 of 7 ## **Application Information** The AOZ8904CIL TVS is design to protect four data lines from fast damaging transient over-voltage by clamping it to a reference. When the transient on a protected data line exceed the reference voltage the steering diode is forward bias thus, conducting the harmful ESD transient away from the sensitive circuitry under protection. ### **PCB Layout Guidelines** Printed circuit board layout is the key to achieving the highest level of surge immunity on power and data lines. The location of the protection devices on the PCB is the simplest and most important design rule to follow. The AOZ8904CIL devices should be located as close as possible to the noise source. The placement of the AOZ8904CIL devices should be used on all data and power lines that enter or exit the PCB at the I/O connector. In most systems, surge pulses occur on data and power lines that enter the PCB through the I/O connector. Placing the AOZ8904CIL devices as close as possible to the noise source ensures that a surge voltage will be clamped before the pulse can be coupled into adjacent PCB traces. In addition, the PCB should use the shortest possible traces. A short trace length equates to low impedance, which ensures that the surge energy will be dissipated by the AOZ8904CIL device. Long signal traces will act as antennas to receive energy from fields that are produced by the ESD pulse. By keeping line lengths as short as possible, the efficiency of the line to act as an antenna for ESD related fields is reduced. Minimize interconnecting line lengths by placing devices with the most interconnect as close together as possible. The protection circuits should shunt the surge voltage to either the reference or chassis ground. Shunting the surge voltage directly to the IC's signal ground can cause ground bounce. The clamping performance of TVS diodes on a single ground PCB can be improved by minimizing the impedance with relatively short and wide ground traces. The PCB layout and IC package parasitic inductances can cause significant overshoot to the TVS's clamping voltage. The inductance of the PCB can be reduced by using short trace lengths and multiple layers with separate ground and power planes. One effective method to minimize loop problems is to incorporate a ground plane in the PCB design. The AOZ8904CIL ultra-low capacitance TVS is designed to protect four high speed data transmission lines from transient over-voltages by clamping them to a fixed reference. The low inductance and construction minimizes voltage overshoot during high current surges. When the voltage on the protected line exceeds the reference voltage the internal steering diodes are forward biased, conducting the transient current away from the sensitive circuitry. Good circuit board layout is critical for the suppression of ESD induced transients. The following guidelines are recommended: - 1. Place the TVS near the IO terminals or connectors to restrict transient coupling. - 2. Fill unused portions of the PCB with ground plane. - 3. Minimize the path length between the TVS and the protected line. - 4. Minimize all conductive loops including power and ground loops. - 5. The ESD transient return path to ground should be kept as short as possible. - 6. Never run critical signals near board edges. - 7. Use ground planes whenever possible. - 8. Avoid running critical signal traces (clocks, resets, etc.) near PCB edges. - 9. Separate chassis ground traces from components and signal traces by at least 4mm. - 10. Keep the chassis ground trace length-to-width ratio <5:1 to minimize inductance. - 11. Protect all external connections with TVS diodes. Rev. 3.1 September 2021 **www.aosmd.com** Page 5 of 7 **IEEE1394 Port Connection** ### **LEGAL DISCLAIMER** Applications or uses as critical components in life support devices or systems are not authorized. Alpha and Omega Semiconductor does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations. AOS' products are provided subject to AOS' terms and conditions of sale which are set forth at: http://www.aosmd.com/terms\_and\_conditions\_of\_sale #### LIFE SUPPORT POLICY ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS. #### As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Rev. 3.1 September 2021 **www.aosmd.com** Page 7 of 7