# 4-/6-Channel Digital Potentiometers Data Sheet AD5204/AD5206 #### **FEATURES** 256 positions Multiple independently programmable channels AD5204—4-channel AD5206—6-channel **Potentiometer replacement** Terminal resistance of 10 k $\Omega$ , 50 k $\Omega$ , 100 k $\Omega$ 3-wire SPI-compatible serial data input +2.7 V to +5.5 V single-supply operation; ±2.7 V dual-supply operation Power-on midscale preset #### **APPLICATIONS** Mechanical potentiometer replacement Instrumentation: gain, offset adjustment Programmable voltage-to-current conversion Programmable filters, delays, time constants Line impedance matching #### **GENERAL DESCRIPTION** The AD5204/AD5206 provide 4-/6-channel, 256-position digitally controlled variable resistor (VR) devices. These devices perform the same electronic adjustment function as a potentiometer or variable resistor. Each channel of the AD5204/ AD5206 contains a fixed resistor with a wiper contact that taps the fixed resistor value at a point determined by a digital code loaded into the SPI-compatible serial-input register. The resistance between the wiper and either endpoint of the fixed resistor varies linearly with respect to the digital code transferred into the VR latch. The variable resistor offers a completely programmable value of resistance between the A terminal and the wiper or the B terminal and the wiper. The fixed A-to-B terminal resistance of $10~\rm k\Omega$ , $50~\rm k\Omega$ , or $100~\rm k\Omega$ has a nominal temperature coefficient of $700~\rm ppm/^{o}C$ . Each VR has its own VR latch that holds its programmed resistance value. These VR latches are updated from an internal serial-to-parallel shift register that is loaded from a standard 3-wire serial-input digital interface. Eleven data bits make up the data-word clocked into the serial input register. The first three bits are decoded to determine which VR latch is loaded with the last eight bits of the data-word when the $\overline{CS}$ strobe is returned to logic high. A serial data output pin at the opposite end of the serial register (AD5204 only) allows simple daisy chaining in multiple VR applications without requiring additional external decoding logic. #### **FUNCTIONAL BLOCK DIAGRAMS** Figure 1. Figure 2. An optional reset $(\overline{PR})$ pin forces all the AD5204 wipers to the midscale position by loading 0x80 into the VR latch. The AD5204/AD5206 are available in the 24-lead surface-mount SOIC, TSSOP, and PDIP packages. The AD5204 is also available in a 32-lead, 5 mm $\times$ 5 mm LFCSP package. All parts are guaranteed to operate over the extended industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. For additional single-, dual-, and quadchannel devices, see the AD8400/AD8402/AD8403 data sheets. | TΔ | RI | F | NF | CO | N <sub>1</sub> | [FN | 211 | |----|----|----|----|----|----------------|-----|-----| | ın | UL | .L | UI | UU | 11 1 | | เเง | | Features1 | Typical Performance Characteristics | 10 | |----------------------------------------------------|--------------------------------------------|-----------| | Applications | Operation | 12 | | General Description1 | Programming the Variable Resistor | 13 | | Functional Block Diagrams | Rheostat Operation | 13 | | Revision History | Programming the Potentiometer Divider | 14 | | Specifications | Voltage Output Operation | 14 | | Electrical Characteristics | Digital Interfacing | 15 | | Timing Diagrams5 | Test Circuits | 16 | | Absolute Maximum Ratings 6 | Outline Dimensions | 17 | | ESD Caution6 | Ordering Guide | 18 | | Pin Configurations and Function Descriptions | • | | | | | | | REVISION HISTORY | | | | 9/2020—Rev. D to Rev. E | 5/2009—Rev. A to Rev. B | | | Changed CP-32-3 to CP-32-13Throughout | Changes to Table 1 | 3 | | Changes to Figure 78 | Changes to Absolute Maximum Ratings | 6 | | Updated Outline Dimensions | Changes to Figure 7 | 88 | | Changes to Ordering Guide | Changes to Table 4 | 3 | | 6/2015—Rev. C to Rev. D | 11/2007—Rev. 0 to Rev. A | | | Updated Outline Dimensions | Updated Format | Universal | | Changes to Ordering Guide | Added 32-Lead LFCSP Package | | | Shariges to Ordering Garden | Changed R <sub>BA</sub> to R <sub>AB</sub> | | | 7/2010—Rev. B to Rev. C | Changes to Absolute Maximum Ratings | | | Changes to Digital Input and Output Voltage to GND | Changes to Operation Section | | | Parameter, Table 2 | Updated Outline Dimensions | | | Changes to Ordering Guide | Changes to Ordering Guide | | | Change to Cracking Guide | Changes to Cracing Galaciminini | 10 | 9/1999—Revision 0: Initial Version # **SPECIFICATIONS** ### **ELECTRICAL CHARACTERISTICS** $V_{\text{DD}} = 5 \text{ V} \pm 10\% \text{ or } 3 \text{ V} \pm 10\%, V_{\text{SS}} = 0 \text{ V}, V_{\text{A}} = V_{\text{DD}}, V_{\text{B}} = 0 \text{ V}, -40 ^{\circ}\text{C} < T_{\text{A}} < +85 ^{\circ}\text{C}, unless \text{ otherwise noted.}$ Table 1. | Parameter | Symbol | Test Conditions/Comments | Min | Typ <sup>1</sup> | Max | Unit | |------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------|---------|------------------|----------|--------| | DC CHARACTERISTICS RHEOSTAT MODE <sup>2</sup> | | | | | | | | Resistor Differential NL <sup>3</sup> | R-DNL | $R_{WB}$ , $V_A$ = no connect | -1 | ±0.25 | +1 | LSB | | Resistor Nonlinearity Error <sup>3</sup> | R-INL | $R_{WB}$ , $V_A$ = no connect | -2 | ±0.5 | +2 | LSB | | Nominal Resistor Tolerance <sup>4</sup> | $\Delta R_{AB}$ | T <sub>A</sub> = 25°C | -30 | | +30 | % | | Resistance Temperature Coefficient | $\Delta R_{AB}/\Delta T$ | $V_{AB} = V_{DD}$ , wiper = no connect | | 700 | | ppm/°C | | Nominal Resistance Match | ΔR/R <sub>AB</sub> | Channel 1 to Channel 2, Channel 3, and Channel 4, or to Channel 5 and Channel 6; $V_{AB} = V_{DD}$ | | 0.25 | 1.5 | % | | Wiper Resistance | Rw | $I_W = 1 \text{ V/R}, V_{DD} = 5 \text{ V}$ | | 50 | 100 | Ω | | DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE <sup>2</sup> | | | | | | | | Resolution | N | | 8 | | | Bits | | Differential Nonlinearity <sup>5</sup> | DNL | | -1 | ±0.25 | +1 | LSB | | Integral Nonlinearity⁵ | INL | | -2 | ±0.5 | +2 | LSB | | Voltage Divider Temperature Coefficient | $\Delta V_W/\Delta T$ | Code = 0x40 | | 15 | | ppm/°C | | Full-Scale Error | V <sub>WFSE</sub> | Code = 0x7F | -2 | -1 | 0 | LSB | | Zero-Scale Error | V <sub>WZSE</sub> | Code = 0x00 | 0 | 1 | 2 | LSB | | RESISTOR TERMINALS | | | | | | | | Voltage Range <sup>6</sup> | $V_A$ , $V_B$ , $V_W$ | | Vss | | $V_{DD}$ | V | | Capacitance <sup>7</sup> Ax, Bx | C <sub>A</sub> , C <sub>B</sub> | f = 1 MHz, measured to GND, code = 0x40 | | 45 | | pF | | Capacitance <sup>7</sup> Wx | Cw | f = 1 MHz, measured to GND, code = 0x40 | | 60 | | pF | | Shutdown Current <sup>8</sup> | I <sub>A_SD</sub> | | | 0.01 | 5 | μΑ | | Common-Mode Leakage | I <sub>CM</sub> | $V_A = V_B = V_W = 0$ , $V_{DD} = +2.7 \text{ V}$ , $V_{SS} = -2.5 \text{ V}$ | | 1 | | nA | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 5 \text{ V/3 V}$ | 2.4/2.1 | | | V | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = 5 \text{ V/3 V}$ | | | 0.8/0.6 | V | | Output Logic High | V <sub>OH</sub> | $R_{PULL-UP} = 1 \text{ k}\Omega \text{ to 5 V}$ | 4.9 | | | V | | Output Logic Low | V <sub>OL</sub> | $I_{OL} = 1.6 \text{ mA}, V_{LOGIC} = 5 \text{ V}$ | | | 0.4 | V | | Input Current | I <sub>IL</sub> | $V_{IN} = 0 \text{ V or } 5 \text{ V}$ | | | ±1 | μΑ | | Input Capacitance <sup>7</sup> | C <sub>IL</sub> | | | 5 | | pF | | POWER SUPPLIES | | | | | | | | Power Single-Supply Range | V <sub>DD</sub> range | $V_{SS} = 0 V$ | 2.7 | | 5.5 | V | | Power Dual-Supply Range | V <sub>DD</sub> /V <sub>SS</sub> range | | ±2.3 | | ±2.7 | V | | Positive Supply Current | I <sub>DD</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$ | | 12 | 60 | μΑ | | Negative Supply Current | Iss | $V_{SS} = -2.5 \text{ V}, V_{DD} = +2.7 \text{ V}$ | | 12 | 60 | μΑ | | Power Dissipation <sup>9</sup> | P <sub>DISS</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$ | | | 0.3 | mW | | Power Supply Sensitivity | PSS | $\Delta V_{DD} = 5 \text{ V} \pm 10\%$ | | 0.0002 | 0.005 | %/% | | DYNAMIC CHARACTERISTICS <sup>7, 10</sup> | | | | | | | | Bandwidth –3 dB | BW_10K | $R_{AB} = 10 \text{ k}\Omega$ | | 721 | | kHz | | | BW_50K | $R_{AB} = 50 \text{ k}\Omega$ | | 137 | | kHz | | | BW_100K | $R_{AB} = 100 \text{ k}\Omega$ | | 69 | | kHz | | Total Harmonic Distortion | THDw | $V_A = 1.414 \text{ V rms}, V_B = 0 \text{ V dc}, f = 1 \text{ kHz}$ | | 0.004 | | % | | VW Settling Time (10 k $\Omega$ /50 k $\Omega$ /100 k $\Omega$ ) | ts | $V_A = 5 \text{ V}, V_B = 0 \text{ V}, \pm 1 \text{ LSB error band}$ | | 2/9/18 | | μs | | Resistor Noise Voltage | e <sub>N_wB</sub> | $R_{WB} = 5 \text{ k}\Omega, f = 1 \text{ kHz}, \overline{PR} = 0$ | | 9 | | nV/√Hz | | Parameter | Symbol | Test Conditions/Comments | Min | Typ <sup>1</sup> | Max | Unit | |--------------------------------------------|-----------------------------------|---------------------------------------------------|-----|------------------|-----|------| | INTERFACE TIMING CHARACTERISTICS7,11,12 | | | | | | | | Input Clock Pulse Width | t <sub>CH</sub> , t <sub>CL</sub> | Clock level high or low | 20 | | | ns | | Data Setup Time | t <sub>DS</sub> | | 5 | | | ns | | Data Hold Time | t <sub>DH</sub> | | 5 | | | ns | | CLK-to-SDO Propagation Delay <sup>13</sup> | t <sub>PD</sub> | $R_L = 2 \text{ k}\Omega$ , $C_L < 20 \text{ pF}$ | 1 | | 150 | ns | | CS Setup Time | t <sub>CSS</sub> | | 15 | | | ns | | CS High Pulse Width | t <sub>CSW</sub> | | 40 | | | ns | | Reset Pulse Width | t <sub>RS</sub> | | 90 | | | ns | | CLK Fall to CS Fall Setup | t <sub>CSH0</sub> | | 0 | | | ns | | CLK Fall to $\overline{CS}$ Rise Hold Time | t <sub>CSH1</sub> | | 0 | | | ns | | CS Rise to Clock Rise Setup | t <sub>CS1</sub> | | 10 | | | ns | $<sup>^{1}</sup>$ Typicals represent average readings at 25°C and $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>2</sup> Applies to all VRs. <sup>&</sup>lt;sup>3</sup> Resistor position nonlinearity error (R-INL) is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from the ideal position between successive tap positions. Parts are guaranteed monotonic. See the test circuit in Figure 28. $I_W = V_{DD}/R$ for both $V_{DD} = 3 \text{ V}$ and $V_{DD} = 5 \text{ V}$ . $<sup>^{4}</sup>$ V<sub>AB</sub> = V<sub>DD</sub>, wiper (V<sub>W</sub>) = no connect. <sup>&</sup>lt;sup>5</sup> INL and DNL are measured at $V_W$ with the RDAC configured as a potentiometer divider similar to a voltage output DAC. $V_A = V_{DD}$ and $V_B = 0$ V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic at operating conditions. See the test circuit in Figure 27. <sup>&</sup>lt;sup>6</sup> Resistor Terminal A, Terminal B, and Wiper W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>7</sup> Guaranteed by design and not subject to production test. $<sup>^{\</sup>rm 8}$ Measured at the Ax terminals. All Ax terminals are open circuited in shutdown mode. $<sup>^{9}</sup>$ P<sub>DISS</sub> is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation. <sup>&</sup>lt;sup>10</sup> All dynamic characteristics use $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>11</sup> Applies to all parts. <sup>&</sup>lt;sup>12</sup> See the timing diagrams (Figure 3 to Figure 5) for the location of the measured values. All input control voltages are specified with $t_R = t_F = 2.5$ ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V. Switching characteristics are measured using both $V_{DD} = 3$ V and $V_{DD} = 5$ V. <sup>&</sup>lt;sup>13</sup> The propagation delay depends on the values of V<sub>DD</sub>, R<sub>L</sub>, and C<sub>L</sub> (see the Operation section). # **TIMING DIAGRAMS** Figure 3. Timing Diagram Figure 4. Detailed Timing Diagram Figure 5. AD5204 Preset Timing Diagram # **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 2. | 1 able 2. | | | | | | | |--------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|--|--|--| | Parameter | Rating | | | | | | | V <sub>DD</sub> to GND | −0.3 V to +7 V | | | | | | | $V_{SS}$ to GND | 0 V to −7 V | | | | | | | $V_{DD}$ to $V_{SS}$ | 7 V | | | | | | | $V_A$ , $V_B$ , $V_W$ to GND | $V_{SS}$ , $V_{DD}$ | | | | | | | I <sub>A</sub> , I <sub>B</sub> , I <sub>W</sub> | | | | | | | | Pulsed <sup>1</sup> | ±20 mA | | | | | | | Continuous | | | | | | | | 10 k $\Omega$ End-to-End Resistance | ±11 mA | | | | | | | 50 k $\Omega$ and 100 k $\Omega$ End-to-End Resistance | ±2.5 mA | | | | | | | Digital Input and Output Voltage to GND | $-0.3 \text{ V to } (V_{DD} + 0.3 \text{ V}) \text{ or } 7 \text{ V}$<br>(whichever is less) | | | | | | | | ` | | | | | | | Operating Temperature Range | −40°C to +85°C | | | | | | | Maximum Junction Temperature<br>(T <sub>J</sub> max) | 150°C | | | | | | | Storage Temperature | −65°C to +150°C | | | | | | | Reflow Soldering | | | | | | | | Peak Temperature | 260°C | | | | | | | Time at Peak Temperature | 20 sec to 40 sec | | | | | | | Package Power Dissipation | $(T_J \max - T_A)/\theta_{JA}$ | | | | | | | Thermal Resistance, $\theta_{JA}^2$ | | | | | | | | PDIP (N-24-1) | 63°C/W | | | | | | | SOIC (RW-24) | 52°C/W | | | | | | | TSSOP (RU-24) | 50°C/W | | | | | | | LFCSP (CP-32-13) | 32.5°C/W | | | | | | <sup>&</sup>lt;sup>1</sup> Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>2</sup> Thermal resistance (JEDEC 4-layer (2S2P) board). Paddle soldered to board. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 6. AD5204 SOIC/TSSOP Pin Configuration Table 3. AD5204 SOIC/TSSOP Pin Function Descriptions | Pin No. | Name | Description | |----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 12 | NC | Not Connected. | | 3 | GND | Ground. | | 4 | CS | Chip Select Input (Active Low). When $\overline{\text{CS}}$ returns high, data in the serial input register is decoded based on the address bits, and then it is loaded into the target RDAC latch. | | 5 | PR | Preset to Midscale (Active Low). This pin sets the RDAC registers to 0x80. | | 6 | $V_{DD}$ | Positive Power Supply. This pin is specified for operation at both 3 V and 5 V. It is the sum of $ V_{DD} + V_{SS} < 5.5$ V. | | 7 | SHDN | Terminal A Open-Circuit Shutdown (Active Low Input). This pin controls VR 1 through VR 4. | | 8 | SDI | Serial Data Input. Data is input MSB first. | | 9 | CLK | Serial Clock Input. This pin is positive edge triggered. | | 10 | SDO | Serial Data Output. This pin is an open-drain transistor and requires a pull-up resistor. | | 11 | $V_{SS}$ | Negative Power Supply. This pin is specified for operation at both 0 V and $-2.7$ V. It is the sum of $ V_{DD} + V_{SS} < 5.5$ V. | | 13 | В3 | Terminal B RDAC 3. | | 14 | W3 | Wiper RDAC 3. Address = $010_2$ . | | 15 | A3 | Terminal A RDAC 3. | | 16 | B1 | Terminal B RDAC 1. | | 17 | W1 | Wiper RDAC 1. Address = 000 <sub>2</sub> . | | 18 | A1 | Terminal A RDAC 1. | | 19 | A2 | Terminal A RDAC 2. | | 20 | W2 | Wiper RDAC 2. Address = 001 <sub>2</sub> . | | 21 | B2 | Terminal B RDAC 2. | | 22 | A4 | Terminal A RDAC 4. | | 23 | W4 | Wiper RDAC 4. Address = 011 <sub>2</sub> . | | 24 | B4 | Terminal B RDAC 4. | Figure 7. AD5204 LFCSP Pin Configuration Table 4. AD5204 LFCSP Pin Function Descriptions | Pin No. | Name | Description | |-----------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Vss | Negative Power Supply. This pin is specified for operation at both 0 V and $-2.7$ V. It is the sum of $ V_{DD} + V_{SS} < 5.5$ V. | | 2 to 5, 9,<br>16, 17,<br>21 to 24 | NC | Not Connected. | | 6 | В3 | Terminal B RDAC 3. | | 7 | W3 | Wiper RDAC 3. Address = 010 <sub>2</sub> . | | 8 | A3 | Terminal A RDAC 3. | | 10 | B1 | Terminal B RDAC 1. | | 11 | W1 | Wiper RDAC 1. Address = 000 <sub>2</sub> . | | 12 | A1 | Terminal A RDAC 1. | | 13 | A2 | Terminal A RDAC 2. | | 14 | W2 | Wiper RDAC 2. Address = 001 <sub>2</sub> . | | 15 | B2 | Terminal B RDAC 2. | | 18 | A4 | Terminal A RDAC 4. | | 19 | W4 | Wiper RDAC 4. Address = 011 <sub>2</sub> . | | 20 | B4 | Terminal B RDAC 4. | | 25 | GND | Ground. | | 26 | CS | Chip Select Input (Active Low). When CS returns high, data in the serial input register is decoded based on the address bits, and then it is loaded into the target RDAC latch. | | 27 | PR | Preset to Midscale (Active Low). This pin sets the RDAC registers to 0x80. | | 28 | $V_{DD}$ | Positive Power Supply. This pin is specified for operation at both 3 V and 5 V. It is the sum of $ V_{DD} + V_{SS} < 5.5$ V. | | 29 | SHDN | Terminal A Open-Circuit Shutdown (Active Low Input). This pin controls VR 1 through VR 4. | | 30 | SDI | Serial Data Input. Data is input MSB first. | | 31 | CLK | Serial Clock Input. This pin is positive edge triggered. | | 32 | SDO | Serial Data Output. This pin is an open-drain transistor and requires a pull-up resistor. | Figure 8. AD5206 SOIC/TSSOP/PDIP Pin Configuration **Table 5. AD5206 Pin Function Descriptions** | Pin No. | Name | Description | |---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | A6 | Terminal A RDAC 6. | | 2 | W6 | Wiper RDAC 6. Address = $101_2$ . | | 3 | B6 | Terminal B RDAC 6. | | 4 | GND | Ground. | | 5 | <u>cs</u> | Chip Select Input (Active Low). When $\overline{\text{CS}}$ returns high, data in the serial input register is decoded based on the address bits, and then it is loaded into the target RDAC latch. | | 6 | $V_{DD}$ | Positive Power Supply. This pin is specified for operation at both 3 V and 5 V. It is the sum of $ V_{DD} + V_{SS} < 5.5$ V. | | 7 | SDI | Serial Data Input. Data is input MSB first. | | 8 | CLK | Serial Clock Input. This pin is positive edge triggered. | | 9 | $V_{SS}$ | Negative Power Supply. This pin is specified for operation at both 0 V and $-2.7$ V. It is the sum of $ V_{DD} + V_{SS} < 5.5$ V. | | 10 | B5 | Terminal B RDAC 5. | | 11 | W5 | Wiper RDAC 5. Address = $100_2$ . | | 12 | A5 | Terminal A RDAC 5. | | 13 | В3 | Terminal B RDAC 3. | | 14 | W3 | Wiper RDAC 3. Address = $010_2$ . | | 15 | A3 | Terminal A RDAC 3. | | 16 | B1 | Terminal B RDAC 1. | | 17 | W1 | Wiper RDAC 1. Address = $000_2$ . | | 18 | A1 | Terminal A RDAC 1. | | 19 | A2 | Terminal A RDAC 2. | | 20 | W2 | Wiper RDAC 2. Address = $001_2$ . | | 21 | B2 | Terminal B RDAC 2. | | 22 | A4 | Terminal A RDAC 4. | | 23 | W4 | Wiper RDAC 4. Address = 011 <sub>2</sub> . | | 24 | B4 | Terminal B RDAC 4. | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 9. Incremental On Resistance of the Wiper vs. Voltage Figure 10. Gain Flatness vs. Frequency Figure 11. –3 dB Bandwidth vs. Terminal Resistance, 2.7 V Single-Supply Operation Figure 12. –3 dB Bandwidth vs. Terminal Resistance, ±2.7 V Dual-Supply Operation Figure 13. Bandwidth vs. Code, $10 \, k\Omega$ Version Figure 14. Bandwidth vs. Code, $50 \text{ k}\Omega$ Version Figure 15. Bandwidth vs. Code, $100 \text{ k}\Omega$ Version Figure 16. Digital Input Trip Point vs. Supply Voltage Figure 17. Supply Current vs. Input Logic Voltage Figure 18. Supply Current vs. Clock Frequency Figure 19. Power Supply Rejection vs. Frequency Figure 20. Total Harmonic Distortion Plus Noise vs. Frequency ### **OPERATION** The AD5204 provides a 4-channel, 256-position digitally controlled VR device, and the AD5206 provides a 6-channel, 256-position digitally controlled VR device. Changing the programmed VR settings is accomplished by clocking an 11-bit serial data-word into the SDI pin. The format of this data-word is three address bits, MSB first, followed by eight data bits, MSB first. Table 6 provides the serial register data-word format. **Table 6. Serial Data-Word Format** | Address | | | | | | Da | ta | | | | |-----------------|----|----------------|----------------|----|----|----|----|----|----|-----| | B10 | В9 | B8 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | BO | | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | MSB | | LSB | MSB | | | | | | | LSB | | 2 <sup>10</sup> | | 2 <sup>8</sup> | 2 <sup>7</sup> | | | | | | | 2º | See Table 10 for the AD5204/AD5206 address assignments to decode the location of the VR latch receiving the serial register data in Bit B7 through Bit B0. The VR outputs can be changed one at a time in random sequence. The AD5204 presets to midscale by asserting the $\overline{PR}$ pin, simplifying fault condition recovery at power up. Both parts have an internal power-on preset that places the wiper in a preset midscale condition at power on. In addition, the AD5204 contains a power shutdown pin $(\overline{SHDN})$ that places the RDAC in a zero power consumption state, where terminals Ax are open circuited and wipers Wx are connected to terminals Bx, resulting in only leakage currents being consumed in the VR structure. In shutdown mode, the VR latch settings are maintained so that the VR settings return to their previous resistance values when the device is returned to operational mode from power shutdown. Figure 21. AD5204/AD5206 Equivalent RDAC Circuit # PROGRAMMING THE VARIABLE RESISTOR RHEOSTAT OPERATION The nominal resistance of the RDAC between Terminal A and Terminal B is available with values of $10 \text{ k}\Omega$ , $50 \text{ k}\Omega$ , and $100 \text{ k}\Omega$ . The last digits of the part number determine the nominal resistance value; for example, $10 \text{ k}\Omega = 10 \text{ and } 100 \text{ k}\Omega = 100.$ The nominal resistance (RAB) of the VR has 256 contact points accessed by the wiper terminal, plus Terminal B contact. The 8-bit data-word in the RDAC latch is decoded to select one of the 256 possible settings. The first connection of the wiper starts at Terminal B for the 0x00 data. This Terminal B connection has a wiper contact resistance of 45 $\Omega$ . The second connection (for a $10 \text{ k}\Omega$ part) is the first tap point, located at 84 $\Omega$ [= R<sub>AB</sub> (nominal resistance)/256 + $R_W$ = 84 $\Omega$ + 45 $\Omega$ ] for the 0x01 data. The third connection is the next tap point, representing 78 + 45 =123 $\Omega$ for the 0x02 data. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10,006 $\Omega$ . The wiper does not directly connect to Terminal A. See Figure 21 for a simplified diagram of the equivalent RDAC circuit. The general transfer equation determining the digitally programmed output resistance between the Wx and Bx terminals is $$R_{WB}(Dx) = (Dx)/256 \times R_{AB} + R_W$$ (1) where Dx is the data contained in the 8-bit RDACx latch, and $R_{AB}$ is the nominal end-to-end resistance. For example, when $V_B = 0$ V and Terminal A is open circuited, the output resistance values are set as outlined in Table 7 for the RDAC latch codes (applies to the $10 \text{ k}\Omega$ potentiometer). Table 7. Output Resistance Values for the RDAC Latch Codes— $V_B = 0 V$ and Terminal A = Open Circuited | D (Dec) | R <sub>WB</sub> (Ω) | Output State | |---------|---------------------|-------------------------------------------| | 255 | 10006 | Full scale | | 128 | 5045 | Midscale ( $\overline{PR} = 0$ condition) | | 1 | 84 | 1 LSB | | 0 | 45 | Zero scale (wiper contact resistance) | In the zero-scale condition, a finite total wiper resistance of 45 $\Omega$ is present. Regardless of which setting the part is operating in, care should be taken to limit the current between Terminal A to Terminal B, Wiper W to Terminal A, and Wiper W to Terminal B, to the maximum continuous current of $\pm 5.65$ mA(10 k\Omega) or $\pm 1.35$ mA(50 k\Omega and 100 k\Omega) or pulse current of $\pm 20$ mA. Otherwise, degradation or possible destruction of the internal switch contact, can occur. Like the mechanical potentiometer that the RDAC replaces, the RDAC is completely symmetrical. The resistance between Wiper W and Terminal A produces a digitally controlled resistance, $R_{\rm WA}$ . When these terminals are used, Terminal B should be tied to the wiper. Setting the resistance value for $R_{\rm WA}$ starts at a maximum value of resistance and decreases as the data loaded to the latch is increased in value. The general transfer equation for this operation is $$R_{WA}(Dx) = (256 - Dx)/256 \times R_{AB} + R_W \tag{2}$$ where Dx is the data contained in the 8-bit RDACx latch, and $R_{AB}$ is the nominal end-to-end resistance. For example, when $V_A = 0$ V and Terminal B is tied to Wiper W, the output resistance values outlined in Table 8 are set for the RDAC latch codes. Table 8. Output Resistance Values for the RDAC Latch Codes— $V_A = 0 \ V$ and Terminal B Tied to Wiper W | D (DEC) | R <sub>WA</sub> (Ω) | Output State | |---------|---------------------|-------------------------------------------| | 255 | 84 | Full scale | | 128 | 5045 | Midscale ( $\overline{PR} = 0$ condition) | | 1 | 10006 | 1 LSB | | 0 | 10045 | Zero scale | The typical distribution of $R_{AB}$ from channel to channel matches to within $\pm 1\%$ . However, device-to-device matching is process lot dependent, having a $\pm 30\%$ variation. The change in $R_{AB}$ in terms of temperature has a 700 ppm/°C temperature coefficient. # PROGRAMMING THE POTENTIOMETER DIVIDER VOLTAGE OUTPUT OPERATION The digital potentiometer easily generates an output voltage proportional to the input voltage applied to a given terminal. For example, connecting Terminal A to 5 V and Terminal B to ground produces an output voltage at the wiper that can be any value from 0 V up to 1 LSB less than +5 V. Each LSB of voltage is equal to the voltage applied across Terminal A and Terminal B divided by the 256-position resolution of the potentiometer divider. The general equation defining the output voltage with respect to ground for any given input voltage applied to Terminal A and Terminal B is $$V_W(Dx) = Dx/256 \times V_{AB} + V_B \tag{3}$$ Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. In this mode, the output voltage is dependent on the ratio of the internal resistors, not the absolute value; therefore, the drift improves to 15 ppm/°C. Figure 22. Block Diagram ### DIGITAL INTERFACING The AD5204/AD5206 each contain a standard 3-wire serial input control interface. The three inputs are clock (CLK), chip select input ( $\overline{\text{CS}}$ ), and serial data input (SDI). The positive-edge-sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or by other suitable means. Figure 22 shows more detail of the internal digital circuitry. When $\overline{\text{CS}}$ is taken active low, the clock loads data into the serial register on each positive clock edge (see Table 9). When using a positive ( $V_{DD}$ ) and negative ( $V_{SS}$ ) supply voltage, the logic levels are still referenced to digital ground (GND). The serial data output (SDO) pin contains an open-drain n-channel FET. This output requires a pull-up resistor to transfer data to the SDI pin of the next package. The pull-up resistor termination voltage can be larger than the $V_{\rm DD}$ supply of the AD5204. For example, the AD5204 can operate at $V_{\rm DD}=3.3~V$ , and the pull-up for the interface to the next device can be set at 5 V. This allows for daisy chaining several RDACs from a single-processor serial data line. If a pull-up resistor is used to connect the SDI pin of the next device in the series, the clock period must be increased. Capacitive loading at the daisy-chain node (where SDO and SDI are connected) between the devices must be accounted for to successfully transfer data. When daisy chaining is used, the $\overline{CS}$ should be kept low until all the bits of every package are clocked into their respective serial registers, ensuring that the address bits and data bits are in the proper decoding locations. This requires 22 bits of address and data complying to the dataword format outlined in Table 6 if two AD5204 4-channel RDACs are daisy-chained. During shutdown (SHDN), the SDO output pin is forced to the off (logic high state) position to disable power dissipation in the pull-up resistor. See Figure 24 for the equivalent SDO output circuit schematic. Table 9. Input Logic Control Truth Table<sup>1</sup> | - Tubic | Table 7. Input Logic Control Truth Table | | | | | | |---------|------------------------------------------|----|------|------------------------------------------------------------------------------------------------------------------|--|--| | CLK | CS | PR | SHDN | Register Activity | | | | L | L | Н | Н | No SR effect; enables SDO pin. | | | | Р | L | Н | Н | Shift one bit in from the SDI pin. The 11 <sup>th</sup> bit entered is shifted out of the SDO pin. | | | | Χ | Р | Н | Н | Load SR data into the RDAC latch based on A2, A1, A0 decode (Table 10). | | | | Χ | Н | Н | Н | No operation. | | | | Χ | Х | L | Н | Sets all RDAC latches to midscale;<br>wiper centered and SDO latch<br>cleared. | | | | Χ | Н | Р | Н | Latches all RDAC latches to 0x80. | | | | Χ | Н | Н | L | Open circuits all A resistor terminals, connects Wiper W to Terminal B, and turns off the SDO output transistor. | | | $<sup>^{1}</sup>$ P = positive edge, X = don't care, SR = shift register. Table 10. Address Decode Table | A2 | A1 | A0 | Latch Decoded | | |----|----|----|--------------------|--| | 0 | 0 | 0 | RDAC 1 | | | 0 | 0 | 1 | RDAC 2 | | | 0 | 1 | 0 | RDAC 3 | | | 0 | 1 | 1 | RDAC 4 | | | 1 | 0 | 0 | RDAC 5 AD5206 only | | | 1 | 0 | 1 | RDAC 6 AD5206 only | | | | | | | | The data setup and data hold times in the specification table determine the data valid time requirements. The last 11 bits of the data-word entered into the serial register are held when $\overline{\text{CS}}$ returns high. When $\overline{\text{CS}}$ goes high, the address decoder is gated, enabling one of four or six positive-edge-triggered RDAC latches (see Figure 23 for details). Figure 23. Equivalent Input Control Logic The target RDAC latch is loaded with the last eight bits of the serial data-word, completing one DAC update. Four separate 8-bit data-words must be clocked in to change all four VR settings. Figure 24. Detail SDO Output Schematic of the AD5204 All digital pins ( $\overline{\text{CS}}$ , SDI, SDO, $\overline{\text{PR}}$ , $\overline{\text{SHDN}}$ , and CLK) are protected with a series input resistor and a parallel Zener ESD structure (see Figure 25). # **TEST CIRCUITS** Figure 25. ESD Protection of Digital Pins Figure 26. ESD Protection of Resistor Terminals Figure 27. Potentiometer Divider Nonlinearity Error Test Circuit (INL, DNL) Figure 28. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL) Figure 29. Wiper Resistance Test Circuit Figure 30. Power Supply Sensitivity Test Circuit (PSS, PSRR) Figure 31. Inverting Programmable Gain Test Circuit Figure 32. Noninverting Programmable Gain Test Circuit Figure 33. Gain vs. Frequency Test Circuit Figure 34. Incremental On-Resistance Test Circuit # **OUTLINE DIMENSIONS** #### COMPLIANT TO JEDEC STANDARDS MS-001 CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. Figure 35. 24-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-24-1) Dimensions shown in inches and (millimeters) COMPLIANT TO JEDEC STANDARDS MS-013-AD CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 36. 24-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-24) Dimensions shown in millimeters and (inches) #### **COMPLIANT TO JEDEC STANDARDS MO-153-AD** Figure 37. 24-Lead Thin Shrink Small Outline Package [TSSOP] (RU-24) COMPLIANT TO JEDEC STANDARDS MO-220-WHHD. Figure 38. 32-Lead Lead Frame Chip Scale Package [LFCSP] 5 mm × 5 mm Body and 0.75 mm Package Height (CP-32-13) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1, 2</sup> | kΩ | Temperature Range | Package Description | Package Option | |-----------------------|-----|-------------------|---------------------------------------------------|----------------| | AD5204BR10 | 10 | -40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5204BRZ10 | 10 | -40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5204BRZ10-REEL | 10 | -40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5204BRUZ10 | 10 | -40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5204BRUZ10-REEL7 | 10 | -40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5204BCPZ10-REEL | 10 | -40°C to +85°C | 32-Lead Frame Chip Scale Package [LFCSP] | CP-32-13 | | AD5204BCPZ10-REEL7 | 10 | -40°C to +85°C | 32-Lead Frame Chip Scale Package [LFCSP] | CP-32-13 | | AD5204BRZ50-REEL | 50 | -40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5204BRUZ50 | 50 | -40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5204BRUZ50-REEL7 | 50 | -40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5204BRZ100 | 100 | -40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5204BRUZ100 | 100 | -40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5204BRUZ100-R7 | 100 | -40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | Model <sup>1, 2</sup> | kΩ | Temperature Range | Package Description | Package Option | |-----------------------|-----|-------------------|---------------------------------------------------|----------------| | AD5206BN10 | 10 | −40°C to +85°C | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 | | AD5206BRZ10 | 10 | -40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5206BRZ10-REEL | 10 | -40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5206BRU10 | 10 | −40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5206BRU10-REEL7 | 10 | −40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5206BRUZ10 | 10 | −40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5206BRUZ10-RL7 | 10 | −40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5206BN50 | 50 | -40°C to +85°C | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 | | AD5206BR50 | 50 | -40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5206BRZ50 | 50 | −40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5206BRUZ50 | 50 | −40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5206BRUZ50-REEL7 | 50 | −40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | AD5206BN100 | 100 | -40°C to +85°C | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 | | AD5206BRZ100 | 100 | −40°C to +85°C | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 | | AD5206BRUZ100-RL7 | 100 | −40°C to +85°C | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 | | EVAL-AD5204SDZ | | | Evaluation Board | | $<sup>^1</sup>$ The AD5204/AD5206 each contain 5,925 transistors. Die size is 92 mil $\times$ 114 mil, or 10,488 sq. mil. $^2$ Z = RoHS Compliant Part. **NOTES**