

# SST25PF020B

### 2-Mbit 2.3V-3.6V SPI Serial Flash

#### **Features**

- · Single Voltage Read and Write Operations:
  - 2.3V-3.6V
- · Serial Interface Architecture:
  - SPI Compatible: Mode 0 and Mode 3
- · High-Speed Clock Frequency:
  - 80 MHz (2.7V-3.6V operation)
  - 50 MHz (2.3V-2.7V operation)
- · Superior Reliability:
  - Endurance: 100,000 cycles (typical)
  - Greater than 100 years data retention
- · Low-Power Consumption:
  - Active Read current: 10 mA (typical)
  - Standby current: 5 μA (typical)
- · Flexible Erase Capability:
  - Uniform 4-Kbyte sectors
  - Uniform 32-Kbyte overlay blocks
  - Uniform 64-Kbyte overlay blocks
- · Fast Erase and Byte Program:
  - Chip Erase time: 35 ms (typical)
  - Sector/Block Erase time: 18 ms (typical)
  - Byte Program time: 7 µs (typical)
- · Auto Address Increment (AAI) Programming:
  - Decrease total chip programming time over Byte Program operations
- · End-of-Write Detection:
  - Software polling the BUSY bit in STATUS register
  - Busy Status readout on SO pin in AAI Mode
- · Hold Pin (HOLD#):
  - Suspends a serial sequence to the memory without deselecting the device
- Write Protection (WP#):
  - Enables/Disables the Lock-Down function of the STATUS register
- · Software Write Protection:
  - Write protection through Block Protection bits in STATUS register
- Temperature Range:
  - Commercial: 0°C to +70°C
- · All devices are RoHS compliant

#### **Packages**

 8-Lead SOIC (150 mils), 8-Contact USON (3 mm x 2 mm) and 8-Contact WSON (6 mm x 5 mm)

#### **Product Description**

The 25 series Serial Flash family features a four-wire, SPI compatible interface that allows for a low pin-count package which occupies less board space and ultimately lowers total system costs. The SST25PF020B devices are enhanced with improved operating frequency and even lower power consumption.

SST25PF020B SPI serial Flash memories are manufactured with proprietary, high-performance CMOS SuperFlash<sup>®</sup> technology. The split-gate cell design and thick-oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches.

The SST25PF020B devices significantly improve performance and reliability, while lowering power consumption. The devices write (Program or Erase) with a single power supply of 2.3V-3.6V for SST25PF020B. The total energy consumed is a function of the applied voltage, current and time of application. Since for any given voltage range the SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any erase or program operation is less than alternative Flash memory technologies.

See Figure 2-1 for pin assignments.

#### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### **Errata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.

#### 1.0 BLOCK DIAGRAM

FIGURE 1-1: FUNCTIONAL BLOCK DIAGRAM



#### 2.0 PIN DESCRIPTION

FIGURE 2-1: PIN DESCRIPTIONS



#### **PIN DESCRIPTION**

| Symbol | Pin Name           | Functions                                                                                                                                                                                                                                       |
|--------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CE#    | Chip Enable        | The device is enabled by a high-to-low transition on CE#. CE# must remain low for the duration of any command sequence.                                                                                                                         |
| SO     | Serial Data Output | Transfer data serially out of the device.  Data is shifted out on the falling edge of the serial clock. Outputs Flash busy status during AAI Programming when reconfigured as RY/BY# pin. See Section 5.5 "End-of-Write Detection" for details. |
| WP#    | Write-Protect      | The Write-Protect (WP#) pin is used to enable/disable BPL bit in the STATUS register.                                                                                                                                                           |
| SI     | Serial Data Input  | Transfer commands, addresses or data serially into the device. Inputs are latched on the rising edge of the serial clock.                                                                                                                       |
| SCK    | Serial Clock       | Provide the timing of the serial interface.  Commands, addresses or input data are latched on the rising edge of the input, while output data is shifted out on the falling edge of the clock input.                                            |
| HOLD#  | Hold               | Temporarily stop serial communication with SPI Flash memory without resetting the device.                                                                                                                                                       |
| VDD    | Power Supply       | Provide power supply voltage: 2.3V-3.6V.                                                                                                                                                                                                        |
| Vss    | Ground             |                                                                                                                                                                                                                                                 |

#### 3.0 MEMORY ORGANIZATION

The SST25PF020B SuperFlash memory array is organized in uniform 4-Kbyte erasable sectors with 32-Kbyte overlay blocks and 64-Kbyte overlay erasable blocks.

#### 4.0 DEVICE OPERATION

The SST25PF020B is accessed through the Serial Peripheral Interface (SPI) bus compatible protocol. The SPI bus consists of four control lines: Chip Enable (CE#) is used to select the device and data is accessed through the Serial Data Input (SI), Serial Data Output (SO) and Serial Clock (SCK). The SST25PF020B supports both Mode 0 (0,0) and Mode 3 (1,1) of SPI bus operations. The difference between the two modes, as shown in Figure 4-1, is the state of the SCK signal when the bus master is in Standby mode and no data is being transferred. The SCK signal is low for Mode 0 and SCK signal is high for Mode 3. For both modes, the Serial Data Input (SI) is sampled at the rising edge of the SCK clock signal and the Serial Data Output (SO) is driven after the falling edge of the SCK clock signal.

FIGURE 4-1: SPI PROTOCOL



#### 4.1 Hold Operation

The HOLD# pin is used to pause a serial sequence underway with the SPI Flash memory without resetting the clocking sequence. To activate the HOLD# mode, CE# must be in active-low state. The HOLD# mode begins when the SCK active-low state coincides with the falling edge of the HOLD# signal. The HOLD mode ends when the HOLD# signal's rising edge coincides with the SCK active-low state.

If the falling edge of the HOLD# signal does not coincide with the SCK active-low state, then the device enters Hold mode when the SCK next reaches the active-low state. Similarly, if the rising edge of the HOLD# signal does not coincide with the SCK active-low state, then the device exits in Hold mode when the SCK next reaches the active-low state (see Figure 4-2). Once the device enters Hold mode, SO will be in high-impedance state while SI and SCK can be VIL or VIH.

If CE# is driven high during a Hold condition, the device returns to Standby mode. As long as HOLD# signal is low, the memory remains in the Hold condition. To resume communication with the device, HOLD# must be driven active-high and CE# must be driven active-low (see Figure 4-2).

SCK HOLD CONDITION WAVEFORM

HOLD#

Active Hold Active Hold Active

#### 4.2 Write Protection

SST25PF020B provides software write protection. The Write-Protect pin (WP#) enables or disables the lock-down function of the STATUS register. The Block Protection bits (BP1, BP0 and BPL) in the STATUS register and the Top/Bottom Sector Protection STATUS bits (TSP and BSP) in STATUS register 1 provide write protection to the memory array and the STATUS register. See Table 4-4 for the Block Protection description.

#### 4.2.1 WRITE-PROTECT PIN (WP#)

The Write-Protect (WP#) pin enables the lock-down function of the BPL bit (bit 7) in the STATUS register. When WP# is driven low, the execution of the Write STATUS Register (WRSR) instruction is determined by the value of the BPL bit (see Table 4-1). When WP# is high, the lock-down function of the BPL bit is disabled.

TABLE 4-1: CONDITIONS TO EXECUTE WRSR INSTRUCTION

| WP# | BPL | Execute WRSR Instruction |
|-----|-----|--------------------------|
| L   | 1   | Not allowed              |
| L   | 0   | Allowed                  |
| Н   | X   | Allowed                  |

#### 4.3 STATUS Register

The software STATUS register provides status on whether the Flash memory array is available for any read or write operation, whether the device is write enabled and the state of the memory write-protected. During an internal erase or program operation, the STATUS register may be read only to determine the completion of an operation in progress. Table 4-2 describes the function of each bit in the software STATUS register.

TABLE 4-2: SOFTWARE STATUS REGISTER

| Bit | Name | Function                                                                                                             | Default at<br>Power-Up | Read/Write |
|-----|------|----------------------------------------------------------------------------------------------------------------------|------------------------|------------|
| 0   | BUSY | <ul><li>1 = Internal write operation is in progress</li><li>0 = No internal write operation is in progress</li></ul> | 0                      | R          |
| 1   | WEL  | <ul><li>1 = Device is memory write enabled</li><li>0 = Device is not memory write enabled</li></ul>                  | 0                      | R          |
| 2   | BP0  | Indicate current level of block write protection (see )                                                              | 1                      | R/W        |
| 3   | BP1  | Indicate current level of block write protection (see )                                                              | 1                      | R/W        |
| 4:5 | RES  | Reserved for future use                                                                                              | 0                      | N/A        |
| 6   | AAI  | Auto Address Increment Programming status  1 = AAI programming mode  0 = Byte Program mode                           | 0                      | R          |
| 7   | BPL  | 1 = BP1, BP0 are read-only bits<br>0 = BP1, BP0 are read/writable                                                    | 0                      | R/W        |

#### 4.4 Software STATUS Register 1

The Software STATUS Register 1 is an additional register that contains Top Sector and Bottom Sector Protection bits. These register bits are read/writable and

determine the lock and unlock status of the top and bottom sectors. Table 4-3 describes the function of each bit in the Software STATUS Register 1.

TABLE 4-3: SOFTWARE STATUS REGISTER 1

| Bit | Name | Function                                                                                                                      | Default at<br>Power-Up | Read/Write |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------|------------------------|------------|
| 0:1 | RES  | Reserved for future use                                                                                                       | 0                      | N/A        |
| 2   | TSP  | Top Sector Protection status  1 = Indicates higher sector is write-locked  0 = Indicates highest sector is write-accessible   | 0                      | R/W        |
| 3   | BSP  | Bottom Sector Protection status  1 = Indicates lowest sector is write-locked  0 = Indicates lowest sector is write-accessible | 0                      | R/W        |
| 4:7 | RES  | Reserved for future use                                                                                                       | 0                      | N/A        |

#### 4.4.1 BUSY

The BUSY bit determines whether there is an internal erase or program operation in progress. A '1' for the BUSY bit indicates the device is busy with an operation in progress. A '0' indicates the device is ready for the next valid operation.

#### 4.4.2 WRITE ENABLE LATCH (WEL)

The Write Enable Latch bit indicates the status of the internal memory Write Enable Latch. If the Write Enable Latch bit is set to '1', it indicates the device is write enabled. If the bit is set to '0' (Reset), it indicates the device is not write enabled and does not accept any memory write (program/erase) commands. The Write Enable Latch bit is automatically reset under the following conditions:

- · Power-Up
- Write Disable (WRDI) instruction completion
- · Byte Program instruction completion
- Auto Address Increment (AAI) programming is completed or reached its highest unprotected memory address
- · Sector Erase instruction completion
- Block Erase instruction completion
- · Chip Erase instruction completion
- · Write STATUS Register instructions

#### 4.4.3 AUTO ADDRESS INCREMENT (AAI)

The Auto Address Increment Programming Status bit provides status on whether the device is in AAI programming mode or Byte Program mode. The default at power-up is Byte Program mode.

#### 4.4.4 BLOCK PROTECTION (BP1, BP0)

The Block Protection (BP1, BP0) bits define the size of the memory area, as defined in Table 4-4, to be software protected against any memory write (program or erase) operation. The Write STATUS Register (WRSR) instruction is used to program the BP1 and BP0 bits as long as WP# is high or the Block Protect Lock (BPL) bit is '0'. Chip Erase can only be executed if Block Protection bits are all '0'. After power-up, BP1 and BP0 are set to '1'.

### 4.4.5 BLOCK PROTECTION LOCK-DOWN (BPL)

WP# pin driven low (VIL) enables the Block Protection Lock Down (BPL) bit. When BPL is set to '1', it prevents any further alteration of the BPL, BP1 and BP0 bits of the STATUS register and BSP and TSP of STATUS register 1. When the WP# pin is driven high (VIH), the BPL bit has no effect and its value is "don't care". After power-up, the BPL bit is reset to '0'.

TABLE 4-4: SOFTWARE STATUS REGISTER BLOCK PROTECTION<sup>(1)</sup>

| Drotaction Lovel      | STATUS R | egister Bit <sup>(2)</sup> | Protected Memory Address |
|-----------------------|----------|----------------------------|--------------------------|
| Protection Level      | BP1      | BP0                        | 2 Mbit                   |
| 0                     | 0        | 0                          | None                     |
| 1 (1/4 Memory Array)  | 0        | 1                          | 030000H-03FFFFH          |
| 1 (1/2 Memory Array)  | 1        | 0                          | 020000H-03FFFFH          |
| 1 (Full Memory Array) | 1        | 1                          | 000000H-03FFFFH          |

**Note 1:** x = "don't care" (RESERVED) default is '0'

2: Default at power-up for BP1 and BP0 is '11' (all blocks protected)

# 4.4.6 TOP SECTOR PROTECTION/BOTTOM SECTOR PROTECTION

The Top Sector Protection (TSP) and Bottom Sector Protection (BSP) bits independently indicate whether the highest and lowest sector locations are write locked or write accessible. When TSP or BSP is set to '1', the respective sector is write locked; when set to '0,' the respective sector is write accessible. If TSP or BSP is set to '1' and if the top or bottom sector is within the boundary of the target address range of the program or erase instruction, the initiated instruction (Byte program, AAI Word program, Sector Erase, Block Erase and Chip Erase) will not be executed. Upon power-up, the TSP and BSP bits are automatically reset to '0'.

#### 5.0 INSTRUCTIONS

Instructions are used to read, write (erase and program) and configure the SST25PF020B. The instruction bus cycles are 8 bits each for commands (Op Code), data and addresses. Prior to executing any Byte program, Auto Address Increment (AAI) programming, Sector Erase, Block Erase, Write STATUS Register or Chip Erase instructions, the Write Enable (WREN) instruction must be executed first. The complete list of instructions is provided in Table 5-1. All instructions are synchronized from a high-to-low transition of CE#. Inputs will be accepted on the rising edge of SCK starting with the Most Significant bit (MSb). CE# must be driven low before an instruction is entered and must be driven high after the last bit of the instruction has been shifted in (except for Read, Read-ID and Read STA-TUS Register instructions). Any low-to-high transition on CE#, before receiving the last bit of an instruction bus cycle, will terminate the instruction in progress and return the device to Standby mode. Instruction commands (Op Code), addresses and data are all input from the Most Significant bit first.

TABLE 5-1: DEVICE OPERATION INSTRUCTIONS

| Instruction                         | Description                                                 | Op Code Cycle <sup>(1)</sup>            | Address<br>Cycle(s) <sup>(2)</sup> | Dummy<br>Cycle(s) | Data<br>Cycle(s) |
|-------------------------------------|-------------------------------------------------------------|-----------------------------------------|------------------------------------|-------------------|------------------|
| Read                                | Read Memory                                                 | 0000 0011b (03H)                        | 3                                  | 0                 | 1 to ∞           |
| High-Speed Read                     | Read Memory at Higher Speed                                 | 0000 1011b (0BH)                        | 3                                  | 1                 | 1 to ∞           |
| 4-Kbyte Sector-Erase <sup>(3)</sup> | Erase 4 Kbytes of Memory Array                              | 0010 0000b (20H)                        | 3                                  | 0                 | 0                |
| 32-Kbyte Block Erase <sup>(4)</sup> | Erase 32-Kbyte Block of Memory<br>Array                     | 0101 0010b (52H)                        | 3                                  | 0                 | 0                |
| 64-Kbyte Block Erase <sup>(5)</sup> | Erase 64-Kbyte Block of Memory<br>Array                     | 1101 1000b (D8H)                        | 3                                  | 0                 | 0                |
| Chip Erase                          | Erase Full Memory Array                                     | 0110 0000b (60H) or<br>1100 0111b (C7H) | 0                                  | 0                 | 0                |
| Byte Program                        | Program One Data Byte                                       | 0000 0010b (02H)                        | 3                                  | 0                 | 1                |
| AAI Word Program <sup>(6)</sup>     | Auto Address Increment Programming                          | 1010 1101b (ADH)                        | 3                                  | 0                 | 2 to ∞           |
| RDSR <sup>(7)</sup>                 | Read STATUS Register                                        | 0000 0101b (05H)                        | 0                                  | 0                 | 1 to ∞           |
| RDSR1                               | Read STATUS Register 1                                      | 0011 0101b (35H)                        | 0                                  | 0                 | 1 to ∞           |
| EWSR                                | Enable Write STATUS Register                                | 0101b 0000b (50H)                       | 0                                  | 0                 | 0                |
| WRSR                                | Write STATUS Register                                       | 0000 0001b (01H)                        | 0                                  | 0                 | 1 or 2           |
| WREN                                | Write Enable                                                | 0000 0110b (06H)                        | 0                                  | 0                 | 0                |
| WRDI                                | Write Disable                                               | 0000 0100b (04H)                        | 0                                  | 0                 | 0                |
| RDID <sup>(8)</sup>                 | Read ID                                                     | 1001 0000b (90H) or<br>1010 1011b (ABH) | 3                                  | 0                 | 1 to ∞           |
| JEDEC ID                            | JEDEC ID Read                                               | 1001 1111b (9FH)                        | 0                                  | 0                 | 3 to ∞           |
| EBSY                                | Enable SO to Output RY/BY#<br>Status during AAI Programming | 0111 0000b (70H)                        | 0                                  | 0                 | 0                |
| DBSY                                | Disable SO as RY/BY# Status during AAI Programming          | 1000 0000b (80H)                        | 0                                  | 0                 | 0                |

TABLE 5-1: DEVICE OPERATION INSTRUCTIONS (CONTINUED)

| Instruction | Description | Op Code Cycle <sup>(1)</sup> | Address<br>Cycle(s) <sup>(2)</sup> | Dummy<br>Cycle(s) | Data<br>Cycle(s) |  |
|-------------|-------------|------------------------------|------------------------------------|-------------------|------------------|--|
|-------------|-------------|------------------------------|------------------------------------|-------------------|------------------|--|

- Note 1: One bus cycle is eight clock periods.
  - 2: Address bits above the Most Significant bit of each density can be VIL or VIH.
  - **3:** 4-Kbyte Sector Erase addresses: use AMS-A12, remaining addresses are "don't care" but must be set either at VIL or VIH.
  - **4:** 32-Kbyte Block Erase addresses: use AMS-A15, remaining addresses are "don't care" but must be set either at VIL or VIH.
  - **5:** 64-Kbyte Block Erase addresses: use AMs-A<sub>16</sub>, remaining addresses are "don't care" but must be set either at V<sub>IL</sub> or V<sub>IH</sub>.
  - 6: To continue programming to the next sequential address location, enter the 8-bit command, ADH, followed by 2 bytes of data to be programmed. Data Byte 0 will be programmed into the initial address [A23-A1] with A0 = 0, Data Byte 1 will be programmed into the initial address [A23-A1] with A0 = 1.
  - 7: The Read STATUS Register is continuous with ongoing clock cycles until terminated by a low-to-high transition on CE#.
  - 8: Manufacturer's ID is read with A0 = 0 and Device ID is read with A0 = 1. All other address bits are 00H. The Manufacturer's ID and device ID output stream is continuous until terminated by a low-to-high transition on CE#.

#### 5.1 Read

During the READ instruction, the device outputs the data starting from the specified address location. The data output stream is continuous through all addresses until terminated by a low-to-high transition on CE#. The internal Address Pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the Address Pointer will automatically increment to the beginning (wrap-around) of the address space. Once the data from address location 3FFFH has been read, the next output will be from address location 000000H. The Read instruction is initiated by executing an 8-bit command, 03H, followed by address bits [A23-A0]. CE# must remain active-low for the duration of the Read cycle. See Figure 5-1 for the Read sequence.

FIGURE 5-1: READ SEQUENCE



#### 5.2 High-Speed Read

The High-Speed Read instruction is initiated by executing an 8-bit command, 0BH, followed by address bits [A23-A0] and a dummy byte. CE# must remain active-low for the duration of the High-Speed Read cycle. See Figure 5-2 for the High-Speed Read sequence. Following a dummy cycle, the High-Speed Read instruction outputs the data starting from the specified address location. The data output stream is continuous through all addresses until terminated by a low-to-high transition on CE#. The internal Address Pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the Address Pointer will automatically increment to the beginning (wrap-around) of the address space. Once the data from address location 3FFFH has been read, the next output will be from address location 00000H.

FIGURE 5-2: HIGH-SPEED READ SEQUENCE



#### 5.3 Byte Program

The Byte Program instruction programs the bits in the selected byte to the desired data. The selected byte must be in the erased state (FFH) when initiating a Program operation. A Byte Program instruction applied to a protected memory area will be ignored. Prior to any Write operation, the Write Enable (WREN) instruction must be executed. CE# must remain active-low for the duration of the Byte Program instruction. The Byte Program instruction is initiated by executing an 8-bit command, 02H, followed by address bits [A23-A0]. Following the address, the data is input in order from MSb (bit 7) to LSb (bit 0). CE# must be driven high before the instruction is executed. The user may poll the BUSY bit in the software STATUS register or wait TBP for the completion of the internal self-timed Byte Program operation. See Figure 5-3 for the Byte Program sequence.





### 5.4 Auto Address Increment (AAI) Word Program

The AAI program instruction allows multiple bytes of data to be programmed without reissuing the next sequential address location. This feature decreases total programming time when multiple bytes or entire memory array is to be programmed. An AAI Word program instruction pointing to a protected memory area will be ignored. The selected address range must be in the erased state (FFH) when initiating an AAI Word Program operation. While within AAI Word Programming sequence, only the following instructions are valid:

- for software end-of-write detection AAI Word (ADH), WRDI (04H) and RDSR (05H)
- for hardware end-of-write detection AAI Word (ADH) and WRDI (04H)

There are three options to determine the completion of each AAI Word program cycle: hardware detection by reading the Serial Output, software detection by polling the BUSY bit in the software STATUS register or wait TBP (see Section 5.5 "End-of-Write Detection" for details).

Prior to any write operation, the Write Enable (WREN) instruction must be executed. Initiate the AAI Word Program instruction by executing an 8-bit command, ADH, followed by address bits [A23-A0]. Following the addresses, two bytes of data are input sequentially, each one from MSb (Bit 7) to LSb (Bit 0). The first byte of data (D0) is programmed into the initial address [A23-A1] with A0 = 0, the second byte of data (D1) is programmed into the initial address [A23-A1] with A0 = 1. CE# must be driven high before executing the AAI Word Program instruction. Check the Busy status before entering the next valid command. Once the device indicates it is no longer busy, data for the next two sequential addresses may be programmed, followed by the next two, and so on. When programming the last desired word or the highest unprotected memory address, check the Busy status using either the hardware or software (RDSR instruction) method to check for program completion.

Once programming is complete, use the applicable method to terminate AAI. If the device is in Software End-of-Write Detection mode, execute the Write Disable (WRDI) instruction, 04H. If the device is in AAI Hardware End-of-Write Detection mode, execute the Write Disable (WRDI) instruction, 04H, followed by the 8-bit DBSY command, 80H. There is no wrap mode during AAI programming once the highest unprotected memory address is reached. See Figures 5-6 and 5-7 for the AAI Word programming sequence.

#### 5.5 End-of-Write Detection

There are three methods to determine completion of a program cycle during AAI Word programming: hardware detection by reading the Serial Output, software detection by polling the BUSY bit in the Software STATUS register or wait TBP. The Hardware End-of-Write detection method is described in Section 5.6 "Hardware End-of-Write Detection"

#### 5.6 Hardware End-of-Write Detection

The Hardware End-of-Write detection method eliminates the overhead of polling the BUSY bit in the Software STATUS register during an AAI Word program operation. The 8-bit command, 70H, configures the Serial Output (SO) pin to indicate Flash Busy status during AAI Word programming (see Figure 5-4). The 8-bit command, 70H, must be executed prior to initiating an AAI Word-Program instruction. Once an internal programming operation begins, asserting CE# will immediately drive the status of the internal Flash status on the SO pin. A '0' indicates the device is busy and a '1' indicates the device is ready for the next instruction. De-asserting CE# will return the SO pin to tri-state. While in AAI and Hardware End-of-Write detection mode, the only valid instructions are AAI Word (ADH) and WRDI (04H). To exit AAI Hardware End-of-Write detection, first execute WRDI instruction, 04H, to reset the Write Enable Latch bit (WEL = 0) and AAI bit. Then execute the 8-bit DBSY command, 80H, to disable RY/BY# status during the AAI command (see Figures 5-5 and 5-6).

FIGURE 5-4: ENABLE SO AS HARDWARE RY/BY# DURING AAI PROGRAMMING



FIGURE 5-5: DISABLE SO AS HARDWARE RY/BY# DURING AAI PROGRAMMING



FIGURE 5-6: AUTO ADDRESS INCREMENT (AAI) WORD PROGRAM SEQUENCE WITH HARDWARE END-OF-WRITE DETECTION



FIGURE 5-7: AUTO ADDRESS INCREMENT (AAI) WORD PROGRAM SEQUENCE WITH SOFTWARE END-OF-WRITE DETECTION



#### 5.7 4-Kbyte Sector Erase

The Sector Erase instruction clears all bits in the selected 4-Kbyte sector to FFH. A Sector Erase instruction applied to a protected memory area will be ignored. Prior to any write operation, the Write-Enable (WREN) instruction must be executed. CE# must remain active-low for the duration of any command sequence. The Sector Erase instruction is initiated by executing an 8-bit command, 20H, followed by address bits [A23-A0]. Address bits [AMS-A12] (AMS = Most Significant address) are used to determine the sector address (SAx), remaining address bits can be VIL or VIH. CE# must be driven high before the instruction is executed. The user may poll the BUSY bit in the software STA-TUS register or wait TSE for the completion of the internal self-timed Sector Erase cycle. See Figure 5-8 for the Sector Erase sequence.

FIGURE 5-8: SECTOR ERASE SEQUENCE



### 5.8 32-Kbyte and 64-Kbyte Block Erase

The 32-Kbyte Block Erase instruction clears all bits in the selected 32-Kbyte block to FFH. A Block Erase instruction applied to a protected memory area will be ignored. The 64-Kbyte Block Erase instruction clears all bits in the selected 64-Kbyte block to FFH. A Block Erase instruction applied to a protected memory area will be ignored. Prior to any write operation, the Write Enable (WREN) instruction must be executed. CE# must remain active-low for the duration of any command sequence. The 32-Kbyte Block Erase instruction is initiated by executing an 8-bit command, 52H, followed by address bits [A23-A0]. Address bits [AMS-A15] (AMS = Most Significant Address) are used to determine block address (BAx), remaining address bits can be VIL or VIH. CE# must be driven high before the instruction is executed. The 64-Kbyte Block Erase instruction is initiated by executing an 8-bit command D8H, followed by address bits [A23-A0]. Address bits [AMS-A15] are used to determine block address (BAX), remaining address bits can be VIL or VIH. CE# must be driven high before the instruction is executed. The user may poll the BUSY bit in the software STATUS register or wait TBE for the completion of the internal self-timed 32-Kbyte Block Erase or 64-Kbyte Block Erase cycles. See Figures 5-9 and 5-10 for the 32-Kbyte Block Erase and 64-Kbyte Block Erase sequences.





FIGURE 5-10: 64-KBYTE BLOCK ERASE SEQUENCE



#### 5.9 Chip Erase

The Chip Erase instruction clears all bits in the device to FFH. A Chip Erase instruction will be ignored if any of the memory area is protected. Prior to any write operation, the Write Enable (WREN) instruction must be executed. CE# must remain active-low for the duration of the Chip Erase instruction sequence. The Chip Erase instruction is initiated by executing an 8-bit command, 60H or C7H. CE# must be driven high before the instruction is executed. The user may poll the BUSY bit in the software STATUS register or wait TCE for the completion of the internal self-timed Chip Erase cycle (see Figure 5-11).

FIGURE 5-11: CHIP-ERASE SEQUENCE



#### 5.10 Read STATUS Register (RDSR)

The Read STATUS Register (RDSR) instruction allows reading of the STATUS register. The STATUS register may be read at any time even during a write (program/erase) operation. When a write operation is in progress, the BUSY bit may be checked before sending any new commands to assure that the new commands are properly received by the device. CE# must be driven low before the RDSR instruction is entered and remain low until the status data is read. Read STATUS Register is continuous with ongoing clock cycles until it is terminated by a low-to-high transition of the CE# (see Figure 5-12).

FIGURE 5-12: READ STATUS REGISTER (RDSR) SEQUENCE



#### 5.11 Read STATUS Register (RDSR1)

The Read STATUS Register 1 (RDSR1) instruction allows reading of the STATUS register 1. CE# must be driven low before the RDSR instruction is entered and remain low until the status data is read. Read STATUS Register 1 is continuous with ongoing clock cycles until it is terminated by a low-to-high transition of the CE# (see Figure 5-13).

FIGURE 5-13: READ STATUS REGISTER 1 (RDSR1) SEQUENCE



#### 5.12 Write Enable (WREN)

The Write Enable (WREN) instruction sets the Write Enable Latch bit in the STATUS register to 1 allowing write operations to occur. The WREN instruction must be executed prior to any write (program/erase) operation. The WREN instruction may also be used to allow execution of the Write STATUS Register (WRSR) instruction; however, the Write Enable Latch bit in the STATUS register will be cleared upon the rising edge CE# of the WRSR instruction. CE# must be driven high before the WREN instruction is executed.

FIGURE 5-14: WRITE ENABLE (WREN) SEQUENCE



#### 5.13 Write Disable (WRDI)

The Write Disable (WRDI) instruction resets the Write Enable Latch bit and AAI bit to '0' disabling any new write operations from occurring. The WRDI instruction will not terminate any programming operation in progress.

Any program operation in progress may continue up to TBP after executing the WRDI instruction. CE# must be driven high before the WRDI instruction is executed.





### 5.14 Enable Write STATUS Register (EWSR)

The Enable Write STATUS Register (EWSR) instruction arms the Write STATUS Register (WRSR) instruction and opens the STATUS register for alteration. The Write STATUS Register instruction must be executed immediately after the execution of the Enable Write STATUS Register instruction. This two-step instruction sequence of the EWSR instruction followed by the WRSR instruction works like Software Data Protection (SDP) command structure which prevents any accidental alteration of the STATUS register values. CE# must be driven low before the EWSR instruction is entered and must be driven high before the EWSR instruction is executed.

#### 5.15 Write STATUS Register (WRSR)

The Write STATUS Register instruction writes new values to the BP1, BP0, and BPL bits of the STATUS register. CE# must be driven low before the command sequence of the WRSR instruction is entered and driven high before the WRSR instruction is executed. See Figure 5-16 for EWSR or WREN and WRSR for byte data input sequences.

Executing the Write STATUS Register instruction will be ignored when WP# is low and BPL bit is set to '1'. When the WP# is low, the BPL bit can only be set from '0' to '1' to lock down the STATUS register, but cannot be reset from '1' to '0'. When WP# is high, the lock-down function of the BPL bit is disabled and the BPL, BP0, and BP1 bits in the STATUS register can all be changed. As long as BPL bit is set to '0' or WP# pin is driven high (VIH) prior to the low-to-high transition of the CE# pin at the end of the WRSR instruction, the bits in the STATUS register can all be altered by the WRSR instruction. In this case, a single WRSR instruction can set the BPL bit to '1' to lock down the STATUS register as well as altering the BP0, BP1, and BP2 bits at the same time. See Table 4-1 for a summary description of WP# and BPL functions.

FIGURE 5-16: ENABLE WRITE STATUS REGISTER (EWSR) OR WRITE ENABLE (WREN) AND WRITE STATUS REGISTER (WRSR) BYTE DATA INPUT SEQUENCE



The Write STATUS Register instruction also writes new values to the STATUS Register 1. To write values to STATUS Register 1, the WRSR sequence needs a word data input – the first byte being the STATUS register bits, followed by the second byte STATUS Register 1 bits. CE# must be driven low before the command sequence of the WRSR instruction is entered and driven high before the WRSR instruction is executed. See Figure 5-17 for EWSR or WREN and WRSR instruction word data input sequences.

Executing the Write STATUS Register instruction will be ignored when WP# is low and BPL bit is set to '1'.

When the WP# is low, the BPL bit can only be set from '0' to '1' to lock down the status registers, but cannot be reset from '1' to '0'. When WP# is high, the lock-down function of the BPL bit is disabled and the BPL, BP0, BP1, TSP, and BSP bits in the STATUS register can all be changed. As long as BPL bit is set to '0' or WP# pin is driven high (VIH) prior to the low-to-high transition of the CE# pin at the end of the WRSR instruction, the bits in the STATUS register can all be altered by the WRSR instruction. In this case, a single WRSR instruction can set the BPL bit to '1' to lock down the STATUS register as well as altering the BPL, BP0, BP1, TSP and BSP bits at the same time. See Table 4-1 for a summary description of WP# and BPL functions.

FIGURE 5-17: ENABLE WRITE STATUS REGISTER (EWSR) OR WRITE ENABLE (WREN) AND WRITE STATUS REGISTER (WRSR) WORD DATA INPUT SEQUENCE



The WRSR instruction can either execute a byte data or a word data input. Extra data/clock input or within byte data/word data input will not be executed. The reason for the byte support is for backward compatibility to products where WRSR instruction sequence is followed by only a byte data.

#### 5.16 JEDEC Read ID

The JEDEC Read ID instruction identifies the device as SST25PF020B and the manufacturer as SST. The device information can be read from executing the 8-bit command, 9FH.

Following the JEDEC Read ID instruction, the 8-bit manufacturer's ID, BFH, is output from the device. After that, a 16-bit device ID is shifted out on the SO pin. Byte 1, BFH, identifies the manufacturer as SST. Byte 2, 25H, identifies the memory type as SPI Serial Flash. Byte 3, 8CH, identifies the device as SST25PF020B. The instruction sequence is shown in Figure 5-18. The JEDEC Read ID instruction is terminated by a low-to-high transition on CE# at any time during data output.

FIGURE 5-18: JEDEC READ ID SEQUENCE



TABLE 5-2: JEDEC READ ID DATA

| Manufacturer's ID | Dev         | rice ID         |
|-------------------|-------------|-----------------|
| Manufacturer S ID | Memory Type | Memory Capacity |
| Byte 1            | Byte 2      | Byte 3          |
| BFH               | 25H         | 8CH             |

#### 5.17 Read ID (RDID)

The Read ID (RDID) instruction identifies the devices as SST25PF020B and manufacturer as SST. The device information can be read from executing an 8-bit command, 90H or ABH, followed by address bits [A23-A0]. Following the Read ID instruction, the manufacturer's ID is located in address 00000H and the device ID is located in address 00001H. Once the device is in Read ID mode, the manufacturer's and device ID output data toggles between address 00000H and 00001H until terminated by a low-to-high transition on CE#. Refer to Tables 5-2 and 5-3 for device identification data.

FIGURE 5-19: READ ID SEQUENCE



TABLE 5-3: PRODUCT IDENTIFICATION

|                   | Address | Data |
|-------------------|---------|------|
| Manufacturer's ID | 00000H  | BFH  |
| Device ID         | 00001H  | 8CH  |

#### 6.0 ELECTRICAL SPECIFICATIONS

#### **Absolute Maximum Ratings** (†)

| Temperature under bias                                    | 55°C to +125°C       |
|-----------------------------------------------------------|----------------------|
| Storage temperature                                       | 65°C to +150°C       |
| DC voltage on any pin to ground potential                 | 0.5V to VDD+0.5V     |
| Transient voltage (<20 ns) on any pin to ground potential | 2.0V to VDD+2.0V     |
| Package power dissipation capability (TA = 25°C)          | 1.0W                 |
| Surface mount solder reflow temperature                   | 260°C for 10 seconds |
| Output short circuit current <sup>(1)</sup>               | 50 mA                |

**† NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note 1: Output shorted for no more than one second. No more than one output shorted at a time.

#### TABLE 6-1: OPERATING RANGE

| Range      | Ambient Temp. | VDD       |
|------------|---------------|-----------|
| Commercial | 0°C to +70°C  | 2.3V-3.6V |

#### TABLE 6-2: AC CONDITIONS OF TEST<sup>(1)</sup>

| Input Rise/Fall Time | Output Load |
|----------------------|-------------|
| 5 ns                 | CL = 30 pF  |

Note 1: See Figures 6-6 and 6-7.

#### TABLE 6-3: DC CHARACTERISTICS

|        |                           | Limits  |      |      |                                         |
|--------|---------------------------|---------|------|------|-----------------------------------------|
| Symbol | Parameter                 | Min.    | Max. | Unit | Test Conditions                         |
| IDDR   | Read Current              | _       | 12   | mA   | CE# = 0.1 VDD/0.9 VDD@33 MHz, SO = Open |
| IDDR3  | Read Current              | _       | 20   | mA   | CE# = 0.1 VDD/0.9 VDD@80 MHz, SO = Open |
| IDDW   | Program and Erase Current | _       | 30   | mA   | CE# = VDD                               |
| ISB    | Standby Current           | _       | 30   | μA   | CE# =VDD, VIN = VDD or Vss              |
| lu     | Input Leakage Current     | _       | 1    | μA   | VIN = GND to VDD, VDD = VDD Max         |
| ILO    | Output Leakage Current    | _       | 1    | μA   | VOUT = GND to VDD, VDD = VDD Max        |
| VIL    | Input Low Voltage         | _       | 0.7  | V    | VDD = VDD Min                           |
| VIH    | Input High Voltage        | 0.7 VDD | _    | V    | VDD = VDD Max                           |
| Vol    | Output Low Voltage        | _       | 0.2  | V    | IOL = 100 μA, VDD = VDD Min             |
| VOL2   | Output Low Voltage        | _       | 0.4  | V    | IOL = 1.6 mA, VDD = VDD Min             |
| Іон    | Output High Voltage       | VDD-0.2 | _    | V    | IOH = -100 μA, VDD = VDD Min            |

#### TABLE 6-4: CAPACITANCE (TA = 25°C, F = 1 MHZ, OTHER PINS OPEN)

| Parameter           | Description            | Test Condition | Maximum |
|---------------------|------------------------|----------------|---------|
| Соит <sup>(1)</sup> | Output Pin Capacitance | Vout = 0V      | 12 pF   |
| CIN <sup>(1)</sup>  | Input Capacitance      | VIN = 0V       | 6 pF    |

**Note 1:** This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

TABLE 6-5: RELIABILITY CHARACTERISTICS

| Symbol              | Parameter      | Minimum Specification | Unit   | Test Method         |
|---------------------|----------------|-----------------------|--------|---------------------|
| NEND <sup>(1)</sup> | Endurance      | 10,000                | Cycles | JEDEC Standard A117 |
| TDR <sup>(1)</sup>  | Data Retention | 100                   | Years  | JEDEC Standard A103 |
| ILTH <sup>(1)</sup> | Latch Up       | 100 + IDD             | mA     | JEDEC Standard 78   |

**Note 1:** This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

TABLE 6-6: AC OPERATING CHARACTERISTICS, 2.3V-2.7V

|        | <b>.</b>                                          | 25   | MHz  | 50 MHz |      |       |  |
|--------|---------------------------------------------------|------|------|--------|------|-------|--|
| Symbol | Parameter                                         | Min. | Max. | Min.   | Max. | Units |  |
| FCLK   | Serial Clock Frequency <sup>(1)</sup>             | _    | 25   | _      | 50   | MHz   |  |
| Тѕскн  | Serial Clock High Time                            | 18   | _    | 9      | _    | ns    |  |
| TSCKL  | Serial Clock Low Time                             | 18   |      | 9      | _    | ns    |  |
| TSCKR  | Serial Clock Rise Time (slew rate) <sup>(2)</sup> | 0.1  |      | 0.1    |      | V/ns  |  |
| TSCKF  | Serial Clock Fall Time (slew rate)                | 0.1  | _    | 0.1    | _    | V/ns  |  |
| TCES   | CE# Active Setup Time <sup>(3)</sup>              | 5    | _    | 5      | _    | ns    |  |
| ТСЕН   | CE# Active Hold Time <sup>(3)</sup>               | 5    | _    | 5      | _    | ns    |  |
| Тснѕ   | CE# Not Active Setup Time <sup>(3)</sup>          | 5    | _    | 5      | _    | ns    |  |
| Тснн   | CE# Not Active Hold Time <sup>(3)</sup>           | 5    | _    | 5      | _    | ns    |  |
| Тсрн   | CE# High Time                                     | 50   | _    | 50     | _    | ns    |  |
| TCHZ   | CE# High-to-High Z Output                         | _    | 7    | _      | 7    | ns    |  |
| TCLZ   | SCK Low-to-Low Z Output                           | 0    | _    | 0      | _    | ns    |  |
| TDS    | Data In Setup Time                                | 2    | _    | 2      | _    | ns    |  |
| TDH    | Data In Hold Time                                 | 4    | _    | 4      | _    | ns    |  |
| THLS   | HOLD# Low Setup Time                              | 5    | _    | 5      | _    | ns    |  |
| Тннѕ   | HOLD# High Setup Time                             | 5    | _    | 5      | _    | ns    |  |
| THLH   | HOLD# Low Hold Time                               | 5    | _    | 5      | _    | ns    |  |
| Тннн   | HOLD# High Hold Time                              | 5    | _    | 5      | _    | ns    |  |
| THZ    | HOLD# Low-to-High Z Output                        | _    | 7    | _      | 7    | ns    |  |
| TLZ    | HOLD# High-to-Low Z Output                        | _    | 7    | _      | 7    | ns    |  |
| Тон    | Output Hold from SCK Change                       | 0    | _    | 0      | _    | ns    |  |
| Tv     | Output Valid from SCK                             | _    | 12   | _      | 8    | ns    |  |
| TSE    | Sector Erase                                      | _    | 25   |        | 25   | ms    |  |
| ТвЕ    | Block Erase                                       |      | 25   |        | 25   | ms    |  |
| TSCE   | Chip Erase                                        | _    | 50   | _      | 50   | ms    |  |
| Твр    | Byte Program                                      | _    | 10   |        | 10   | μs    |  |

Note 1: Maximum clock frequency for Read instruction, 03H, is 25 MHz.

<sup>2:</sup> Maximum Rise and Fall time may be limited by TSCKH and TSCKL requirements.

<sup>3:</sup> Relative to SCK.

TABLE 6-7: AC OPERATING CHARACTERISTICS, 2.7V-3.6V

|                  | B                                                 | 33   | 33 MHz |      | 80 MHz |       |  |
|------------------|---------------------------------------------------|------|--------|------|--------|-------|--|
| Symbol Parameter |                                                   | Min. | Max.   | Min. | Max.   | Units |  |
| FCLK             | Serial Clock Frequency <sup>(1)</sup>             | _    | 33     | _    | 80     | MHz   |  |
| Тѕскн            | Serial Clock High Time                            | 13   | _      | 6    | _      | ns    |  |
| TSCKL            | Serial Clock Low Time                             | 13   | _      | 6    | _      | ns    |  |
| TSCKR            | Serial Clock Rise Time (slew rate) <sup>(2)</sup> | 0.1  | _      | 0.1  | _      | V/ns  |  |
| TSCKF            | Serial Clock Fall Time (slew rate)                | 0.1  | _      | 0.1  | _      | V/ns  |  |
| TCES             | CE# Active Setup Time <sup>(3)</sup>              | 5    | _      | 5    | _      | ns    |  |
| ТСЕН             | CE# Active Hold Time <sup>(3)</sup>               | 5    | _      | 5    | _      | ns    |  |
| Tchs             | CE# Not Active Setup Time <sup>(3)</sup>          | 5    | _      | 5    | _      | ns    |  |
| Тснн             | CE# Not Active Hold Time <sup>(3)</sup>           | 5    | _      | 5    | _      | ns    |  |
| Тсрн             | CE# High Time                                     | 50   |        | 50   | _      | ns    |  |
| Тснz             | CE# High-to-High Z Output                         |      | 15     | _    | 7      | ns    |  |
| TCLZ             | SCK Low-to-Low Z Output                           | 0    | _      | 0    | _      | ns    |  |
| TDS              | Data In Setup Time                                | 2    | _      | 2    | _      | ns    |  |
| TDH              | Data In Hold Time                                 | 4    | _      | 4    | _      | ns    |  |
| THLS             | HOLD# Low Setup Time                              | 5    | _      | 5    | _      | ns    |  |
| THHS             | HOLD# High Setup Time                             | 5    | _      | 5    | _      | ns    |  |
| THLH             | HOLD# Low Hold Time                               | 5    | _      | 5    | _      | ns    |  |
| Тннн             | HOLD# High Hold Time                              | 5    |        | 5    | _      | ns    |  |
| THZ              | HOLD# Low-to-High Z Output                        | _    | 7      | _    | 7      | ns    |  |
| TLZ              | HOLD# High-to-Low Z Output                        |      | 7      | _    | 7      | ns    |  |
| Тон              | Output Hold from SCK Change                       | 0    |        | 0    | _      | ns    |  |
| Tv               | Output Valid from SCK                             |      | 10     | _    | 6      | ns    |  |
| TSE              | Sector Erase                                      |      | 25     | _    | 25     | ms    |  |
| Тве              | Block Erase                                       | _    | 25     | _    | 25     | ms    |  |
| TSCE             | Chip Erase                                        | _    | 50     | _    | 50     | ms    |  |
| Твр              | Byte Program                                      | _    | 10     | _    | 10     | μs    |  |

Note 1: Maximum clock frequency for Read instruction, 03H, is 33 MHz.

<sup>2:</sup> Maximum Rise and Fall time may be limited by TSCKH and TSCKL requirements.

<sup>3:</sup> Relative to SCK.

#### FIGURE 6-1: SERIAL INPUT TIMING DIAGRAM



#### FIGURE 6-2: SERIAL OUTPUT TIMING DIAGRAM



#### FIGURE 6-3: HOLD TIMING DIAGRAM



#### 6.1 Power-Up Specifications

All functionalities and DC specifications are specified for a VDD ramp rate of greater than 1V per 100 ms (0V to 3.0V in less than 300 ms). See Table 6-8 and Figure 6-4 for more information.

TABLE 6-8: RECOMMENDED SYSTEM POWER-UP TIMINGS

| Symbol                   | Parameter                      | Minimum | Units |
|--------------------------|--------------------------------|---------|-------|
| TPU-READ <sup>(1)</sup>  | VDD Minimum to Read Operation  | 100     | μs    |
| TPU-WRITE <sup>(1)</sup> | VDD Minimum to Write Operation | 100     | μs    |

**Note 1:** This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

FIGURE 6-4: POWER-UP TIMING DIAGRAM



TABLE 6-9: RECOMMENDED POWER-UP/POWER-DOWN LIMITS

| Symbol | Parameter        | Lin     | nits    | Units  | Condition      |  |
|--------|------------------|---------|---------|--------|----------------|--|
| Symbol | Farameter        | Minimum | Maximum | Oillis | Condition      |  |
| TPF    | VDD Falling Time | 1       | 100     | ms/V   |                |  |
| TPR    | VDD Rising Time  | 0.033   | 100     | ms/V   |                |  |
| Toff   | VDD Off Time     | 100     | _       | ms     |                |  |
| Voff   | VDD Off Level    | _       | 0.3     | V      | 0V recommended |  |

#### FIGURE 6-5: RECOMMENDED POWER-UP/POWER-DOWN WAVEFORM



#### FIGURE 6-6: AC INPUT/OUTPUT REFERENCE WAVEFORMS



AC test inputs are driven at VIHT (0.9VDD) for a logic '1' and VILT (0.1VDD) for a logic '0'. Measurement reference points for inputs and outputs are VHT (0.6VDD) and VLT (0.4VDD). Input rise and fall times (10%  $\leftrightarrow$  90%) are <5 ns.

Note: VHT - VHIGH Test

VLT - VLOW Test

VIHT - VINPUT HIGH Test VILT - VINPUT LOW Test

#### FIGURE 6-7: TEST LOAD EXAMPLE



#### 7.0 PACKAGING INFORMATION

#### 7.1 Package Marking

8-Lead SOIC (3.90 mm)





8-Contact USON





8-Contact WSON





| Part Number | 1 <sup>st</sup> Line Marking Codes |       |             |  |  |
|-------------|------------------------------------|-------|-------------|--|--|
| Part Number | SOIC                               | USON  | WSON        |  |  |
| SST25PF020B | SST25PF020B                        | P020B | SST25PF020B |  |  |

Legend: XX...X Part number or part number code

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code (2 characters for small packages)

Pb-free JEDEC® designator for Matte Tin (Sn)

**Note**: For very small packages with no room for the Pb-free JEDEC<sup>®</sup> designator

(e3), the marking will only appear on the outer carton or reel label.

Note: In the event the full Microchip part number cannot be marked on one line, it will

be carried over to the next line, thus limiting the number of available

characters for customer-specific information.

#### **Packaging Diagrams** 7.2

#### 8-Lead Small Outline Integrated Circuit (SAE/F) - 5x6 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



- Complies with JEDEC publication 95 MS-012 AA dimensions, although some dimensions may be more stringent. All linear dimensions are in millimeters (max/min).

- Coplanarity: 0.1 mm
   Maximum allowable mold flash is 0.15 mm at the package ends and 0.25 mm between leads.

Microchip Technology Drawing C04-14003A Sheet 1 of 1

#### 8-Contact Ultra-Thin Small Outline No-Lead (USON) Package Code: Q3A



Note: 1. Similar to JEDEC JEP95 MO-252 variant U2030D, though number of contacts and some dimensions may be different.

- 2. The topside pin #1 indicator is laser engraved; its approximate shape and location is as shown.
- 3. From the bottom view, the pin #1 indicator may be either a curved indent or a 45-degree chamfer.
- 4. Untoleranced dimensions are nominal target dimensions.
- 5. All linear dimensions are in millimeters (max/min).
- 6. Lead-frame nominal thickness 0.127mm or 0.15mm (supplier-dependent).

**Note 1:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging.

#### 8-Lead Very, Very Thin Small Outline No-Leads (QAE/F) - 5x6 mm Body [WSON]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### Note:

- 1. All linear dimensions are in millimeters (max/min).
- Untoleranced dimensions (shown with box surround) are nominal target dimensions.
- The external paddle is electrically connected to the die back-side and possibly to certain VSS leads.
   This paddle can be soldered to the PC board; it is suggested to connect this paddle to the VSS of the unit.
   Connection of this paddle to any other voltage potential can result in shorts and/or electrical malfunction of the device.

Microchip Technology Drawing C04-14008A Sheet 1 of 1

#### **APPENDIX A: REVISION HISTORY**

#### Revision C (March 2020)

Updated standby current; Updated formatting to current template; Added package marking section.

#### Revision B (May 2013)

Updated "Product Identification System".

#### **Revision A (November 2012)**

Removed duplicate Power-up table; Updated Endurance information; Released document under new letter revision; Updated Spec number from S71417 to DS25054.

#### THE MICROCHIP WEBSITE

Microchip provides online support via our website at www.microchip.com. This website is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the website contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip website at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- · Field Application Engineer (FAE)
- · Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the website at: http://microchip.com/support

#### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- · Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKiT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2012-2020, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5860-9

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



### Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

**Atlanta** Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

**China - Suzhou** Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

**China - Xian** Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39

Fax: 43-7242-2244-393 **Denmark - Copenhagen** 

Tel: 45-4485-5910 Fax: 45-4485-2829

**Finland - Espoo** Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820