



#### Electronic fuse for 12 V line





TSOT23-8L

DFN10 (3x3 mm)

#### **Features**

- 15 V typical output overvoltage clamp
- Absolute maximum voltage of 25 V
- · Adjustable current limit
- Thermal protection
- Input undervoltage lockout
- · Low inrush current during startup
- Integrated 40 mΩ Power FET
- En/fault pin
- · Adjustable slew rate for output voltage
- Gate control pin for reverse current blocking FET (DFN10 package)
- TSOT23-8L and DFN10 (3x3 mm) packages
- · Latch (STEF12S) or autoretry (STEF12SA) versions

#### **Application**

- · Hard Disk and SSD drives
- · Hard disk array
- · Hot-swap board
- · Hot-plug protection

#### Maturity status link

STEF12S

#### **Description**

The STEF12S is an integrated electronic fuse optimized to monitor the 12 V DC power lines.

When connected in series to the main power rail, it is able to precisely detect and react to overcurrent and overvoltage conditions.

When an overload condition occurs, the device limits the output current to a safe value defined by the user. If the anomalous overload condition persists, the device goes into an open state, disconnecting the load from the power supply.

In case of overvoltage on the input, the device regulates the output to a preset safe value.

Undervoltage lockout prevents the load from malfunction, keeping the device off if the rail voltage is too low.

The STEF12S features the adjustable turn-on slew-rate, which is useful to keep the in-rush current under control during startup and hot-swap operations.

On the DFN10 package a dedicated pin provides a gate control for an external optional N-channel Power FET, used to implement the reverse current blocking in case of input voltage loss.

The STEF05S is a companion chip for the 5 V rails, useful to implement a complete power rail control in data-storage applications.



# 1 Diagram

Figure 1. Block diagram



Note: Gate driver pin  $V_G$  is available on DFN10 version only.

DS13002 - Rev 4 page 2/32



# Pin configuration

Figure 2. Pin connection (top view)



**Table 1. Pin description** 

| Pi        | Pin # TSOT23-8L DFN10 |                                 | Function                                                                                                                                                                                                                                                                                                |  |
|-----------|-----------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TSOT23-8L |                       |                                 | Fullction                                                                                                                                                                                                                                                                                               |  |
| 1         | 4                     | I <sub>Lim</sub> <sup>(1)</sup> | An $R_{\text{Lim}}$ resistor between this pin and the Source pin sets the overload and short-circuit current limit levels.                                                                                                                                                                              |  |
| 2         | 3                     | En/Fault                        | The En/Fault pin is a tri-state, bi-directional interface. During the normal operation, the pin must be left floating, or it can be used to disable the output of the device by pulling it to ground using an open drain or open collector device.                                                      |  |
| 2         | 3                     | En/Fauit                        | If a thermal fault occurs, the voltage on this pin goes into an intermediate state to signal a monitor circuit that the device is in thermal shutdown. It can be connected to another device of this family to cause a simultaneous shutdown during thermal events.                                     |  |
| 3         | 2                     | dV/dt                           | The internal dV/dt circuit controls the slew rate of the output voltage at turn-on. The internal capacitor allows a ramp-up time of around 0.85 ms. An external capacitor can be added to this pin to increase the ramp time. If an additional capacitor is not required, this pin should be left open. |  |
| 4         | 1                     | GND                             | Ground connection.                                                                                                                                                                                                                                                                                      |  |
| 5-6       | 6-10                  | Source/V <sub>OUT</sub>         | Connected to the source of the internal power MOSFET and to the output terminal of the fuse.                                                                                                                                                                                                            |  |
| -         | 5                     | V <sub>G</sub>                  | Gate driver output for the optional external reverse-blocking power MOS. Leave floating if not used.                                                                                                                                                                                                    |  |
| 7-8       | Exposed pad           | V <sub>CC</sub>                 | Positive input voltage of the eFuse.                                                                                                                                                                                                                                                                    |  |

<sup>1.</sup> Important: missing or shorted  $R_{Lim}$  causes current limit circuit malfunction and may lead to device damage.

DS13002 - Rev 4 page 3/32



# 3 Typical application

Figure 3. Typical application circuit



Figure 4. Application with external reverse current blocking MOSFET



DS13002 - Rev 4 page 4/32



## 4 Maximum ratings

Table 2. Absolute maximum ratings

| Symbol                   | Parameter                                                 | Value                         | Unit |
|--------------------------|-----------------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>          | Positive power supply voltage                             | -0.3 to 25                    | V    |
| V <sub>OUT</sub> /source | Output voltage                                            | -0.3 to V <sub>CC</sub> + 0.3 | V    |
| V <sub>G</sub>           | Gate driver pin voltage                                   | -0.3 to V <sub>OUT</sub> + 5  | V    |
| I <sub>Lim</sub>         | Current limit resistor pin voltage                        | -0.3 to 25                    | V    |
| En/Fault                 | En/Fault pin voltage                                      | -0.3 to 7                     | V    |
| dV/dt                    | dV/dt pin voltage                                         | -0.3 to 7                     | V    |
| T <sub>J-OP</sub>        | Operating junction temperature range (1)                  | -40 to 125                    | °C   |
| T <sub>STG</sub>         | Storage temperature range                                 | -65 to 150                    | °C   |
| T <sub>LEAD</sub>        | Lead temperature (soldering) 10 s                         | 260                           | °C   |
| НВМ                      | ESD protection - human body model                         | 2                             | kV   |
| CDM                      | ESD protection - charged device model (TSOT23-8L package) | 500                           | V    |
| CDIVI                    | ESD protection - charged device model (DFN10-3x3 package) | 500                           | V    |

<sup>1.</sup> The thermal limit is set above the maximum thermal ratings. It is not recommended to operate the device at temperatures greater than the maximum ratings for extended periods of time.

Note:

Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All values are referred to GND.

Table 3. Thermal data (TSOT23-8L)

| Symbol            | Parameter                            | Value | Unit |
|-------------------|--------------------------------------|-------|------|
| R <sub>thJA</sub> | Thermal resistance junction-ambient  | 140   | °C/W |
| R <sub>thJC</sub> | Thermal resistance junction-case (1) | 35    | °C/W |

<sup>1.</sup> Based on JESD51-7, 4-layer PCB.

Table 4. Recommended operating condition

| Symbol           | Parameter                                            | Value       | Unit |
|------------------|------------------------------------------------------|-------------|------|
| V <sub>CC</sub>  | Operating power supply voltage                       | 10 to 13.8  | V    |
| I <sub>D</sub>   | Maximum continuous current T <sub>A</sub> = 25°C (1) | 3.5         | Α    |
| C <sub>IN</sub>  | Suggested input capacitor                            | 1           | μF   |
| C <sub>OUT</sub> | Minimum output capacitor                             | 1           | μF   |
| R <sub>Lim</sub> | Current limit resistor range                         | 15.4 to 300 | Ω    |

<sup>1.</sup> The maximum allowable power dissipation is a function of the maximum junction temperature  $T_{J-OP}$ =125°C, the junction-to-ambient thermal resistance  $R_{thJA}$ , and the ambient temperature  $T_A$  and can be estimated by:  $P_{D(MAX)} = (125 \text{ °C} - T_A) / R_{thJA}$ . Exceeding the maximum allowable power dissipation produces overheating that may cause thermal shutdown.

DS13002 - Rev 4 page 5/32



## 5 Electrical characteristics

 $V_{CC}$  = 12 V,  $V_{En/Fault}$  = 5 V,  $C_I$  = 10  $\mu$ F,  $C_O$  = 10  $\mu$ F,  $T_J$  = 25  $^{\circ}C$  (unless otherwise specified).

**Table 5. Electrical characteristics** 

| Symbol              | Parameter                                              | Test conditions                                                                    | Min. | Тур. | Max. | Unit  |  |
|---------------------|--------------------------------------------------------|------------------------------------------------------------------------------------|------|------|------|-------|--|
| Under/Ove           | rvoltage protection                                    |                                                                                    |      |      |      |       |  |
| V <sub>Clamp</sub>  | Average output clamping voltage V <sub>CC</sub> = 17 V |                                                                                    | 13.8 | 15   | 16.2 | V     |  |
| V <sub>UVLO</sub>   | Undervoltage lockout                                   | Turn-on, voltage rising                                                            | 7.7  | 8.5  | 9.3  | V     |  |
| V <sub>Hyst</sub>   | UVLO hysteresis                                        |                                                                                    |      | 0.8  |      | V     |  |
| Power MO            | SFET                                                   |                                                                                    |      |      |      |       |  |
| t <sub>dly</sub>    | Delay time                                             | Enabling of chip to soft start beginning (10 % of $V_{OUT}$ ), No $C_{dv/dt}$      |      | 250  |      | μs    |  |
| D                   | On resistance (1)                                      | T <sub>J</sub> = 25 °C                                                             |      | 40   | 50   |       |  |
| R <sub>DSon</sub>   | On-resistance (1)                                      | T <sub>J</sub> = 85 °C <sup>(2)</sup>                                              |      | 48   |      | mΩ    |  |
| V <sub>OFF</sub>    | Off-state output voltage                               | $V_{CC}$ = 18 V, $V_{GS}$ = 0, $R_L$ = infinite                                    |      | 1    | 10   | mV    |  |
| Current Li          | mit                                                    |                                                                                    | ı    |      |      |       |  |
| I <sub>Short</sub>  | Short-circuit current limit                            | $R_{Lim}$ = 22 $\Omega$ , STEF12SGR                                                |      | 2.8  |      | Α     |  |
| I <sub>Lim</sub>    | Overload current limit                                 | R <sub>Lim</sub> = 22 Ω, STEF12SGR                                                 |      | 5.5  |      | Α     |  |
| I <sub>Short</sub>  | Short-circuit current limit                            | R <sub>Lim</sub> = 22 Ω, STEF12SPUR                                                |      | 2.4  |      | Α     |  |
| I <sub>Lim</sub>    | Overload current limit                                 | R <sub>Lim</sub> = 22 Ω, STEF12SPUR                                                |      | 4.6  |      | Α     |  |
| I <sub>Short</sub>  | Short-circuit current limit                            | R <sub>Lim</sub> = 39 Ω, STEF12SGR                                                 |      | 1.9  |      | Α     |  |
| I <sub>Lim</sub>    | Overload current limit                                 | R <sub>Lim</sub> = 39 Ω, STEF12SGR                                                 |      | 3.8  |      | Α     |  |
| dv/dt circu         | iit                                                    |                                                                                    |      |      |      |       |  |
| dv/dt               | Output voltage ramp time                               | From 10% to 90% of V <sub>OUT</sub> , no Cdv/dt                                    |      | 0.85 |      | ms    |  |
| En/Fault            |                                                        |                                                                                    |      |      |      |       |  |
| V <sub>IL</sub>     | Low level input voltage                                | Output disabled                                                                    |      |      | 1.8  | V     |  |
| V <sub>I(INT)</sub> | Intermediate level input voltage                       | Thermal fault, output disabled                                                     | 1.2  | 1.3  | 1.45 | V     |  |
| V <sub>IH</sub>     | High level input voltage                               | Output enabled                                                                     | 2.5  |      |      | V     |  |
| V <sub>I(MAX)</sub> | High state maximum voltage                             |                                                                                    |      | 4.9  |      | V     |  |
| I <sub>IL</sub>     | Low level input current (sink)                         | V <sub>En/Fault</sub> = 0 V                                                        |      | -20  | -50  | μA    |  |
| I <sub>I</sub>      | High level leakage current for external switch         | V <sub>En/Fault</sub> = 5 V                                                        |      |      | 1    | μA    |  |
|                     | Maximum fan-out for fault signal                       | Total numbers of chips that can be connected to this pin for simultaneous shutdown |      |      | 3    | Units |  |
| Current co          | onsumption                                             |                                                                                    |      |      |      |       |  |
|                     |                                                        | Device operational                                                                 |      | 0.37 |      |       |  |
| $I_{Bias}$          | Bias current                                           | Thermal shutdown (2)                                                               |      | 0.16 |      | mA    |  |
|                     |                                                        | Off mode, V <sub>En/Fault</sub> = 0 V                                              |      | 0.12 |      |       |  |
| External M          | OSFET gate driver (DFN10 packag                        | e only)                                                                            |      |      |      |       |  |
| $I_{G}$             | Sourcing current                                       | Device On                                                                          |      | 30   |      | μA    |  |

DS13002 - Rev 4 page 6/32



| Symbol            | Parameter           | Test conditions                   | Min. | Тур. | Max. | Unit |
|-------------------|---------------------|-----------------------------------|------|------|------|------|
| l <sub>P</sub>    | Pull-down current   | V <sub>En/fault</sub> = 0 V       |      | 8    |      | mA   |
| V <sub>G</sub>    | Gate driver voltage | V <sub>G</sub> - V <sub>OUT</sub> |      | 5    |      | V    |
| Thermal pr        | otection            |                                   | ,    | ,    |      |      |
| T <sub>SHDN</sub> | Thermal shutdown    |                                   |      | 165  |      | °C   |
| SHDN              | Hysteresis          |                                   |      | 20   |      | C    |

<sup>1.</sup> Pulsed test.

DS13002 - Rev 4 page 7/32

<sup>2.</sup> Guaranteed by design and correlation but not tested in production.



### 6 Application information

#### 6.1 Turn-on and soft startup feature

When the input voltage is applied, the En/Fault pin goes up to the high state and the internal control circuitry is enabled.

After an initial delay time of typically 250  $\mu$ s, the output voltage is ramped up with a slope defined by the internal dv/dt circuitry. If no additional capacitor is connected to dV/dt pin, the ramp-up time ( $V_{OUT}$  from 10% to 90%) is around 0.85 ms.

Connecting a capacitor between the  $C_{dv/dt}$  pin and GND allows the modification of the output voltage ramp-up time. Given the desired time interval  $\Delta t$  during which the output voltage goes from zero to its maximum value, the capacitance to be added on the  $C_{dv/dt}$  pin can be calculated using the following theoretical formula.

$$\Delta t \left( ms \right) = 0.85 + C_{dv/dt} (pF) \times 0.021$$

Where C<sub>dv/dt</sub> is expressed in farads and the time in seconds.

0

Figure 5. Delay time and V<sub>OUT</sub> ramp-up time

Table 6. Rise time vs. Cdvdt

Time

| C <sub>dvdt</sub> (pF) | 0    | 22  | 33   | 47  | 100 | 180 | 270 | 470 | 1000 |
|------------------------|------|-----|------|-----|-----|-----|-----|-----|------|
| Rise time (ms)         | 0.85 | 1.3 | 1.56 | 1.9 | 3   | 4.7 | 6.6 | 11  | 22   |

### 6.2 Maximum load at startup

Depending on supply voltage and load, it is possible that during startup the power dissipation is such that the maximum power protection is triggered and the output is shut down before the startup is complete. The EN/Fault signal is set according to Figure 6. En/Fault driver circuit. En/Fault pin behavior during thermal protection events. In case of strong capacitive loads, the total start-up time may be longer than the programmed start-up time, since it is dependent also on the limitation current, the output load and the output capacitance value. In such a situation, the foldback current limit could activate, so that the startup is longer or interrupted by the intervention of thermal protection. To avoid this occurrence, a longer start-up time should be set by the appropriate selection of the  $C_{dv/dt}$  capacitor.

#### 6.3 Normal operating conditions

The STEF12S eFuse behaves like a mechanical fuse, supplying the circuitry on its output with the same voltage shown on its input, with a small voltage fall due to the internal N-channel MOSFET  $R_{DS(on)}$ .

DS13002 - Rev 4 page 8/32



#### 6.4 Output voltage clamp

This internal protection circuit clamps the output voltage to a maximum safe value, typically 15 V, if the input voltage exceeds the  $V_{CLAMP}$  threshold. In this condition, the device regulates the output voltage, therefore the power dissipation increases. Thermal shutdown can occur if the overvoltage persists.

#### 6.5 Current limiting

During the operation, if the load current reaches the  $I_{LIM}$  threshold, an overload is detected. The current limiting circuit reduces the conductivity of the power MOSFET, in order to clamp the output current at the  $I_{SHORT}$  value. The overload threshold and current limit can be customized by the limiting resistor  $R_{Lim}$  Figure 3. Typical application circuit.

As shown in Section 1 Diagram, the device uses an internal N-channel sense FET with a fixed ratio, to monitor the output current and limit it at the level set by the user.

To achieve the requested current limitation, the  $R_{Lim}$  value can be selected by using the following table, together with the graph in Figure 10.  $I_{Lim}$  and  $I_{Short}$  vs.  $R_{Lim}$  - (STEF12SGR) and Figure 11.  $I_{Lim}$  and  $I_{Short}$  vs.  $R_{Lim}$  - (STEF12SPUR). Higher resistor values can be used, but due to the current limit trend shown in the before mentioned graphs, the minimum values of  $I_{LIM}$  and  $I_{SHORT}$  are asymptotically limited.

15.4 22 24.9 300 R<sub>Lim</sub> (Ω) 30 39 49.9 100 200 I<sub>LIM</sub> (A) 8 5.5 5.1 4.4 3.8 3.2 2.4 1.7 1.5 I<sub>SHORT</sub> (A) 5.1 2.8 2.6 2.3 1.9 1.5 8.0 0.4 0.3

Table 7. I<sub>LIM</sub> / I<sub>SHORT</sub> vs. R<sub>Lim</sub> STEF12SGR

Table 8. I<sub>LIM</sub> / I<sub>SHORT</sub> vs. R<sub>Lim</sub> STEF12SPUR

| R <sub>Lim</sub> (Ω)   | 15.4 | 22  | 24.9 | 30  | 39  | 49.9 | 100 | 200 | 300 |
|------------------------|------|-----|------|-----|-----|------|-----|-----|-----|
| I <sub>LIM</sub> (A)   | 5.9  | 4.6 | 4.4  | 3.8 | 3.2 | 2.8  | 2   | 1.5 | 1.3 |
| I <sub>SHORT</sub> (A) | 3.2  | 2.4 | 2.2  | 1.9 | 1.7 | 1.5  | 0.8 | 0.4 | 0.3 |

Note: Missing or shorted R<sub>Lim</sub> causes current limit circuit malfunction and may lead to the device damage.

#### 6.6 Thermal shutdown

If the device temperature exceeds the thermal shutdown threshold ( $T_{SHDN}$ ), typically 165 °C, the power MOSFET is turned off and the load disconnected.

On the STEF12S latch version, the EN/Fault pin of the device is automatically set to an intermediate voltage (typically 1.3 V), in order to signal the overtemperature event to the system controller.

The device can be reset from this condition either by cycling the supply voltage or by pulling down the EN pin below the  $V_{ij}$  threshold and then releasing it.

On the autoretry version (STEF12SA), the EN/Fault pin is set to a low logic level and the autoretry circuit attempts to restart the device with soft-start once the die temperature is reduced to 145 °C typ. (165 °C minus the hysteresis value, 20 °C typ.).

DS13002 - Rev 4 page 9/32



#### 6.7 En/Fault pin

The EN/Fault pin has the dual function of controlling the output of the device and providing information about the device status to the application. A simplified diagram of this circuit is depicted in Figure 6.

When it is used as a standard Enable pin, it can be connected to an external open drain or open-collector device. In this case, when it is pulled to a low logic level, it turns the output of the eFuse off.

High and low logic levels are defined as VIH and VIL in Table 5.

If this pin is left floating, since it has an internal pull-up circuitry, the eFuse is turned on.

Pull-up current is 20  $\mu A$  clamped to 5 V (V<sub>I(MAX)</sub>).

On the STEF12S (latch version), in case of thermal fault, the pin is pulled to an intermediate state ( $V_{I(INT)}$ ) as shown in Figure 6. En/Fault driver circuit. This signal can be provided to a monitor circuit, informing it that a thermal shutdown has occurred, or it can be directly connected to the EN/Fault pins of other eFuse devices on the same application in order to achieve a simultaneous enable/disable feature.

When a thermal fault occurs, the device can be reset either by cycling the supply voltage or by pulling down the Enable pin below the  $V_{il}$  threshold and then releasing it.

On the STEF12SA autoretry version, once the thermal shutdown is triggered, the EN/Fault pin of the device is set to low state. It goes back to high level once the autoretry occurs.



Figure 6. En/Fault driver circuit

DS13002 - Rev 4 page 10/32





Figure 7. En/Fault pin status

### 6.8 Reverse blocking function

Many applications require reverse current blocking, to allow the completion of pending system activities (such as writing the data on SSD or parking the head in HDD) in case of power loss or during brownout. The STEF12S provides a dedicated gate drive signal on the  $V_G$  pin, which can be used to control an external blocking MOSFET, M1 as shown in Figure 4 and Figure 8. As  $V_{CC}$  drops during input power removal, the signal on  $V_g$  falls, and both the internal pass element and M1 MOSFET are turned off, therefore blocking any current flow from the load to the input of the eFuse. By appropriate selection of  $C_{OUT}$  the required load current can be guaranteed to complete the power-down sequence.



Figure 8. External gate driver circuit (only on DFN10 version)

DS13002 - Rev 4 page 11/32



#### 6.9 Application suggestions and PCB layout guidelines

Input and output capacitors are mandatory to guarantee the device control loop stability and reduce the transient effects of stray inductances, which may be present on the input and output power paths. In fact, when the STEF12S interrupts the current flow, input inductance generates a positive voltage spike on the input, and output inductance generates a negative voltage spike on the output.

To reduce the effects of such transients, a  $C_{IN}$  capacitor of at least 1  $\mu$ F (including voltage and temperature derating) is recommended between the input pin and GND, and located as close as possible to the device. For the same reason, a  $C_{OUT}$  capacitor of at least 1  $\mu$ F (including voltage and temperature derating) must be connected to the output port.

When the device is powered by a power line made up of very long wires, the input inductance is higher than few  $\mu$ H, so the input capacitor should be increased in order to guarantee the proper operation of the device.

It is suggested to provide for additional protections and methods to address these transients, such as:

- Minimizing inductance of the input and output tracks
- TVS diodes on the input to absorb inductive spikes
- Schottky diode on the output to absorb negative spikes. The negative AMR of V<sub>OUT</sub> pin is 0.3 V (see Table 2.), nevertheless, negative transient up to - 0.6 V with a maximum duration of 50 μs are tolerated by the device. Schottky diode must be selected to satisfy the above requirements.
- · Combination of ceramic and electrolytic capacitors on the input and output.

The PCB layout is critical for a stable and reliable operation. Refer to the typical PCB layout example shown in Figure 9. PCB layout example and to the following guidelines:

- Defining the high current input and output copper traces as short as possible and adequately sized to sustain at least the overload current
- Placing the R<sub>Lim</sub> resistor close to the ILim pin and connect the other terminal of the component to V<sub>OUT</sub> with the shortest possible trace. In fact, parasitic effects on the R<sub>Lim</sub> connection trace can affect the current limit accuracy.
- Placing the C<sub>dv/dt</sub> capacitor close to the dV/dt pin and connect the other terminal to GND with the shortest possible trace. Use low-leakage components for C<sub>dvdt</sub>.
- The TSOT23-8L package dissipates the thermal power mainly through the leads, so providing large enough copper areas around the PCB soldering pads is recommended.

Figure 9. PCB layout example





Top layer

Bottom layer

DS13002 - Rev 4 page 12/32



## 7 Typical characteristics

 $V_{CC}$  = 12 V,  $V_{En/Fault}$  = floating,  $R_{Lim}$  = 22  $\Omega$ ,  $C_{OUT}$  = 10  $\mu$ F,  $C_{dV/dt}$  = floating,  $T_A$  = 25°C, unless otherwise specified.









DS13002 - Rev 4 page 13/32



Figure 14. R<sub>DS\_ON</sub> vs. temperature

Figure 15. I<sub>LIM</sub> vs. temperature

R<sub>UM</sub>= 39Ω

4.4

4.2

4.0

4.0

3.6

3.6

3.4

3.2

3.0

-50

-25

0

25

50

75

100

125

150

Temperature [°C]

Figure 16. I<sub>Short</sub> vs. temperature  $R_{LIM}$ = 39  $\Omega$ 3.0 2.8 2.6 2.4 2.2 I<sub>SHORT</sub> [A] 2.0 1.6 1.2 1.0 -50 0 125 150 Temperature [°C]







DS13002 - Rev 4 page 14/32



Figure 20. En/Fault pin thresholds vs. temperature

Figure 21. En/Fault pull-up voltage vs. temperature

6.00
5.50
4.50
4.50
4.50
5.50
7.5 100 125 150
Temperature [°C]

Ven/Fault pin current vs. temperature (En/Fault to GND)

Ven/Fault = 0 V

26.00

24.00

22.00

18.00

14.00

12.00

10.00

-50

-25

0

25

50

75

100

125

150

Temperature (\*C)







DS13002 - Rev 4 page 15/32















DS13002 - Rev 4 page 16/32











DS13002 - Rev 4 page 17/32



## 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 8.1 TSOT23-8L package information

Figure 36. TSOT23-8L package outline





DS13002 - Rev 4 page 18/32



Table 9. TSOT23-8L mechanical data

| Dim. | mm              |                 |      |  |  |  |
|------|-----------------|-----------------|------|--|--|--|
| DIM. | Min.            | Тур.            | Max. |  |  |  |
| А    |                 |                 | 1    |  |  |  |
| A1   | 0.01            | 0.05            | 0.1  |  |  |  |
| A2   | 0.84            | 0.87            | 0.9  |  |  |  |
| b    | 0.22            | -               | 0.36 |  |  |  |
| b1   | 0.22            | 0.26            | 0.3  |  |  |  |
| С    | 0.12            | 0.15            | 0.2  |  |  |  |
| c1   | 0.08            | 0.13            | 0.16 |  |  |  |
| D    | -               | 2.90 BSC        | -    |  |  |  |
| E    | -               | 2.80 BSC        | -    |  |  |  |
| E1   | -               | 1.60 BSC        | -    |  |  |  |
| е    | -               | 0.65 BSC        | -    |  |  |  |
| e1   | -               | 1.95 BSC        | -    |  |  |  |
| L    | 0.3             | 0.4             | 0.5  |  |  |  |
| L1   | -               | 0.60 BSC        | -    |  |  |  |
| L2   | -               | 0.25 BSC        | -    |  |  |  |
| R    | 0.1             | -               | -    |  |  |  |
| R1   | 0.1             | -               | 0.25 |  |  |  |
| Θ    | 0               | 4°              | 8°   |  |  |  |
| Θ1   | 4°              | 10°             | 12°  |  |  |  |
|      | Tolerance of fo | rm and position |      |  |  |  |
| aaa  |                 | 0.15            |      |  |  |  |
| bbb  |                 | 0.25            |      |  |  |  |
| ccc  | 0.1             |                 |      |  |  |  |
| ddd  |                 | 0.13            |      |  |  |  |
| N    |                 | 8               |      |  |  |  |
| ND   |                 | 4               |      |  |  |  |

DS13002 - Rev 4 page 19/32



Figure 37. TSOT23-8L recommended footprint



DS13002 - Rev 4 page 20/32



## 8.2 DFN10 (3 x 3 mm) package information

SEATING PLANE С A3 PIN1 ID (Opt.A)-E2 E4 b PIN1 ID D2 (Opt.B)-

BOTTOM VIEW

7426335

Figure 38. DFN10 (3 x 3 mm) package outline

DS13002 - Rev 4 page 21/32



Table 10. DFN10 (3 x 3 mm) mechanical data

| Dim.   | mm    |      |      |  |  |  |  |
|--------|-------|------|------|--|--|--|--|
| Dilli. | Min.  | Тур. | Max. |  |  |  |  |
| A      | 0.80  | 0.90 | 1.00 |  |  |  |  |
| A1     |       | 0.02 |      |  |  |  |  |
| A2     |       | 0.70 |      |  |  |  |  |
| A3     |       | 0.20 |      |  |  |  |  |
| b      | 0.18  | 0.23 | 0.30 |  |  |  |  |
| D      | 2.85  | 3.00 | 3.15 |  |  |  |  |
| D2     | 2.23  | 2.38 | 2.52 |  |  |  |  |
| E      | 2.85  | 3.00 | 3.15 |  |  |  |  |
| E2     | 1.49  | 1.64 | 1.75 |  |  |  |  |
| E3     | 0.230 |      |      |  |  |  |  |
| E4     | 0.365 |      |      |  |  |  |  |
| е      |       | 0.50 |      |  |  |  |  |
| L      | 0.30  | 0.40 | 0.50 |  |  |  |  |
| ddd    |       |      | 0.08 |  |  |  |  |

Figure 39. DFN10 (3 x 3 mm) recommended footprint



DS13002 - Rev 4 page 22/32



# 8.3 TSOT23-8L packing information

Figure 40. TSOT23-8L reel drawing outline



DS13002 - Rev 4 page 23/32



Figure 41. TSOT23-8L carrier tape





- (I) Measured from centreline of sprocket hale to centreline of pocket.

  (II) Cumulative talerance of 10 sprocket hales is ± 0.20.

  (III) Measured from centreline of sprocket hale to centreline of pocket.

  (IV) Other material available.

- Typical SR of form tape Max. 109 OHM/SR

ALL DIMENSIONS IN MILLIMETRES UNLESS OTHERWISE STATED.

Figure 42. TSOT23-8L device orientation in tape



DS13002 - Rev 4 page 24/32



## 8.4 DFN10 (3 x 3 mm) packing information

Figure 43. DFN10 (3 x 3 mm) reel drawing outline



DS13002 - Rev 4 page 25/32



KO Ø1.5 8 ±0.10 *A0* ±0.05 0.30 <u>R 0.3</u> max ВO Ø1.5  $\pm 0.05$ COVER \* ±0.10 3.30 ±0.10 *A0* ВО 3.30 ±0.10 KO 1.10 ±0.10

Figure 44. DFN10 (3 x 3 mm) carrier tape





DS13002 - Rev 4 page 26/32



# 9 Ordering information

Table 11. Order codes

| Order code  | Package    | Packaging     | Marking | Thermal protection |
|-------------|------------|---------------|---------|--------------------|
| STEF12SGR   | TSOT23-8   | TCOT22 0      |         | Latch-off          |
| STEF12SAGR  | 130123-0   | Tana and rool | 12HA    | Autoretry          |
| STEF12SPUR  | DFN10-3x3  | Tape and reel |         | Latch-off          |
| STEF12SAPUR | DFN 10-3X3 |               | 12HA    | Autoretry          |

DS13002 - Rev 4 page 27/32



## **Revision history**

Table 12. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                            |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-Dec-2019 | 1        | Initial release.                                                                                                                                                                                                                                   |
| 29-May-2020 | 2        | Updated Figure 1, $V_{I(INT)}$ max. value in Table 5, Section 6.7 En/Fault pin, Section 6.9 Application suggestions and PCB layout guidelines and Figure 33.  Added row $R_{Lim}$ parameter in Table 4 and new order code STEF12SAPUR in Table 11. |
| 25-Aug-2020 | 3        | Updated Table 11. Order codes.                                                                                                                                                                                                                     |
| 06-Oct-2021 | 4        | Added new Section 8.3 TSOT23-8L packing information and Section 8.4 DFN10 (3 x 3 mm) packing information.                                                                                                                                          |

DS13002 - Rev 4 page 28/32



## **Contents**

| 1  | Diag                | gram                                              | 2  |
|----|---------------------|---------------------------------------------------|----|
| 2  | Pin                 | configuration                                     | 3  |
| 3  | Турі                | bical application                                 | 4  |
| 4  | Max                 | ximum ratings                                     | 5  |
| 5  | Elec                | ctrical characteristics                           | 6  |
| 6  | Арр                 | olication information                             | 8  |
|    | 6.1                 | Turn-on and soft startup feature                  | 8  |
|    | 6.2                 | Maximum load at startup                           | 8  |
|    | 6.3                 | Normal operating conditions                       | 8  |
|    | 6.4                 | Output voltage clamp                              | 9  |
|    | 6.5                 | Current limiting                                  | 9  |
|    | 6.6                 | Thermal shutdown                                  | 9  |
|    | 6.7                 | En/Fault pin                                      | 10 |
|    | 6.8                 | Reverse blocking function                         | 11 |
|    | 6.9                 | Application suggestions and PCB layout guidelines |    |
| 7  | Тур                 | oical characteristics                             |    |
| 8  | Package information |                                                   |    |
|    | 8.1                 | TSOT23-8L package information                     | 18 |
|    | 8.2                 | DFN10 (3 x 3 mm) package information              | 21 |
|    | 8.3                 | TSOT23-8L packing information                     | 23 |
|    | 8.4                 | DFN10 (3 x 3 mm) packing information              | 25 |
| 9  | Ord                 | lering information                                | 27 |
| Re | vision              | history                                           | 28 |



## **List of tables**

| Table 1.  | Pin description                                                       | . 3 |
|-----------|-----------------------------------------------------------------------|-----|
| Table 2.  | Absolute maximum ratings                                              | . 5 |
| Table 3.  | Thermal data (TSOT23-8L)                                              | . 5 |
| Table 4.  | Recommended operating condition                                       | . 5 |
| Table 5.  | Electrical characteristics                                            | . 6 |
| Table 6.  | Rise time vs. C <sub>dvdt</sub>                                       | . 8 |
| Table 7.  | I <sub>LIM</sub> / I <sub>SHORT</sub> vs. R <sub>Lim</sub> STEF12SGR  | . 9 |
| Table 8.  | I <sub>LIM</sub> / I <sub>SHORT</sub> vs. R <sub>Lim</sub> STEF12SPUR | . 9 |
| Table 9.  | TSOT23-8L mechanical data                                             | 19  |
| Table 10. | DFN10 (3 x 3 mm) mechanical data                                      | 22  |
| Table 11. | Order codes                                                           | 27  |
| Table 12. | Document revision history                                             | 28  |



# **List of figures**

| igure 1.  | Block diagram                                                               |     |
|-----------|-----------------------------------------------------------------------------|-----|
| igure 2.  | Pin connection (top view)                                                   |     |
| igure 3.  | Typical application circuit                                                 |     |
| igure 4.  | Application with external reverse current blocking MOSFET                   |     |
| igure 5.  | Delay time and V <sub>OUT</sub> ramp-up time                                | . 8 |
| igure 6.  | En/Fault driver circuit                                                     | 10  |
| igure 7.  | En/Fault pin status                                                         | 11  |
| igure 8.  | External gate driver circuit (only on DFN10 version)                        | 11  |
| igure 9.  | PCB layout example                                                          |     |
| igure 10. | I <sub>Lim</sub> and I <sub>Short</sub> vs. R <sub>Lim</sub> - (STEF12SGR)  | 13  |
| igure 11. | I <sub>Lim</sub> and I <sub>Short</sub> vs. R <sub>Lim</sub> - (STEF12SPUR) | 13  |
| igure 12. | Bias current vs. temperature                                                | 13  |
| igure 13. | Bias current vs. temperature (thermal shutdown)                             | 13  |
| igure 14. | R <sub>DS_ON</sub> vs. temperature                                          | 14  |
| igure 15. | I <sub>LIM</sub> vs. temperature                                            | 14  |
| igure 16. | I <sub>Short</sub> vs. temperature                                          | 14  |
| igure 17. | Clamping voltage vs. temperature                                            | 14  |
| igure 18. | UVLO vs. temperature                                                        | 14  |
| igure 19. | UVLO hysteresis vs. temperature                                             | 14  |
| igure 20. | En/Fault pin thresholds vs. temperature                                     | 15  |
| igure 21. | En/Fault pull-up voltage vs. temperature                                    | 15  |
| igure 22. | En/Fault pin current vs. temperature (En/Fault to GND)                      | 15  |
| igure 23. | Soft-start time vs. temperature (no C <sub>dvdt</sub> )                     | 15  |
| igure 24. | Start-up via input voltage (no load)                                        | 15  |
| igure 25. | Start-up via En/Fault pin (no load)                                         | 15  |
| igure 26. | Start-up via input voltage (5 $\Omega$ load)                                | 16  |
| igure 27. | Start-up via input voltage ( $C_{OUT}$ = 1500 $\mu$ F)                      | 16  |
| igure 28. | Start-up into voltage clamp                                                 | 16  |
| igure 29. | Voltage clamp during operation                                              | 16  |
| igure 30. | Start-up into output short-circuit                                          | 16  |
| igure 31. | Start-up into overload                                                      |     |
| igure 32. | Overcurrent protection during operation                                     |     |
| igure 33. | Output short-circuit during operation                                       |     |
| igure 34. | Thermal shutdown (latched version)                                          |     |
| igure 35. | Thermal shutdown (autoretry version)                                        |     |
| igure 36. | TSOT23-8L package outline                                                   |     |
| igure 37. | TSOT23-8L recommended footprint                                             |     |
| igure 38. | DFN10 (3 x 3 mm) package outline                                            |     |
| igure 39. | DFN10 (3 x 3 mm) recommended footprint                                      |     |
| igure 40. | TSOT23-8L reel drawing outline                                              |     |
| igure 41. | TSOT23-8L carrier tape                                                      |     |
| igure 42. | TSOT23-8L device orientation in tape                                        |     |
| igure 43. | DFN10 (3 x 3 mm) reel drawing outline                                       |     |
| igure 44. | DFN10 (3 x 3 mm) carrier tape                                               |     |
| igure 45. | DFN10 (3 x 3 mm) device orientation in tape                                 | 26  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved

DS13002 - Rev 4 page 32/32