# 2 MHz, Low-Input Bias Current Op Amps #### **Features** - Low-Input Bias Current - 150 pA (typical, $T_A = +125$ °C) - Low Quiescent Current - 100 µA/amplifier (typical) - · Low-Input Offset Voltage - ±1.5 mV (maximum) - Supply Voltage Range: 2.0V to 5.5V - · Rail-to-Rail Input/Output - Gain Bandwidth Product: 2 MHz (typical) - Slew Rate: 1.1 V/µs (typical) - · Unity Gain Stable - · No Phase Reversal - · Small Packages - Singles in SC70-5, SOT-23-5 - Extended Temperature Range - -40°C to +125°C #### **Applications** - · Photodiode Amplifier - pH Electrode Amplifier - · Low Leakage Amplifier - Piezoelectric Transducer Amplifier - · Active Analog Filter - · Battery-Powered Signal Conditioning #### **Design Aids** - SPICE Macro Models - FilterLab<sup>®</sup> Software - MAPS (Microchip Advanced Part Selector) - Analog Demonstration and Evaluation Boards - Application Notes #### **Package Types** # The Microchip MCP6471/2/4 family of operational amplifiers (op amps) has low-input bias current (150 pA, typical at 125°C) and rail-to-rail input and output operation. This family is unity gain stable and has a gain bandwidth product of 2 MHz (typical). These devices operate with a single-supply voltage as low as 2.0V, while only drawing 100 µA/amplifier (typical) of quiescent current. These features make the family of op amps well suited for photodiode amplifier. pH The MCP6471/2/4 family is offered in single (MCP6471), dual (MCP6472), quad (MCP6474) packages. All devices are designed using an advanced CMOS process and fully specified in extended temperature range from -40°C to +125°C. electrode amplifier, low leakage amplifier, and battery- powered signal conditioning applications, etc. #### **Related Parts** **Description** - MCP6481/2/4: 4 MHz, Low-Input Bias Current Op Amps - MCP6491/2/4: 7.5 MHz, Low-Input Bias Current Op Amps | <b>MCP6471</b> | MCP6472 | <b>MCP6472</b> | MCP6474 | |----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------| | SC70, SOT-23 | SOIC, MSOP | 2x3 TDFN* | SOIC, TSSOP | | V <sub>OUT</sub> 1 5 V <sub>DD</sub> V <sub>SS</sub> 2 4 V <sub>IN</sub> - | V <sub>OUTA</sub> 1 ° 8 V <sub>DD</sub> V <sub>INA</sub> 2 7 V <sub>OUTB</sub> V <sub>INA</sub> 4 6 V <sub>INB</sub> V <sub>SS</sub> 4 5 V <sub>INB</sub> + | Vouta 1: 0 | Vouta 1 0 14 Voutd Vina 2 13 Vind 12 Vind 11 Vss VDD 4 11 Vss Vinb 5 10 Vinc + VINB 6 9 Vinc - Voutb 7 8 Voutc | # **Typical Application** #### 1.0 ELECTRICAL CHARACTERISTICS # 1.1 Absolute Maximum Ratings † | V <sub>DD</sub> - V <sub>SS</sub> | 6.5V | |---------------------------------------------------------------|--------------------------------------------------| | Current at Input Pins | ±2 mA | | Analog Inputs (V <sub>IN</sub> +, V <sub>IN</sub> -) (Note 1) | V <sub>SS</sub> – 1.0V to V <sub>DD</sub> + 1.0V | | All Other Inputs and Outputs | $V_{SS} - 0.3V \text{ to } V_{DD} + 0.3V$ | | Difference Input Voltage | $V_{DD} - V_{SS}$ | | Output Short-Circuit Current | continuous | | Current at Output and Supply Pins | ±50 mA | | Storage Temperature | 65°C to +150°C | | Maximum Junction Temperature (T <sub>J</sub> ) | +150°C | | ESD protection on all pins (HBM) | ≥ 4 kV | #### Note 1: See Section 4.1.2, Input Voltage Limits. **† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ## 1.2 Specifications #### TABLE 1-1: DC ELECTRICAL SPECIFICATIONS | <b>Electrical Characteristics</b> : Unless otherwise indicated, $V_{DD} = +2.0V$ to $+5.5V$ , $V_{SS} = GND$ , $T_A = +25$ °C, | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------------|-----------------------|-----------------------|----------------|------------------------------------------------------------------------|--|--| | $V_{CM} = V_{DD}/2, V_{OUT} \approx V_{DD}/2, V_{L} = V_{I}$ | $_{ m DD}/2$ and $ m R_L$ | $= 10 \text{ k}\Omega \text{ to}$ | V <sub>L</sub> . (Ref | fer to Figure | 1-1). | | | | | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | | | | Input Offset | | | | | | | | | | Input Offset Voltage | Vos | -1.5 | _ | +1.5 | mV | $V_{DD} = 3.0V, V_{CM} = V_{DD}/4$ | | | | Input Offset Drift with Temperature | $\Delta V_{OS}/\Delta T_{A}$ | _ | ±2.5 | | μV/°C | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | | | Power Supply Rejection Ratio | PSRR | 75 | 91 | | dB | $V_{CM} = V_{DD}/4$ | | | | Input Bias Current and Impedance | | | | | | | | | | Input Bias Current | $I_{B}$ | _ | ±1 | _ | pΑ | | | | | | | _ | 8 | _ | pΑ | $T_A = +85^{\circ}C$ | | | | | | _ | 150 | 350 | pА | T <sub>A</sub> = +125°C | | | | Input Offset Current | Ios | _ | ±0.1 | _ | pΑ | | | | | Common Mode Input Impedance | Z <sub>CM</sub> | _ | 10 <sup>13</sup> 6 | _ | $\Omega pF$ | | | | | Differential Input Impedance | $Z_{DIFF}$ | _ | 10 <sup>13</sup> 6 | _ | $\Omega pF$ | | | | | Common Mode | | | | | | | | | | Common Mode Input Voltage Range | $V_{CMR}$ | V <sub>SS</sub> - 0.3 | _ | V <sub>DD</sub> + 0.3 | V | | | | | Common Mode Rejection Ratio | CMRR | 65 | 83 | _ | dB | $V_{CM} = -0.3V$ to 2.3V,<br>$V_{DD} = 2.0V$ | | | | | | 70 | 88 | _ | dB | $V_{CM} = -0.3V \text{ to } 5.8V,$<br>$V_{DD} = 5.5V$ | | | | Open-Loop Gain | | | | | | | | | | DC Open-Loop Gain (Large Signal) | A <sub>OL</sub> | 95 | 115 | _ | dB | $0.2V < V_{OUT} < (V_{DD} - 0.2V)$<br>$V_{DD} = 5.5V, V_{CM} = V_{SS}$ | | | #### TABLE 1-1: DC ELECTRICAL SPECIFICATIONS (CONTINUED) **Electrical Characteristics**: Unless otherwise indicated, $V_{DD}$ = +2.0V to +5.5V, $V_{SS}$ = GND, $T_A$ = +25°C, $V_{CM}$ = $V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L$ = $V_{DD}/2$ and $V_L$ = 10 kΩ to $V_L$ . (Refer to Figure 1-1). | -CM -DD, -CO - DD, -E -DD and -E - (.t. e. e | | | | | | | | | |----------------------------------------------|-----------------|-------|-------|-------|-------|-------------------------------------------------|--|--| | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | | | | Output | | | | | | | | | | High-Level Output Voltage | V <sub>OH</sub> | 1.980 | 1.996 | _ | V | V <sub>DD</sub> = 2.0V<br>0.5V input overdrive | | | | | | 5.480 | 5.493 | _ | V | V <sub>DD</sub> = 5.5V<br>0.5V input overdrive | | | | Low-Level Output Voltage | V <sub>OL</sub> | _ | 0.004 | 0.020 | V | V <sub>DD</sub> = 2.0V<br>0.5 V input overdrive | | | | | | _ | 0.007 | 0.020 | V | V <sub>DD</sub> = 5.5V<br>0.5 V input overdrive | | | | Output Short-Circuit Current | I <sub>SC</sub> | _ | ±10 | _ | mA | V <sub>DD</sub> = 2.0V | | | | | | _ | ±32 | _ | mA | V <sub>DD</sub> = 5.5V | | | | Power Supply | | | | | | | | | | Supply Voltage | $V_{DD}$ | 2.0 | _ | 5.5 | V | | | | | Quiescent Current per Amplifier | ΙQ | 50 | 100 | 200 | μΑ | $I_{O} = 0, V_{CM} = V_{DD}/4$ | | | #### TABLE 1-2: AC ELECTRICAL SPECIFICATIONS **Electrical Characteristics:** Unless otherwise indicated, $T_A$ = +25°C, $V_{DD}$ = +2.0V to +5.5V, $V_{SS}$ = GND, $V_{CM}$ = $V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L$ = $V_{DD}/2$ , $V_L$ = 10 kΩ to $V_L$ and $V_L$ = 20 pF. (Refer to Figure 1-1). | $V_{CM} = V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD}/2$ , $K_L = 10 \text{ K}2$ to $V_L$ and $C_L = 20 \text{ pr.}$ (Refer to rightle 1-1). | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|--------|---------------------|--| | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | | | AC Response | | | | | | | | | Gain Bandwidth Product | GBWP | _ | 2 | _ | MHz | | | | Phase Margin | PM | _ | 65 | _ | 0 | G = +1V/V | | | Slew Rate | SR | _ | 1.1 | _ | V/µs | | | | Noise | | | | | | | | | Input Noise Voltage | E <sub>ni</sub> | _ | 7 | _ | µVр-р | f = 0.1 Hz to 10 Hz | | | Input Noise Voltage Density | e <sub>ni</sub> | _ | 27 | _ | nV/√Hz | f = 1 kHz | | | | | _ | 23 | _ | nV/√Hz | f = 10 kHz | | | Input Noise Current Density | i <sub>ni</sub> | _ | 0.6 | _ | fA/√Hz | f = 1 kHz | | #### **TABLE 1-3: TEMPERATURE SPECIFICATIONS** | Electrical Characteristics: Unless otherwise indicated, V <sub>DD</sub> = +2.0V to +5.5V and V <sub>SS</sub> = GND. | | | | | | | | |---------------------------------------------------------------------------------------------------------------------|-------------------|------|-------|------|-------|------------|--| | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | | | Temperature Ranges | | | | | | | | | Operating Temperature Range | T <sub>A</sub> | -40 | _ | +125 | °C | Note 1 | | | Storage Temperature Range | T <sub>A</sub> | -65 | _ | +150 | °C | | | | Thermal Package Resistances | | | | | | | | | Thermal Resistance, 5L-SC-70 | $\theta_{JA}$ | _ | 331 | _ | °C/W | | | | Thermal Resistance, 5L-SOT-23 | $\theta_{\sf JA}$ | _ | 220.7 | _ | °C/W | | | | Thermal Resistance, 8L-2x3 TDFN | $\theta_{JA}$ | _ | 52.5 | _ | °C/W | | | | Thermal Resistance, 8L-MSOP | $\theta_{JA}$ | _ | 211 | _ | °C/W | | | | Thermal Resistance, 8L-SOIC | $\theta_{JA}$ | _ | 149.5 | _ | °C/W | | | | Thermal Resistance, 14L-SOIC | $\theta_{JA}$ | _ | 95.3 | _ | °C/W | | | | Thermal Resistance, 14L-TSSOP | $\theta_{JA}$ | _ | 100 | _ | °C/W | | | **Note 1:** The internal junction temperature $(T_J)$ must not exceed the absolute maximum specification of +150°C. #### 1.3 Test Circuits The circuit used for most DC and AC tests is shown in Figure 1-1. This circuit can independently set $V_{CM}$ and $V_{OUT}$ (refer to Equation 1-1). Note that $V_{CM}$ is not the circuit's common mode voltage (( $V_P + V_M$ )/2), and that $V_{OST}$ includes $V_{OS}$ plus the effects (on the input offset error, $V_{OST}$ ) of temperature, CMRR, PSRR and $A_{OL}$ . #### **EQUATION 1-1:** $$\begin{split} G_{DM} &= R_F/R_G \\ V_{CM} &= (V_P + V_{DD}/2)/2 \\ V_{OST} &= V_{IN+} - V_{IN-} \\ V_{OUT} &= (V_{DD}/2) + (V_P - V_M) + V_{OST} \cdot (I + G_{DM}) \\ \text{Where:} \\ G_{DM} &= \text{Differential Mode Gain} \qquad (\text{V/V}) \\ V_{CM} &= \text{Op Amp's Common Mode} \qquad (\text{V}) \\ \text{Input Voltage} \\ V_{OST} &= \text{Op Amp's Total Input Offset} \qquad (\text{mV}) \\ \text{Voltage} \end{split}$$ FIGURE 1-1: AC and DC Test Circuit for Most Specifications. **NOTES:** #### 2.0 TYPICAL PERFORMANCE CURVES **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. **Note:** Unless otherwise indicated, $T_A = +25^{\circ}C$ , $V_{DD} = +2.0V$ to +5.5V, $V_{SS} = GND$ , $V_{CM} = V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD}/2$ , $V_L = V_{DD}/2$ , $V_L = 10 \text{ k}\Omega$ to $V_L$ and $V_L = 20 \text{ pF}$ . FIGURE 2-1: Input Offset Voltage. FIGURE 2-2: Input Offset Voltage Drift. FIGURE 2-3: Input Offset Voltage vs. Common Mode Input Voltage. FIGURE 2-4: Input Offset Voltage vs. Common Mode Input Voltage. **FIGURE 2-5:** Input Offset Voltage vs. Output Voltage. FIGURE 2-6: Input Offset Voltage vs. Power Supply Voltage. **Note:** Unless otherwise indicated, $T_A$ = +25°C, $V_{DD}$ = +2.0V to +5.5V, $V_{SS}$ = GND, $V_{CM}$ = $V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L$ = $V_{DD}/2$ , $R_L$ = 10 k $\Omega$ to $V_L$ and $C_L$ = 20 pF. **FIGURE 2-7:** Input Noise Voltage Density vs. Frequency. FIGURE 2-8: Input Noise Voltage Density vs. Common Mode Input Voltage. FIGURE 2-9: CMRR, PSRR vs. Frequency. FIGURE 2-10: CMRR, PSRR vs. Ambient Temperature. **FIGURE 2-11:** Input Bias, Offset Currents vs. Ambient Temperature. FIGURE 2-12: Input Bias Current vs. Common Mode Input Voltage. **Note:** Unless otherwise indicated, $T_A = +25$ °C, $V_{DD} = +2.0 V$ to +5.5 V, $V_{SS} = GND$ , $V_{CM} = V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD}/2$ , $R_L = 10 \text{ k}\Omega$ to $V_L$ and $C_L = 20 \text{ pF}$ . **FIGURE 2-13:** Quiescent Current vs. Ambient Temperature. FIGURE 2-14: Quiescent Current vs. Common Mode Input Voltage. **FIGURE 2-15:** Quiescent Current vs. Common Mode Input Voltage. **FIGURE 2-16:** Quiescent Current vs. Power Supply Voltage. **FIGURE 2-17:** Open-Loop Gain, Phase vs. Frequency. FIGURE 2-18: DC Open-Loop Gain vs. Ambient Temperature. **Note:** Unless otherwise indicated, $T_A$ = +25°C, $V_{DD}$ = +2.0V to +5.5V, $V_{SS}$ = GND, $V_{CM}$ = $V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L$ = $V_{DD}/2$ , $R_L$ = 10 k $\Omega$ to $V_L$ and $C_L$ = 20 pF. FIGURE 2-19: Gain Bandwidth Product, Phase Margin vs. Ambient Temperature. **FIGURE 2-20:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature. **FIGURE 2-21:** Output Short Circuit Current vs. Power Supply Voltage. FIGURE 2-22: Output Voltage Swing vs. Frequency. FIGURE 2-23: Output Voltage Headroom vs. Output Current. FIGURE 2-24: Output Voltage Headroom vs. Output Current. **Note:** Unless otherwise indicated, $T_A = +25^{\circ}C$ , $V_{DD} = +2.0V$ to +5.5V, $V_{SS} = GND$ , $V_{CM} = V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD}/2$ , $R_L = 10 \text{ k}\Omega$ to $V_L$ and $C_L = 20 \text{ pF}$ . **FIGURE 2-25:** Output Voltage Headroom vs. Ambient Temperature. **FIGURE 2-26:** Output Voltage Headroom vs. Ambient Temperature. FIGURE 2-27: Slew Rate vs. Ambient Temperature. FIGURE 2-28: Small Signal Non-Inverting Pulse Response. FIGURE 2-29: Small Signal Inverting Pulse Response. FIGURE 2-30: Large Signal Non-Inverting Pulse Response. **Note:** Unless otherwise indicated, $T_A$ = +25°C, $V_{DD}$ = +2.0V to +5.5V, $V_{SS}$ = GND, $V_{CM}$ = $V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L$ = $V_{DD}/2$ , $V_L$ = 10 k $\Omega$ to $V_L$ and $C_L$ = 20 pF. **FIGURE 2-31:** Large Signal Inverting Pulse Response. FIGURE 2-32: The MCP6471/2/4 Shows No Phase Reversal. FIGURE 2-33: Closed Loop Output Impedance vs. Frequency. **FIGURE 2-34:** Measured Input Current vs. Input Voltage (below V<sub>SS</sub>). FIGURE 2-35: Channel-to-Channel Separation vs. Frequency (MCP6472/4 only). #### 3.0 PIN DESCRIPTIONS Descriptions of the pins are listed in Table 3-1. TABLE 3-1: PIN FUNCTION TABLE | MCP6471 | MCP6 | 472 | MCP6474 | Cumbal | Description | |--------------|------------|----------|-------------|---------------------------------------|------------------------------------------------------------------| | SC70, SOT-23 | SOIC, MSOP | 2x3 TDFN | SOIC, TSSOP | Symbol | Description | | 1 | 1 | 1 | 1 | V <sub>OUT</sub> , V <sub>OUTA</sub> | Analog Output (op amp A) | | 4 | 2 | 2 | 2 | V <sub>IN</sub> -, V <sub>INA</sub> - | Inverting Input (op amp A) | | 3 | 3 | 3 | 3 | V <sub>IN</sub> +, V <sub>INA</sub> + | Non-inverting Input (op amp A) | | 5 | 8 | 8 | 4 | $V_{DD}$ | Positive Power Supply | | _ | 5 | 5 | 5 | V <sub>INB</sub> + | Non-inverting Input (op amp B) | | _ | 6 | 6 | 6 | V <sub>INB</sub> - | Inverting Input (op amp B) | | _ | 7 | 7 | 7 | V <sub>OUTB</sub> | Analog Output (op amp B) | | _ | _ | _ | 8 | V <sub>OUTC</sub> | Analog Output (op amp C) | | _ | _ | _ | 9 | V <sub>INC</sub> - | Inverting Input (op amp C) | | _ | _ | _ | 10 | V <sub>INC</sub> + | Non-Inverting Input (op amp C) | | 2 | 4 | 4 | 11 | V <sub>SS</sub> | Negative Power Supply | | _ | _ | _ | 12 | V <sub>IND</sub> + | Non-Inverting Input (op amp D) | | _ | _ | _ | 13 | V <sub>IND</sub> - | Inverting Input (op amp D) | | _ | _ | _ | 14 | V <sub>OUTD</sub> | Analog Output (op amp D) | | _ | _ | 9 | _ | EP | Exposed Thermal Pad (EP); must be connected to V <sub>SS</sub> . | #### 3.1 Analog Outputs The output pins are low-impedance voltage sources. #### 3.2 Analog Inputs The non-inverting and inverting inputs are high-impedance CMOS inputs with low bias currents. #### 3.3 Power Supply Pins The positive power supply ( $V_{DD}$ ) is 2.0V to 5.5V higher than the negative power supply ( $V_{SS}$ ). For normal operation, the other pins are at voltages between $V_{SS}$ and $V_{DD}$ . Typically, these parts are used in single-supply operation. In this case, $V_{SS}$ is connected to ground and $V_{DD}$ is connected to the supply. $V_{DD}$ will need bypass capacitors. #### 3.4 Exposed Thermal Pad (EP) There is an internal electrical connection between the Exposed Thermal Pad (EP) and the $V_{SS}$ pin; they must be connected to the same potential on the Printed Circuit Board (PCB). This pad can be connected to a PCB ground plane to provide a larger heat sink. This improves the package thermal resistance ( $\theta_{JA}$ ). **NOTES:** #### 4.0 APPLICATION INFORMATION The MCP6471/2/4 family of op amps is manufactured using Microchip's state-of-the-art CMOS process and is specifically designed for low-power, high-precision applications. # 4.1 Inputs #### 4.1.1 PHASE REVERSAL The MCP6471/2/4 op amps are designed to prevent phase reversal when the input pins exceed the supply voltages. Figure 2-32 shows the input voltage exceeding the supply voltage without any phase reversal. #### 4.1.2 INPUT VOLTAGE LIMITS In order to prevent damage and/or improper operation of these amplifiers, the circuit must limit the voltages at the input pins (see **Section 1.1 "Absolute Maximum Ratings †"**). The ESD protection on the inputs can be depicted as shown in Figure 4-1. This structure was chosen to protect the input transistors against many (but not all) overvoltage conditions, and to minimize the input bias current $(I_B)$ . FIGURE 4-1: Simplified Analog Input ESD Structures. The input ESD diodes clamp the inputs when they try to go more than one diode drop below $V_{SS}$ . They also clamp any voltages that go well above $V_{DD}$ . Their breakdown voltage is high enough to allow normal operation, but not low enough to protect against slow overvoltage (beyond $V_{DD}$ ) events. Very fast ESD events (that meet the specification) are limited so that damage does not occur. In some applications, it may be necessary to prevent excessive voltages from reaching the op amp inputs; Figure 4-2 shows one approach to protect these inputs. FIGURE 4-2: Protecting the Analog Inputs. A significant amount of current can flow out of the inputs when the Common mode voltage ( $V_{CM}$ ) is below ground ( $V_{SS}$ ), as shown in Figure 2-34. #### 4.1.3 INPUT CURRENT LIMITS In order to prevent damage and/or improper operation of these amplifiers, the circuit must limit the currents into the input pins (see Section 1.1 "Absolute Maximum Ratings †"). Figure 4-3 shows one approach to protect these inputs. The $R_1$ and $R_2$ resistors limit the possible currents in or out of the input pins (and the ESD diodes, $D_1$ and $D_2$ ). The diode currents will go through either $V_{DD}$ or $V_{SS}$ . FIGURE 4-3: Protecting the Analog Inputs. #### 4.1.4 NORMAL OPERATION The inputs of the MCP6471/2/4 op amps use two differential input stages in parallel. One operates at a low Common mode input voltage ( $V_{CM}$ ), while the other operates at a high $V_{CM}$ . With this topology, the device operates with a $V_{CM}$ up to 0.3V above $V_{DD}$ and 0.3V below $V_{SS}$ (refer to Figures 2-3 and 2-4). The input offset voltage is measured at $V_{CM} = V_{SS} - 0.3V$ and $V_{DD} + 0.3V$ to ensure proper operation. The transition between the input stages occurs when $V_{CM}$ is near $V_{DD} - 1.1V$ (refer to Figures 2-3 and 2-4). For the best distortion performance and gain linearity, with non-inverting gains, avoid this region of operation. #### 4.2 Rail-to-Rail Output The output voltage range of the MCP6471/2/4 op amps is 0.007V (typical) and 5.493V (typical) when $R_L=10~k\Omega$ is connected to $V_{DD}/2$ and $V_{DD}=5.5V.$ Refer to Figures 2-23 and 2-24 for more information. #### 4.3 Capacitive Loads Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. While a unity-gain buffer (G = +1V/V) is the most sensitive to capacitive loads, all gains show the same general behavior. When driving large capacitive loads with these op amps (e.g., > 100 pF when G = + 1V/V), a small series resistor at the output ( $R_{ISO}$ in Figure 4-4) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will generally be lower than the bandwidth with no capacitance load. **FIGURE 4-4:** Output Resistor, R<sub>ISO</sub> Stabilizes Large Capacitive Loads. Figure 4-5 gives the recommended $R_{ISO}$ values for different capacitive loads and gains. The x-axis is the normalized load capacitance $(C_L/G_N)$ , where $G_N$ is the circuit's noise gain. For non-inverting gains, $G_N$ and the Signal Gain are equal. For inverting gains, $G_N$ is 1 + |Signal Gain| (e.g., -1V/V gives $G_N = +2V/V$ ). After selecting $R_{\rm ISO}$ for your circuit, double check the resulting frequency response peaking and step response overshoot. Modify $R_{\rm ISO}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP6471/2/4 SPICE macro model are helpful. **FIGURE 4-5:** Recommended R<sub>ISO</sub> Values for Capacitive Loads. #### 4.4 Supply Bypass With this family of operational amplifiers, the power supply pin (V<sub>DD</sub> for single supply) should have a local bypass capacitor (i.e., 0.01 $\mu\text{F}$ to 0.1 $\mu\text{F}$ ) within 2 mm for good high-frequency performance. It can use a bulk capacitor (i.e., 1 $\mu\text{F}$ or larger) within 100 mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts. #### 4.5 Unused Op Amps An unused op amp in a quad package (MCP6474) should be configured as shown in Figure 4-6. These circuits prevent the output from toggling and causing crosstalk. Circuit A sets the op amp at its minimum noise gain. The resistor divider produces any desired reference voltage within the output voltage range of the op amp, and the op amp buffers that reference voltage. Circuit B uses the minimum number of components and operates as a comparator, but it may draw more current. FIGURE 4-6: Unused Op Amps. #### 4.6 PCB Surface Leakage In applications where low-input bias current is critical, PCB surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low-humidity conditions, a typical resistance between nearby traces is $10^{12}\Omega$ . A 5V difference would cause 5 pA of current to flow, which is greater than the MCP6471/2/4 family's bias current at +25°C (1 pA, typical). The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 4-7. FIGURE 4-7: Example Guard Ring Layout for Inverting Gain. - 1. Non-Inverting Gain and Unity-Gain Buffer: - a.Connect the non-inverting pin (V<sub>IN</sub>+) to the input with a wire that does not touch the PCB surface. - b.Connect the guard ring to the inverting input pin ( $V_{IN}$ –). This biases the guard ring to the Common mode input voltage. - Inverting Gain and Transimpedance Gain Amplifiers (convert current to voltage, such as photo detectors): - a.Connect the guard ring to the non-inverting input pin ( $V_{IN}$ +). This biases the guard ring to the same reference voltage as the op amp (e.g., $V_{DD}/2$ or ground). - b.Connect the inverting pin (V<sub>IN</sub>-) to the input with a wire that does not touch the PCB surface. #### 4.7 Application Circuits #### 4.7.1 PHOTO DETECTION The MCP6471/2/4 op amps can be used to easily convert the signal from a sensor that produces an output current (such as a photo diode) into a voltage (a transimpedance amplifier). This is implemented with a single resistor ( $R_2$ ) in the feedback loop of the amplifiers shown in Figure 4-8 and Figure 4-9. The optional capacitor ( $C_2$ ) sometimes provides stability for these circuits. A photodiode configured in the Photovoltaic mode has zero voltage potential placed across it (Figure 4-8). In this mode, the light sensitivity and linearity is maximized, making it best suited for precision applications. The key amplifier specifications for this application are: low-input bias current, Common mode input voltage range (including ground), and rail-to-rail output. FIGURE 4-8: Photovoltaic Mode Detector. In contrast, a photodiode that is configured in the Photoconductive mode has a reverse bias voltage across the photo-sensing element (Figure 4-9). This decreases the diode capacitance, which facilitates high-speed operation (e.g., high-speed digital communications). However, the reverse bias voltage also increased diode leakage current and caused linearity errors. **FIGURE 4-9:** Photoconductive Mode Detector. #### 4.7.2 ACTIVE LOW PASS FILTER The MCP6471/2/4 op amps' low-input bias current makes it possible for the designer to use larger resistors and smaller capacitors for active low-pass filter applications. However, as the resistance increases, the noise generated also increases. Parasitic capacitances and the large value resistors could also modify the frequency response. These trade-offs need to be considered when selecting circuit elements. Usually, the op amp bandwidth is 100x the filter cutoff frequency (or higher) for good performance. It is possible to have the op amp bandwidth 10x higher than the cutoff frequency, thus having a design that is more sensitive to component tolerances. Figure 4-10 and Figure 4-11 show low-pass, second-order, Butterworth filters with a cutoff frequency of 10 Hz. The filter in Figure 4-10 has a non-inverting gain of +1 V/V, and the filter in Figure 4-11 has an inverting gain of -1 V/V. FIGURE 4-10: Second-Order, Low-Pass Butterworth Filter with Sallen-Key Topology. FIGURE 4-11: Second-Order, Low-Pass Butterworth Filter with Multiple-Feedback Topology. #### 4.7.3 PH ELECTRODE AMPLIFIER The MCP6471/2/4 op amps can be used for sensing applications where the sensor has high output impedance, such as a pH electrode sensor; its output impedance is in the range of 1 $M\Omega$ to 1G $\Omega$ . The key op amp specifications for these kinds of applications are low-input bias current and high-input impedance. A typical sensing circuit is shown in Figure 4-12, it is implemented with a non-inverting amplifier which has a gain of 1+R $_2$ /R $_1$ . The input voltage error due to input bias current is equal to I $_B$ \*R $_{OUT}$ , which is amplified by 1+R $_2$ /R $_1$ at the output. To minimize the voltage error and get the V $_{OUT}$ with better accuracy, the I $_B$ must be small enough. FIGURE 4-12: pH Electrode Amplifier. **NOTES:** #### 5.0 DESIGN AIDS Microchip Technology Inc. provides the basic design tools needed for the MCP6471/2/4 family of op amps. #### 5.1 SPICE Macro Model The latest SPICE macro model for the MCP6471/2/4 op amps is available on the Microchip web site at www.microchip.com. The model was written and tested in PSpice, owned by Orcad (Cadence<sup>®</sup>). For other simulators, translation may be required. The model covers a wide aspect of the op amp's electrical specifications. Not only does the model cover voltage, current and resistance of the op amp, but it also covers the temperature and noise effects on the behavior of the op amp. The model has not been verified outside the specification range listed in the op amp data sheet. The model behaviors under these conditions cannot be guaranteed to match the actual op amp performance. Moreover, the model is intended to be an initial design tool. Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves. #### 5.2 FilterLab Software Microchip's FilterLab software is an innovative software tool that simplifies analog active filter (using op amps) design. Available at no cost from the Microchip web site at <a href="https://www.microchip.com/filterlab">www.microchip.com/filterlab</a>, the FilterLab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance. # 5.3 MAPS (Microchip Advanced Part Selector) MAPS is a software tool that helps semiconductor professionals efficiently identify Microchip devices that fit a particular design requirement. Available at no cost, MAPS is an overall selection tool for Microchip's product portfolio that includes analog, memory, MCUs and DSCs. Using this tool, you can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for data sheets, purchases and sampling of Microchip parts. The web site is available at www.microchip.com/maps. # 5.4 Analog Demonstration and Evaluation Boards Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help you achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site: www.microchip.com/analogtools. Some boards that are especially useful include: - MCP6XXX Amplifier Evaluation Board 1 - MCP6XXX Amplifier Evaluation Board 2 - MCP6XXX Amplifier Evaluation Board 3 - MCP6XXX Amplifier Evaluation Board 4 - · Active Filter Demo Board Kit - 5/6-Pin SOT-23 Evaluation Board, part number VSUPEV2 - 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board, part number SOIC8EV #### 5.5 Application Notes The following Microchip analog design note and application notes are available on the Microchip web site at <a href="https://www.microchip.com/appnotes">www.microchip.com/appnotes</a>, and are recommended as supplemental reference resources. - ADN003: "Select the Right Operational Amplifier for your Filtering Circuits", DS21821 - AN722: "Operational Amplifier Topologies and DC Specifications", DS00722 - AN723: "Operational Amplifier AC Specifications and Applications", DS00723 - AN884: "Driving Capacitive Loads With Op Amps", DS00884 - AN990: "Analog Sensor Conditioning Circuits An Overview", DS00990 - AN1177: "Op Amp Precision Design: DC Errors", DS01177 - AN1228: "Op Amp Precision Design: Random Noise", DS01228 - AN1297: "Microchip's Op Amp SPICE Macro Models" DS01297 - AN1332: "Current Sensing Circuit Concepts and Fundamentals" DS01332 - AN1494: "Using MCP6491 Op Amps for Photodetection Applications" DS01494 These application notes and others are listed in: "Signal Chain Design Guide", DS21825 **NOTES:** #### 6.0 PACKAGING INFORMATION ## 6.1 Package Marking Information 5-Lead SOT-23 (MCP6471 only) | Part Number | Code | |---------------|------| | MCP6471T-E/OT | 3ENN | 5-Lead SC-70 (MCP6471 only) | Part Number | Code | |----------------|------| | MCP6471T-E/LTY | DPNN | | | | 8-Lead MSOP (3x3 mm) (MCP6472 only) 8-Lead SOIC (3.90 mm) (MCP6472 only) **Legend:** XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (e3) Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. ## 8-Lead TDFN (2x3x0.75 mm) (MCP6472 only) | Part Number | Code | |----------------|------| | MCP6472T-E/MNY | ABY | 14-Lead SOIC (3.90 mm) (MCP6474 only) Example 14-Lead TSSOP (4.4 mm) (MCP6474 only) Example # 5-Lead Plastic Small Outine Transistor (LTY) [SC70] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | | | |--------------------------|-------|-------------|-------------|------|--|--|--| | | MIN | NOM | MAX | | | | | | Number of Pins | N | 5 | | | | | | | Pitch | е | | 0.65 BSC | | | | | | Overall Height | А | 0.80 – 1.10 | | | | | | | Molded Package Thickness | A2 | 0.80 | _ | 1.00 | | | | | Standoff | A1 | 0.00 | _ | 0.10 | | | | | Overall Width | E | 1.80 | 2.10 | 2.40 | | | | | Molded Package Width | E1 | 1.15 | 1.25 | 1.35 | | | | | Overall Length | D | 1.80 | 2.00 | 2.25 | | | | | Foot Length | L | 0.10 | 0.20 | 0.46 | | | | | Lead Thickness | С | 0.08 | _ | 0.26 | | | | | Lead Width | b | 0.15 | _ | 0.40 | | | | #### Notes - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-061B # 5-Lead Plastic Small Outine Transistor (LTY) [SC70] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | Units | N | MILLIMETERS | | | |-----------------------|------------------|----------|-------------|------|--| | Dimension | Dimension Limits | | NOM | MAX | | | Contact Pitch | Е | 0.65 BSC | | | | | Contact Pad Spacing | С | 2.20 | | | | | Contact Pad Width | Х | | | 0.45 | | | Contact Pad Length | Υ | | | 0.95 | | | Distance Between Pads | G | 1.25 | | | | | Distance Between Pads | | 0.20 | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2061A # 5-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | | |--------------------------|---------------|----------|-------------|------|--|--| | Dime | ension Limits | MIN | NOM | MAX | | | | Number of Pins | N | 5 | | | | | | Lead Pitch | е | 0.95 BSC | | | | | | Outside Lead Pitch | e1 | 1.90 BSC | | | | | | Overall Height | A | 0.90 | _ | 1.45 | | | | Molded Package Thickness | A2 | 0.89 | - | 1.30 | | | | Standoff | A1 | 0.00 | - | 0.15 | | | | Overall Width | E | 2.20 | - | 3.20 | | | | Molded Package Width | E1 | 1.30 | - | 1.80 | | | | Overall Length | D | 2.70 | - | 3.10 | | | | Foot Length | L | 0.10 | - | 0.60 | | | | Footprint | L1 | 0.35 | - | 0.80 | | | | Foot Angle | ф | 0° | _ | 30° | | | | Lead Thickness | С | 0.08 | - | 0.26 | | | | Lead Width | b | 0.20 | - | 0.51 | | | #### Notes: - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-091B ## 5-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | | |-------------------------|----|-------------|------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Contact Pitch | Е | 0.95 BSC | | | | | Contact Pad Spacing | С | | 2.80 | | | | Contact Pad Width (X5) | Х | | | 0.60 | | | Contact Pad Length (X5) | Υ | | | 1.10 | | | Distance Between Pads | G | 1.70 | | | | | Distance Between Pads | GX | 0.35 | | | | | Overall Width | Z | | | 3.90 | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2091A ## 8-Lead Plastic Micro Small Outline Package (MS) [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-111C Sheet 1 of 2 ## 8-Lead Plastic Micro Small Outline Package (MS) [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | |--------------------------|-------------|----------|----------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Number of Pins | N | | 8 | | | | Pitch | е | | 0.65 BSC | | | | Overall Height | Α | 1.10 | | | | | Molded Package Thickness | A2 | 0.75 | 0.85 | 0.95 | | | Standoff | A1 | 0.00 | - | 0.15 | | | Overall Width | E | 4.90 BSC | | | | | Molded Package Width | E1 | 3.00 BSC | | | | | Overall Length | D | 3.00 BSC | | | | | Foot Length | L | 0.40 | 0.60 | 0.80 | | | Footprint | L1 | 0.95 REF | | | | | Foot Angle | φ | 0° | - | 8° | | | Lead Thickness | С | 0.08 | - | 0.23 | | | Lead Width | b | 0.22 | - | 0.40 | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-111C Sheet 2 of 2 ## 8-Lead Plastic Micro Small Outline Package (MS) [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | Units | | MILLIMETERS | | | | |-------------------------|------------------|----------|-------------|------|--|--| | Dimension | Dimension Limits | | NOM | MAX | | | | Contact Pitch | Ш | 0.65 BSC | | | | | | Contact Pad Spacing | C | | 4.40 | | | | | Overall Width | Z | | | 5.85 | | | | Contact Pad Width (X8) | X1 | | | 0.45 | | | | Contact Pad Length (X8) | Y1 | | | 1.45 | | | | Distance Between Pads | G1 | 2.95 | | | | | | Distance Between Pads | GX | 0.20 | | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2111A ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-057C Sheet 1 of 2 ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **te:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | | |--------------------------|-----------|-------------|-----|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Number of Pins | N | 8 | | | | | Pitch | е | 1.27 BSC | | | | | Overall Height | Α | ı | ı | 1.75 | | | Molded Package Thickness | A2 | 1.25 | | | | | Standoff § | A1 | 0.10 | - | 0.25 | | | Overall Width | Е | 6.00 BSC | | | | | Molded Package Width | E1 | 3.90 BSC | | | | | Overall Length | D | 4.90 BSC | | | | | Chamfer (Optional) | h | 0.25 - 0.50 | | | | | Foot Length | L | 0.40 | ı | 1.27 | | | Footprint | L1 | 1.04 REF | | | | | Foot Angle | $\varphi$ | 0° | ı | 8° | | | Lead Thickness | С | 0.17 | ı | 0.25 | | | Lead Width | b | 0.31 | ı | 0.51 | | | Mold Draft Angle Top | α | 5° | = | 15° | | | Mold Draft Angle Bottom | β | 5° | - | 15° | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing No. C04-057C Sheet 2 of 2 $\,$ # 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | MILLIMETERS | | | |-------------------------|----|-------------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | 1.27 BSC | | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width (X8) | X1 | | | 0.60 | | Contact Pad Length (X8) | Y1 | | | 1.55 | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2057A # 8-Lead Plastic Dual Flat, No Lead Package (MN) – 2x3x0.75mm Body [TDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **BOTTOM VIEW** Microchip Technology Drawing No. C04-129C Sheet 1 of 2 # 8-Lead Plastic Dual Flat, No Lead Package (MN) – 2x3x0.75mm Body [TDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | |------------------------|-------|----------------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Pins | N | 8 | | | | Pitch | е | 0.50 BSC | | | | Overall Height | Α | 0.70 0.75 0.80 | | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | 0.20 REF | | | | Overall Length | D | 2.00 BSC | | | | Overall Width | Е | 3.00 BSC | | | | Exposed Pad Length | D2 | 1.20 | - | 1.60 | | Exposed Pad Width | E2 | 1.20 | 1 | 1.60 | | Contact Width | b | 0.20 | 0.25 | 0.30 | | Contact Length | Ĺ | 0.25 | 0.30 | 0.45 | | Contact-to-Exposed Pad | K | 0.20 | - | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Package is saw singulated - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing No. C04-129C Sheet 2 of 2 # 8-Lead Plastic Dual Flat, No Lead Package (MN) - 2x3x0.75 mm Body [TDFN] **ote:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging MILLIMETERS Units **Dimension Limits** MIN NOM MAX Contact Pitch 0.50 BSC Ε Optional Center Pad Width W2 1.46 Optional Center Pad Length 1.36 T2 3.00 Contact Pad Spacing C1 Contact Pad Width (X8) 0.30 X1 Contact Pad Length (X8) Υ1 0.75 Distance Between Pads 0.20 G #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2129A #### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-065C Sheet 1 of 2 # 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units MILLIMETERS | | | S | |--------------------------|-------------------|-------------|-----|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Pins | N | 14 | | | | Pitch | е | 1.27 BSC | | | | Overall Height | Α | 1.75 | | | | Molded Package Thickness | A2 | 1.25 | - | - | | Standoff § | A1 | 0.10 | - | 0.25 | | Overall Width | Е | 6.00 BSC | | | | Molded Package Width | E1 | 3.90 BSC | | | | Overall Length | D | 8.65 BSC | | | | Chamfer (Optional) | h | 0.25 - 0.50 | | | | Foot Length | L | 0.40 | ı | 1.27 | | Footprint | L1 | 1.04 REF | | | | Lead Angle | Θ | 0° | ı | - | | Foot Angle | φ | 0° | - | 8° | | Lead Thickness | С | 0.10 | - | 0.25 | | Lead Width | b | 0.31 | - | 0.51 | | Mold Draft Angle Top | α | 5° | _ | 15° | | Mold Draft Angle Bottom | β | 5° - 15° | | | #### Notes - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing No. C04-065C Sheet 2 of 2 # 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | Units | MILLIMETERS | | S | |-----------------------|------------------|-------------|------|------| | Dimension | Dimension Limits | | NOM | MAX | | Contact Pitch | Е | 1.27 BSC | | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width | Х | | | 0.60 | | Contact Pad Length | Υ | | | 1.50 | | Distance Between Pads | Gx | 0.67 | | | | Distance Between Pads | G | 3.90 | | | #### Notes 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2065A # 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-087C Sheet 1 of 2 # 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | |--------------------------|-------|-------------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Pins | N | 14 | | | | Pitch | е | 0.65 BSC | | | | Overall Height | Α | - 1.20 | | | | Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | - | 0.15 | | Overall Width | E | 6.40 BSC | | | | Molded Package Width | E1 | 4.30 | 4.40 | 4.50 | | Molded Package Length | D | 4.90 | 5.00 | 5.10 | | Foot Length | Г | 0.45 | 0.60 | 0.75 | | Footprint | (L1) | 1.00 REF | | | | Foot Angle | φ | 0° | | 8° | | Lead Thickness | С | 0.09 | ı | 0.20 | | Lead Width | b | 0.19 | - | 0.30 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M $\,$ BSC: Basic Dimension. Theoretically exact value shown without tolerances. $\label{eq:REF:Reference} \textbf{REF: Reference Dimension, usually without tolerance, for information purposes only.}$ Microchip Technology Drawing No. C04-087C Sheet 2 of 2 # 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **lote:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # RECOMMENDED LAND PATTERN | | Units | MILLIMETERS | | | |--------------------------|--------|-------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | Е | | 0.65 BSC | | | Contact Pad Spacing | C1 | | 5.90 | | | Contact Pad Width (X14) | X1 | | | 0.45 | | Contact Pad Length (X14) | Y1 | | | 1.45 | | Distance Between Pads | G | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2087A # MCP6471/2/4 **NOTES:** #### APPENDIX A: REVISION HISTORY ## **Revision C (June 2013)** The following is the list of modifications: - Added new devices to the family (MCP6472 and MCP6474) and related information throughout the document. - 2. Updated thermal package resistance information in Table 1-3. - 3. Added Figure 2-35 in Section 2.0, Typical Performance Curves. - 4. Updated Section 3.0, Pin Descriptions. - 5. Added new Section 4.5, Unused Op Amps. - 6. Updated the list of reference documents in Section 5.5, Application Notes. - 7. Added package markings and drawings for the MCP6472 and MCP6474 devices. - 8. Updated Product Identification System. #### **Revision B (October 2012)** The following is the list of modifications: - 1. Updated the maximum low input offset voltage value in the Features. - Updated the minimum and maximum input offset voltage in TABLE 1-1: "DC Electrical Specifications". #### **Revision A (September 2012)** · Original Release of this Document. **NOTES:** # PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | <u>×</u> / <u>x</u> x | Exa | mples: | | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|--------------------------------------------------------------| | Device Tempo | T T T T T T T T T T T T T T T T T T T | a) | MCP6471T-E/LTY: | Tape and Reel,<br>Extended Temp.,<br>5LD SC70 package | | Device: | MCP6471T: Single Op Amp (Tape and Reel) (SC70, SOT-23) | b) | MCP6471T-E/OT: | Tape and Reel,<br>Extended Temp.,<br>5LD SOT-23 package | | | MCP6472: Dual Op Amp (SOIC and MSOP only) MCP6472T: Dual Op Amp (Tape and Reel) | c) | MCP6472-E/MS: | Extended Temp.,<br>8LD MSOP package | | | (SOIC, MSOP and 2x3 TDFN) MCP6474: Quad Op Amp MCP6474T: Quad Op Amp (Tape and Reel) | d) | MCP6472T-E/MS: | Tape and Reel,<br>Extended Temp.,<br>8LD MSOP package | | | (SOIC and TSSOP) | e) | MCP6472-E/SN: | Extended Temp.,<br>8LD SOIC package | | Temperature Range: | E = -40°C to +125°C (Extended) | f) | MCP6472T-E/SN: | Tape and Reel,<br>Extended Temp.,<br>8LD SOIC package | | Package: | LTY = Plastic Package (SC70), 5-lead OT = Plastic Small Outline Transistor, (SOT-23), 5-lead MNY* = Plastic Dual Flat, No Lead, (2x3 TDFN), 8-lead (TDFN) | g) | MCP6472T-E/MNY: | Tape and Reel,<br>Extended Temp.,<br>8LD 2x3 TDFN<br>package | | | SN = Lead Plastic Śmall Outline (150 mil body),<br>8-lead (SOIC) | h) | MCP6474-E/SL: | Extended Temp.,<br>14LD SOIC package | | | MS = Plastic MSOP, 8-lead SL = Plastic Small Outline, (150 mil body), 14-lead (SOIC) | i) | MCP6474T-E/SL: | Tape and Reel,<br>Extended Temp.,<br>14LD SOIC package | | | ST = Plastic Thin Shrink Small Outline<br>(150 mil body), 14-lead (TSSOP) | j) | MCP6474-E/ST: | Extended Temp.,<br>14LD TSSOP | | | *Y = Nickel palladium gold manufacturing designator. Only available on the TDFN package. | k) | MCP6474T-E/ST: | package Tape and Reel, Extended Temp., 14LD TSSOP package | # MCP6471/2/4 **NOTES:** #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949 #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2012-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 978-1-62077-245-4 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # **Worldwide Sales and Service** #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 **Toronto** Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongging Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hangzhou Tel: 86-571-2819-3187 Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 UK - Wokingham Tel: 44-118-921-5869 Fax: 44-118-921-5820 11/29/12