

# VBG08H-E

## Ignition coil driver power I.C.

#### **Datasheet - production data**

- Battery fault tolerant pins
- ESD protected
- TTL compatible

### Description

VBG08H is a single channel driver, plus an IGBT power stage internally assembled using Chip On Chip (COC) hybrid technology.

The two chips are assembled together in the  $\mathsf{OctaPAK}^{\texttt{R}}$  package.

The device comes with several built-in protections like a coil current limiter, thermal monitoring circuit, which triggers a Soft Shut Down (SSD) as soon as the maximum allowable temperature is reached (TSD). It avoids extra voltage on the secondary side of the coil transformer.

The Slow Turn On circuit (STO), avoids unwanted sparks during first negative dV/dt of HVC voltage at turn on.

The current flag circuit provides an output logical signal voltage when the coil current reaches a fixed threshold.



### Features

| HV <sub>CL</sub> | I <sub>NOM</sub>   | ٧ <sub>S</sub> | I <sub>S</sub> |
|------------------|--------------------|----------------|----------------|
| 360 V            | 8 A <sup>(1)</sup> | 6 - 40 V       | 5 mA           |

1. Max operative current

- Smart electronic ignition with embedded IGBT power stage
- Coil current limiter
- Current threshold flag diagnostic output
- Enable pin
- Slow turn-on
- Soft shut down (SSD) operated by low voltage clamp circuit (LVC)
- SSD activated by
  - Thermal intervention  $(T_i > 150^{\circ}C)$
  - Enable pin
  - Input overvoltage
  - Battery overvoltage

#### Table 1. Device summary

| Package | Order codes |               |  |
|---------|-------------|---------------|--|
|         | Tube        | Tape and reel |  |
| OctaPAK | VBG08H-E    | VBG08HTR-E    |  |

DocID024413 Rev 3

## Contents

| 1 | Deta | iled description5                         |
|---|------|-------------------------------------------|
|   | 1.1  | Slow turn-on                              |
|   | 1.2  | Input over voltage (INP_OV) 6             |
|   | 1.3  | Battery overvoltage                       |
| 2 | Bloc | k diagram                                 |
| 3 | Elec | trical specifications9                    |
|   | 3.1  | Absolute maximum ratings 10               |
|   | 3.2  | Thermal data                              |
|   | 3.3  | Electrical characteristics                |
| 4 | Elec | trical transient requirements25           |
|   | 4.1  | General setup                             |
| 5 | РСВ  | layout suggestions and PGND disconnection |
| 6 | Pack | kage and PCB thermal data 28              |
|   | 6.1  | OctaPAK thermal data 28                   |
| 7 | Pack | age informations                          |
|   | 7.1  | ECOPACK <sup>®</sup>                      |
|   | 7.2  | OctaPAK package information               |
| 8 | Revi | sion history                              |



## List of tables

| Table 1.  | Device summary                                         | 1 |
|-----------|--------------------------------------------------------|---|
| Table 2.  | Pin name and function                                  | 3 |
| Table 3.  | Suggested component values for the application circuit | ) |
| Table 4.  | Absolute maximum ratings                               | ) |
| Table 5.  | Thermal data (estimated)                               |   |
| Table 6.  | Power section                                          |   |
| Table 7.  | Timing characteristics                                 | 2 |
| Table 8.  | Electrical transient requirements (part 1/3)           | 3 |
| Table 9.  | Electrical transient requirements (part 2/3)           | 3 |
| Table 10. | Electrical transient requirements (part 3/3)           | 3 |
| Table 11. | PCB properties                                         |   |
| Table 12. | Thermal parameters                                     | ) |
| Table 13. | OctaPAK mechanical data                                | 2 |
| Table 14. | Document revision history                              | 3 |
|           |                                                        |   |



# List of figures

| Figure 1.  | Block diagram schematic                                                                  | . 7 |
|------------|------------------------------------------------------------------------------------------|-----|
| Figure 2.  | OctaPAK top view                                                                         | . 7 |
| Figure 3.  | Voltage and current conventions                                                          | . 9 |
| Figure 4.  | Application circuit                                                                      |     |
| Figure 5.  | Input control vs VHVC time definitions                                                   | 13  |
| Figure 6.  | Electrical characteristics timing                                                        |     |
| Figure 7.  | Current limit without TSD activation Tj < TSD                                            | 15  |
| Figure 8.  | Current limit followed by TSD activation (T <sub>i</sub> = TSD) (case 1)                 | 16  |
| Figure 9.  | Current limit followed by TSD activation (T <sub>i</sub> = TSD) (case 2)                 | 17  |
| Figure 10. | Thermal cycling behavior                                                                 |     |
| Figure 11. | Switch on attempt at T <sub>i</sub> > T <sub>SSD</sub>                                   | 18  |
| Figure 12. | Soft switch off caused by EN pin pulled high                                             | 19  |
| Figure 13. | Coil current discharge completion after releasing of EN pin                              | 20  |
| Figure 14. | Device behaviour when EN pin becomes high before low to high transition of Input         |     |
|            | command                                                                                  | 21  |
| Figure 15. | Device behaviour when EN pin is pulled up and down while Input command is still high . 2 |     |
| Figure 16. | Device behavior in case of Input over voltage                                            |     |
| Figure 17. | Device behavior in case of battery over voltage                                          |     |
| Figure 18. | Current flag threshold vs temperature for I <sub>FLAG</sub> = 6.5 A                      |     |
| Figure 19. | HV self clamped energy capability                                                        |     |
| Figure 20. | General ISO Pulse schematic.                                                             |     |
| Figure 21. | ISO Pulse schematic for pulse type 5b                                                    |     |
| Figure 22. | OctaPAK on two-layers PCB                                                                |     |
| Figure 23. | OctaPAK on four-layers PCB                                                               |     |
| Figure 24. | R <sub>thj-amb</sub> vs PCB copper area in open box free air condition (one channel on)  |     |
| Figure 25. | OctaPAK thermal impedance junction ambient single pulse (one channel on)                 |     |
| Figure 26. | Thermal fitting model of a double-channel HSD in OctaPAK                                 |     |
| Figure 27. | OctaPAK package dimensions                                                               | 31  |



## 1 Detailed description

VBG08H is a single channel driver, plus an IGBT power stage internally assembled using Chip On Chip (COC) hybrid technology. The Power Stage integrates the current shunt resistor for sensing the coil current, and the thermal diode for monitoring the temperature which triggers the TSD intervention.

The two chips are assembled together in the OctaPAK<sup>®</sup> package. The device is intended for driving huge inductive loads in harsh automotive environments (as electronic ignitions). The functional block diagram is shown in *Figure 1*.

The IGBT is controlled by the input signals pin INP. In particular, when the device is enabled (EN pin is at "0"), the transition low to high of INP pin turns-on the IGBT, while, the transition high to low of the same input signal, turns-off the IGBT causing an extra voltage on the secondary side of the coil transformer, generating a spark in the spark system plug.

The implemented features offer a specific design advantage that makes the VBG08H particularly suitable for E.C.U. applications.

The device comes with several built-in protections like a coil current limiter, a thermal monitoring circuit, which triggers a Soft Shut Down (SSD) as soon as the maximum allowable temperature is reached (TSD), avoiding to generate an extra voltage on the secondary side of the coil transformer.

Soft shut down is performed using a Low Voltage Clamp (LVC) circuit, which clamps the primary coil winding at a fixed voltage, with respect to the battery value: LVC is activated as the result of a logical OR combination among different fault conditions: thermal shutdown, input overvoltage, internal wire bonding disconnection, supply overvoltage, device disabling in ON-state (EN pin pulled high while INP pin is high).

All these fault events trigger the soft shut down operation and cause a slow discharge of the coil current, avoiding generating any undesired sparks.

If SSD is activated by TSD, the complete slow coil current discharge depends on the duration of input signal in the high state. If the input signal is high for a time longer than the coil discharge time, the SSD stays activated until the coil is completely discharged (zero coil current).

Anyway, if the input command signal arrives while the SSD is active, the LVC is immediately disabled for allowing the spark generation with the residual energy.

SSD timing diagrams are shown in Figure 7, Figure 8 and Figure 9.

In case of thermal intervention, the IGBT remains switched off until the internal junction temperature, decreasing, reaches a lower temperature threshold, which corresponds to the fixed temperature hysteresis. In addition to the built-in protections above described, the chip is equipped with a single current flag diagnostic output.

Current Flag circuit provides an output logical signal voltage, which goes low (after a filtering time) when the input control pin goes high, and returns high when the coil current reaches a fixed value threshold. An internal voltage regulator, connected to the battery pin  $V_S$  supplies all the internal circuitry.

The EN pin is intended as chip enable pin and it is used for enabling / disabling the device (see *Figure 6*).



The event "EN pulled high" is stored inside internal register and causes the complete slow discharge of coil current.

Device can restart when the EN pin is pulled low and after the first low to high transition of the input pin. *Figure 12*, *Figure 13*, *Figure 14* and *Figure 15*, show device behavior, with different combinations of INP and EN signal pins. This pin is provided with an internal pull-up current source, which disables the chip by default, in case the pin is left floating.

### 1.1 Slow turn-on

Device is internally equipped with a completely integrated Slow Turn On circuit (STO), that helps avoiding unwanted sparks during first negative dV/dt of HVC voltage at turn on (see *Figure 5*).

### 1.2 Input over voltage (INP\_OV)

Device is internally equipped with a built in protection which is activated in case of command input pin over voltage. If the input pin is shorted with a supply voltage ( $V_{BATT}$  or  $V_S$ ), which is above the internal fixed threshold "INP\_OV\_TH\_H", the device operates a soft shutdown which slowly discharges the coil current. This event is managed by the device as a "real time event", so the completion of coil current discharge depends on the time duration of the INP\_OV detection. As soon as the INP\_OV condition is removed (voltage at input pin decreases below the second lower threshold voltage "INP\_OV\_TH\_H - INP\_OV\_HYS"), the device can be switched on, if a normal high state voltage is applied on the command input pin. See *Figure 16* for more details.

### 1.3 Battery overvoltage

When the supply voltage V<sub>S</sub> overcomes the "V<sub>S\_OFF\_TH</sub>" (battery load dump) for a time longer than 220  $\mu$ s (typ), the device operates a soft shutdown until the complete coil current discharge. The device remains switched off until the battery voltage falls under the second lower threshold voltage, which corresponds to the prefixed hysteresis parameter "V<sub>S OFF HYS</sub>".

Once this condition is verified, only a low to high transition of command input pin can turn on the device. See *Figure 17* for more details.



## 2 Block diagram



Figure 1. Block diagram schematic

Figure 2. OctaPAK top view





| Pin number | Pin name       | Pin function                                         |  |
|------------|----------------|------------------------------------------------------|--|
| 1          | PGND1          | Power GND                                            |  |
| 2          | INP            | Input control pin / pulled down if left floating     |  |
| 3          | V <sub>S</sub> | Battery supply voltage                               |  |
| 4          | EN             | Chip enable control pin / pulled up if left floating |  |
| 5          | GND            | Controller GND                                       |  |
| 6          | C.F.           | Current flag output / open drain                     |  |
| 7          | PGND2          | Power GND                                            |  |
| TAB        | HVC            | IGBT HV collector                                    |  |

Table 2. Pin name and function



## 3 Electrical specifications



Figure 3. Voltage and current conventions

Figure 4. Application circuit





| Туре | Description                        | Value  |
|------|------------------------------------|--------|
| R1   | C <sub>Flag</sub> filter resistor  | 1 K    |
| R2   | C <sub>Flag</sub> filter resistor  | ≥4 K   |
| C1   | V <sub>CC</sub> capacitor          | 100 nF |
| C2   | V <sub>CC</sub> capacitor          | 10 µF  |
| C3   | C <sub>Flag</sub> filter capacitor | (1)    |

 Table 3. Suggested component values for the application circuit

1. Application dependent.

### 3.1 Absolute maximum ratings

Stressing the device above the ratings listed in *Table 4* may cause permanent damage to the device itself. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to the conditions reported in this section for extended periods may affect device reliability.

| Symbol              | Parameter                                                                                          | Value                     | Unit     |
|---------------------|----------------------------------------------------------------------------------------------------|---------------------------|----------|
| V <sub>HVC</sub>    | Collector voltage (internally limited)                                                             | -16 to V <sub>clamp</sub> | V        |
| I <sub>HVC</sub>    | Collector current (internally limited) Internally limited                                          |                           | А        |
| V <sub>S</sub>      | I.C. supply voltage range                                                                          | -0.3 to 40                | V        |
| V <sub>INP</sub>    | Input voltage                                                                                      | -0.3 to 28                | V        |
| V <sub>CF</sub>     | Current flag output voltage                                                                        | -0.3 to 5.5               | V        |
| I <sub>CF</sub>     | Flag output current                                                                                | 1.5                       | mA       |
| V <sub>EN</sub>     | Enable voltage                                                                                     | -0.3 to 28                | V        |
| ESCIS25             | Single pulse SCIS energy ( $T_j = 25^{\circ}C$ ; L = 6 mH)                                         | 265                       | mJ       |
| ESCIS150            | Single pulse SCIS energy (T <sub>j</sub> = 150°C; L = 6 mH)                                        | 175 <sup>(2)</sup>        | mJ       |
| V <sub>ESD</sub>    | ESD voltage (HVC pin) (HBM: $R = 1.5 \text{ K}\Omega$ ; $C = 100 \text{ pF}$ )                     | 4                         | KV       |
| V <sub>ESD</sub>    | ESD voltage (all pins) (HBM: R = $1.5 \text{ K}\Omega$ ; C = $100 \text{ pF}$ )                    | 2                         | KV       |
| Тj                  | Operating junction temperature                                                                     | -40 to 175                | °C       |
| T <sub>stg</sub>    | Storage temperature range                                                                          | -55 to 175                | °C       |
| I(HVC)_UNDGND       | Max underground collector current (t_app $\leq$ 100 µs)                                            | -6                        | А        |
|                     | Short circuit withstand time $R_{SC} = 0 \Omega$ ; $I_{HVC} = 10.5 A$ (maximum current limitation) |                           |          |
| t <sub>SC_MAX</sub> | - $V_S$ up to 16 V<br>- 16 V < $V_S \le 24$ V                                                      | No constrains<br>5        | ma       |
|                     | $-24 < V_{S} \le 28V$                                                                              | 2                         | ms<br>ms |

Table 4. Absolute maximum ratings<sup>(1)</sup>

1. Refer to *Figure* 3 for voltage or currents conventions.

2. In case of the device switch-off occurs in current limitation with open secondary condition, the energy limit must not be exceeded. The double fault condition is not provided.



## 3.2 Thermal data

| Table 5 | Thermal    | data | (estimated) |
|---------|------------|------|-------------|
|         | . Inciniai | uata | (comatca)   |

| Symbol               | Parameter                           | Value         | Unit |
|----------------------|-------------------------------------|---------------|------|
| R <sub>tj-case</sub> | Thermal resistance junction-case    | 0.55          | °C/W |
| R <sub>tj-amb</sub>  | Thermal resistance junction-ambient | see Figure 24 | °C/W |

## 3.3 Electrical characteristics

-40°C < T\_j < 150°C; V\_S = 6  $\div$  28 V, unless otherwise specified.

#### Table 6. Power section

|                        | 601                                                        | ie 6. Power section                                                       |                    |                     |                     |      |
|------------------------|------------------------------------------------------------|---------------------------------------------------------------------------|--------------------|---------------------|---------------------|------|
| Symbol                 | Parameter                                                  | Test condition                                                            | Min.               | Тур.                | Max.                | Unit |
| $V_{HV\_CLAMP}$        | V <sub>HVC</sub> high voltage clamp                        | I <sub>HVC</sub> = 6.5 A                                                  | 320                | 360                 | 400                 | V    |
| V <sub>LV_CLAMP</sub>  | V <sub>HVC</sub> low voltage clamp                         | I <sub>HVC</sub> = 6.5 A                                                  | V <sub>S</sub> + 7 | V <sub>S</sub> + 10 | V <sub>S</sub> + 13 | V    |
| V <sub>CE_SAT1</sub>   | V <sub>HVC</sub> : collector to emitter saturation voltage | V <sub>S</sub> = 13.5 V; I <sub>HVC</sub> = 4 A                           |                    |                     | 1.5                 | V    |
| V <sub>CE_SAT2</sub>   | V <sub>HVC</sub> : collector to emitter saturation voltage | V <sub>S</sub> = 13.5 V;<br>I <sub>HVC</sub> = 6.5 A                      |                    |                     | 1.8                 | V    |
| I <sub>S_STBY</sub>    | Standby supply current                                     | IN = 0; EN = 0; IN = X;<br>EN = 1; V <sub>S</sub> = 13.5 V                |                    | 5                   | 6                   | mA   |
| V <sub>S</sub>         | Operative DC supply voltage                                |                                                                           | 5.4                |                     | 28                  | V    |
| $V_{S_OFF_TH}$         | $V_S$ overvoltage threshold                                |                                                                           | 29                 | 32                  | 35                  | V    |
| V <sub>S_OFF_HYS</sub> | V <sub>S</sub> overvoltage<br>hysteresis                   |                                                                           | 0.5                |                     | 3                   | V    |
| I <sub>COIL_NOM</sub>  | Operative coil current range                               |                                                                           | 0                  |                     | 8                   | А    |
| 1                      | Coil ourront limit                                         | -40°C < T <sub>j</sub> < 125°C;<br>V <sub>S</sub> = 6 V                   |                    |                     | 10.5                | A    |
| ICOIL_LIM              | Coil current limit                                         | -40°C < T <sub>j</sub> < 125°C;<br>9 V $\leq$ V <sub>S</sub> $\leq$ 28 V  | 8.5                | 9.5                 | 10.5                | А    |
| I <sub>CES</sub>       | Collector current<br>(including the RHV<br>contribution)   | V <sub>CE</sub> = 28 V; V <sub>INP</sub> = 0 V;<br>T <sub>j</sub> = 125°C | 0.3                |                     | 1                   | mA   |
| V <sub>INP_H</sub>     | High level input voltage                                   |                                                                           | 3                  |                     |                     | V    |
| V <sub>INP_L</sub>     | Low level input voltage                                    |                                                                           |                    |                     | 1.5                 | V    |
| V <sub>INP_HYS</sub>   | Input threshold<br>hysteresis                              |                                                                           | 0.2                |                     |                     | V    |
| I <sub>IN_PDW</sub>    | Input pull down current                                    | V <sub>INP</sub> = 4 V                                                    | 10                 | 20                  | 30                  | μΑ   |
| INP_OV_TH_H            | Input overvoltage activation threshold                     |                                                                           | 8                  | 9                   | 10                  | V    |



| Table 6. Power Section (continued) |                                                      |                                                                         |      |      |      |      |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| Symbol                             | Parameter                                            | Test condition                                                          | Min. | Тур. | Max. | Unit |
| $INP_{OV_{HYS}}$                   | Input overvoltage<br>hysteresis                      |                                                                         | 0.8  | 1.4  | 2    | V    |
| V <sub>CF_L</sub>                  | Low level C.F. output voltage                        | I <sub>CF</sub> = 1 mA                                                  |      |      | 0.8  | V    |
| I <sub>CF_leakage</sub>            | Leakage current on flag output                       | V <sub>INP</sub> = 0; V <sub>CF</sub> = 4 V;<br>V <sub>S</sub> = 13.5 V |      |      | 10   | μA   |
|                                    |                                                      | $-40^{\circ}C \le T_j < 25^{\circ}C$                                    | 5.85 |      | 7    |      |
|                                    | Coil current level<br>threshold 6.5 A <sup>(1)</sup> | $25^{\circ}C \le T_j < 100^{\circ}C$                                    | 6    |      | 6.85 | A    |
| I <sub>CF_TH_6.5</sub>             |                                                      | $100^{\circ}C \le T_j < 125^{\circ}C$                                   | 6.2  |      | 6.8  |      |
|                                    |                                                      | $125^{\circ}C \leq T_{j} \leq 150^{\circ}C$                             | 6.05 |      | 6.95 |      |
| T <sub>SSD</sub>                   | Thermal shutdown intervention                        |                                                                         | 150  |      | 175  | °C   |
| T <sub>SSD_HYS</sub>               | Thermal hysteresis                                   |                                                                         | 17   | 25   | 33   | °C   |
| V <sub>EN_H</sub>                  | High level enable voltage                            |                                                                         | 3    |      |      | V    |
| V <sub>EN_L</sub>                  | Low level enable voltage                             | $V_{\mbox{OUT}}$ free to follow $V_{\mbox{INP}}$                        |      |      | 1.5  | V    |
| V <sub>EN_HYS</sub>                | EN input hysteresis                                  |                                                                         | 0.2  |      |      | V    |
| -I <sub>EN_PU</sub>                | Enable pin pull up<br>current                        | V <sub>EN</sub> = 0 V                                                   | 10   | 20   | 30   | μA   |

Table 6. Power section (continued)

1. See Figure 18: Current flag threshold vs temperature for IFLAG = 6.5 A).

| Table | 7. | Timing | characteristics |
|-------|----|--------|-----------------|
|-------|----|--------|-----------------|

| Symbol                           | Parameter                                                                           | Test condition                                              | Min. | Тур.                | Max.              | Unit |
|----------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------|------|---------------------|-------------------|------|
| f <sub>CLK</sub>                 |                                                                                     |                                                             | 1.5  | 2                   | 2.5               | MHz  |
| t <sub>FT_CF</sub>               | Current flag filtering time                                                         |                                                             |      | 16/f <sub>CLK</sub> |                   | μs   |
| t <sub>FT_EN</sub>               | Enable filtering time                                                               |                                                             |      | 32/f <sub>CLK</sub> |                   | μs   |
| t <sub>FT_INP</sub>              | Input filtering time                                                                |                                                             |      | 32/f <sub>CLK</sub> |                   | μs   |
| td <sub>ON</sub>                 | Delay time from INP rising<br>edge to $V_{HVC} = 0.9 V_S$<br>(see <i>Figure 5</i> ) | EN = 0; T <sub>j</sub> = 25°C                               |      |                     | 30 <sup>(1)</sup> | μs   |
| $(\Delta V_{HVC}/\Delta t)_{ON}$ | HVC slope during turn-on (see <i>Figure 5</i> )                                     | EN = 0; T <sub>j</sub> = 25°C;<br>V <sub>S</sub> = 13.5 V   | 0.1  | 0.3                 | 1                 | V/µs |
| td <sub>OFF</sub>                | Delay time from INP falling<br>edge to $V_{HVC} = 100 V$<br>(see <i>Figure 5</i> )  | I <sub>COIL</sub> = 6.5 A; EN = 0; T <sub>j</sub><br>= 25°C |      |                     | 25                | μs   |
| HVC <sub>3V</sub>                | STO deactivation threshold                                                          | T <sub>j</sub> = 25°C; V <sub>S</sub> = 13.5 V              |      | 3                   | 5                 | V    |

1. Including t<sub>FT\_INP</sub>.





Figure 5. Input control vs  $V_{HVC}$  time definitions





Figure 6. Electrical characteristics timing





Figure 7. Current limit without TSD activation T<sub>i</sub> < TSD





Figure 8. Current limit followed by TSD activation ( $T_i = TSD$ ) (case 1)





Figure 9. Current limit followed by TSD activation ( $T_i = TSD$ ) (case 2)











DocID024413 Rev 3



Figure 12. Soft switch off caused by EN pin pulled high





Figure 13. Coil current discharge completion after releasing of EN pin





Figure 14. Device behaviour when EN pin becomes high before low to high transition of Input command





Figure 15. Device behaviour when EN pin is pulled up and down while Input command is still high





Figure 16. Device behavior in case of Input over voltage

Figure 17. Device behavior in case of battery over voltage







Figure 18. Current flag threshold vs temperature for  $I_{FLAG} = 6.5 \text{ A}$ 



Figure 19. HV self clamped energy capability



## 4 Electrical transient requirements

### 4.1 General setup

All ISO pulses are performed according to the following schematics (see *Figure 20* and *Figure 21*).

All ground pins (PGND1, GND and PGND2) are connected together as short as possible on the test board. The other pins (INP, EN, CF) are left open.

The load resistor is a nominal resistor 2  $\Omega$ . For breakdown level, for ISO1 and 2a 10 pulses are applied, and for ISO3a and 3b, test is applied during 1 minute.



Figure 20. General ISO Pulse schematic

Figure 21. ISO Pulse schematic for pulse type 5b





| ISO 7637-2<br>2004 (E)<br>Test Pulse | Test level |        | (E) pulse or Burst cy |       | cle / pulse<br>ion time | Delay and impedance |  |
|--------------------------------------|------------|--------|-----------------------|-------|-------------------------|---------------------|--|
| 1                                    | -75        | -100   | 5000 pulses           | 0.5 s | 5 s                     | 2 ms, 10 Ω          |  |
| 2a                                   | +37        | +50    | 5000 pulses           | 0.2 s | 5 s                     | 50 μs, 2 Ω          |  |
| 3a                                   | -100 V     | -150 V | 1 h                   | 90 ms | 100 ms                  | 0.1 μs, 50 Ω        |  |
| 3b                                   | +75 V      | +100 V | 1 h                   | 90 ms | 100 ms                  | 50 μs, 2 Ω          |  |
| 4                                    | -6 V       | -7 V   | 1 pulse               |       |                         | 100 ms, 0.01 Ω      |  |
| 5b <sup>(1)</sup>                    | 65         | 8 V    | 1 pulse               |       |                         | 100 ms, 0.01 Ω      |  |

 Table 8. Electrical transient requirements (part 1/3)

1. External load dump clamp, 40 V max, refereed to ground.

| Table 9. Electrical transient requireme | nts (part 2/3) |
|-----------------------------------------|----------------|
|-----------------------------------------|----------------|

| ISO 7637-2             | Test level |    |  |  |
|------------------------|------------|----|--|--|
| 2004 (E)<br>Test Pulse | Ш          | IV |  |  |
| 1                      | С          | С  |  |  |
| 2a                     | С          | С  |  |  |
| 3a                     | С          | С  |  |  |
| 3b                     | С          | С  |  |  |
| 4                      | С          | С  |  |  |
| 5b <sup>(1)</sup>      | С          | С  |  |  |

1. External load dump clamp, 40V max, refereed to ground.

#### Table 10. Electrical transient requirements (part 3/3)

| Class | Content                                                                                                                                                                  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С     | All function of the device is performed as designed after exposure to disturbance                                                                                        |
|       | One or more functions of the device are not performed as designed after exposure to disturbance and cannot be returned to proper operation without replacing the device. |



## 5 PCB layout suggestions and PGND disconnection

Device is provided with two power gnd leads perfectly symmetrical. Therefore, the current flowing trough each lead is exactly half of the one flowing trough coil and IGBT power stage collector. PCB power GNDs tracks must be as much symmetrical as possible respect to the Power GND node, in order to always maintain  $I_{PGND1} = I_{PGND2}$  (see *Figure 4*).

A difference voltage V, between  $P_{GND1}$  an  $P_{GND2}$  causes a misalignment between  $I_{COIL\_LIM}$  and  $I_{CF\_TH}.$ 

In case of only P<sub>GND2</sub> disconnection the device is still operative, but its coil current is limited till a maximum value of  $\frac{1}{2}$  I<sub>COIL\_LIM</sub>. Current Flag signal operates, but its threshold value is also reduced at  $\frac{1}{2}$  I<sub>CF\_TH</sub>.

If, instead, only  $P_{GND1}$  is disconnected from the power GND, the coil current is controlled only by the width of input command signal (no limitation). Furthermore, the C.F. signal is kept in the low state for all duration of Input command signal.



## 6 Package and PCB thermal data

### 6.1 OctaPAK thermal data

#### Figure 22. OctaPAK on two-layers PCB



#### Figure 23. OctaPAK on four-layers PCB



#### Table 11. PCB properties

| Dimension                                | Value              |
|------------------------------------------|--------------------|
| Board finish thickness                   | 1.6 mm +/- 10%     |
| Board dimension                          | 78 mm x 86 mm      |
| Board Material                           | FR4                |
| Copper thickness (top and bottom layers) | 0.070 mm           |
| Copper thickness (inner layers)          | 0.035 mm           |
| Thermal vias separation                  | 1.2 mm             |
| Thermal via diameter                     | 0.3 mm +/- 0.08 mm |
| Copper thickness on vias                 | 0.025 mm           |
| Footprint dimension                      | 6.4 mm x 7mm       |





Figure 24. R<sub>thj-amb</sub> vs PCB copper area in open box free air condition (one channel



6

8

10

GAPGCFT00790

4



Equation 1: pulse calculation formula

40 + 35 + 30 + 0

2

$$Z_{\mathsf{TH}\delta} = \mathsf{R}_{\mathsf{TH}} \cdot \delta + Z_{\mathsf{THtp}}(1 - \delta)$$

where  $\delta = t_P/T$ 



DocID024413 Rev 3



Figure 26. Thermal fitting model of a double-channel HSD in OctaPAK

1. The fitting model is a simplified thermal tool and is valid for transient evolutions where the embedded protections (power limitation or thermal cycling during thermal shutdown) are not triggered.

| Area/island (cm <sup>2</sup> ) | Footprint | 2     | 8     | 4L    |
|--------------------------------|-----------|-------|-------|-------|
| R1 (°C/W)                      | 0.01      | 0.01  | 0.01  | 0.01  |
| R2 (°C/W)                      | 0.15      | 0.15  | 0.15  | 0.15  |
| R3 (°C/W)                      | 0.4       | 0.4   | 0.4   | 0.4   |
| R4 (°C/W)                      | 10        | 10    | 10    | 3.5   |
| R5 (°C/W)                      | 28        | 22    | 12    | 5     |
| R6 (°C/W)                      | 32        | 25    | 17    | 6     |
| C1 (W.s/°C)                    | 0.005     | 0.005 | 0.005 | 0.005 |
| C2 (W.s/°C)                    | 0.05      | 0.05  | 0.05  | 0.05  |
| C3 (W.s/°C)                    | 0.2       | 0.2   | 0.2   | 0.2   |
| C4 (W.s/°C)                    | 0.3       | 0.3   | 0.3   | 0.25  |
| C5 (W.s/°C)                    | 0.8       | 1.4   | 3     | 3     |
| C6 (W.s/°C)                    | 3         | 6     | 9     | 25    |

| Table | 12. | Thermal | parameters |
|-------|-----|---------|------------|
|-------|-----|---------|------------|



## 7 Package informations

## 7.1 ECOPACK<sup>®</sup>

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

## 7.2 OctaPAK package information



#### Figure 27. OctaPAK package dimensions



| Table 13. OctaPAK mechanical data |             |      |       |  |  |
|-----------------------------------|-------------|------|-------|--|--|
| Symbol                            | Millimeters |      |       |  |  |
| Symbol                            | Min.        | Тур. | Max.  |  |  |
| А                                 | 2.20        | 2.30 | 2.40  |  |  |
| A1                                | 0.90        | 1.00 | 1.10  |  |  |
| A2                                | 0.03        | 0.10 | 0.23  |  |  |
| b                                 | 0.45        | 0.52 | 0.60  |  |  |
| b1                                |             |      | 0.70  |  |  |
| b4                                | 5.20        | 5.30 | 5.40  |  |  |
| С                                 | 0.45        | 0.50 | 0.60  |  |  |
| c2                                | 0.75        | 0.80 | 0.90  |  |  |
| D                                 | 6.00        | 6.10 | 6.20  |  |  |
| D1                                |             | 5.15 |       |  |  |
| E                                 | 6.40        | 6.50 | 6.60  |  |  |
| E1                                |             | 5.30 |       |  |  |
| е                                 |             | 0.85 |       |  |  |
| e1                                | 1.60        | 1.70 | 1.80  |  |  |
| e2                                | 3.30        | 3.40 | 3.50  |  |  |
| e3                                | 5.00        | 5.10 | 5.20  |  |  |
| Н                                 | 9.35        | 9.70 | 10.10 |  |  |
| L                                 | 1.00        |      | —     |  |  |
| (L1)                              |             | 2.80 |       |  |  |
| L2                                |             | 0.80 |       |  |  |
| L3                                |             | 0.85 |       |  |  |
| R                                 | 0.40        |      | 0.65  |  |  |
| V2                                | 0°          |      | 8°    |  |  |

Table 13. OctaPAK mechanical data



# 8 Revision history

| Date        | Revision | Changes                                                                                |
|-------------|----------|----------------------------------------------------------------------------------------|
| 28-Mar-2013 | 1        | Initial release                                                                        |
| 16-Sep-2013 | 2        | Updated disclaimer                                                                     |
| 26-Mar-2015 | 3        | Table 7: Timing characteristics:- td <sub>OFF</sub> : updated test condition and value |

Table 14. Document revision history



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics – All rights reserved

DocID024413 Rev 3

