

# **GigaDevice Semiconductor Inc.**

# GD30BC2501x Multi-Cell Battery Charger

Datasheet



## **Table of Contents**

| Та | able o | of Contents                      | 2  |
|----|--------|----------------------------------|----|
| Li | st of  | Figures                          | 4  |
| Li | st of  | Tables                           | 5  |
| 1  | Fea    | atures                           | 6  |
| 2  | Ар     | plications                       | 6  |
| 3  | Ge     | neral description                | 7  |
| 4  | De     | vice overview                    | 8  |
|    | 4.1    | Device information               | 8  |
|    | 4.2    | Block diagram                    |    |
|    | 4.3    | Pinout and pin assignment        |    |
|    | 4.4    | Pin definitions                  |    |
| 5  |        | nctional description             |    |
|    |        | •                                |    |
|    | 5.1    | Operation                        | 11 |
|    | 5.2    | Charging Control                 | 11 |
|    | 5.2.   | .1 Charge cycle                  | 11 |
|    | 5.2.   | .2 Charge state diagram          | 12 |
|    | 5.2.   | .3 Charge parameters             | 12 |
|    | 5.3    | LDO 3.3V                         | 13 |
|    | 5.4    | NTC battery temperature          | 13 |
|    | 5.5    | STAT1/STAT2                      | 13 |
|    | 5.6    | Thermal shutdown                 | 13 |
|    | 5.7    | Recommended device selection     | 14 |
|    | 5.7.   | .1 Inductor selection            | 14 |
|    | 5.7.   | .2 Input VCC capacitor selection | 14 |
|    | 5.8    | I2C interface                    | 15 |
|    | 5.9    | Register Map                     | 15 |
|    | 5.9.   | .1 Fault Register                | 15 |
|    | 5.9.   | .2 Control Register              | 16 |
|    | 5.9.   | .3 User configure Register       | 17 |
| 6  | Ele    | ectrical characteristics         | 18 |
|    | 6.1    | Absolute maximum ratings         | 18 |



| 6.2 | 2   | Recommended operation conditions                  | 18   |
|-----|-----|---------------------------------------------------|------|
| 6.3 | 3   | Electrical sensitivity                            | 18   |
| 6.4 | 4   | Power supplies voltage and current                | 19   |
| 6.  | 5   | Logic input and open drain output characteristics | 19   |
| 6.6 | 6   | Switching control characteristics                 | 19   |
| 6.7 | 7   | NTC characteristics and thermal protection        | 20   |
| 6.8 | B   | I2C characteristics                               | 20   |
| 7   | Тур | pical application circuit                         | . 22 |
| 8   | La  | yout guideline                                    | . 23 |
| 9   | Pa  | ckage information                                 | . 24 |
| 9.1 | 1   | QFN16 package outline and dimensions              | 24   |
| 9.2 | 2   | Thermal characteristics                           | 26   |
| 10  | C   | Ordering information                              | . 27 |
| 11  | F   | Revision history                                  | . 28 |



## List of Figures

| Figure 4-1 Block diagram for GD30BC2501x           | . 8 |
|----------------------------------------------------|-----|
| Figure 4-2 GD30BC2501x QFN16 pinouts               | . 9 |
| Figure 5-1 Battery charge cycle                    | 12  |
| Figure 5-2 Battery charge state diagram            | 12  |
| Figure 5-3 I2C communication flow 1                | 15  |
| Figure 6-1 I2C bus timing diagram                  | 21  |
| Figure 7-1 Typical GD30BC2501x application circuit | 22  |
| Figure 8-1 Typical GD30BC2501x layout guideline    | 23  |
| Figure 9-1 QFN16 package outline                   | 24  |
| Figure 9-2 QFN16 recommend footprint               | 25  |



## List of Tables

| Table 4-1 Device information for GD30BC2501x                                          | . 8 |
|---------------------------------------------------------------------------------------|-----|
| Table 4-2 GD30BC2501x pin definitions                                                 | . 9 |
| Table 5-1 LED state for GD30BC2501x                                                   | 13  |
| Table 5-2 Inductor recommended selection                                              | 14  |
| Table 5-3 VCC capacitor recommended selection                                         | 14  |
| Table 6-1 Absolute maximum ratings                                                    | 18  |
| Table 6-2 Recommended operation conditions                                            | 18  |
| Table 6-3 Electrostatic Discharge characteristics                                     |     |
| Table 6-4 Power supplies voltages and currents                                        | 19  |
| Table 6-5 Logic input and open drain output characteristics                           | 19  |
| Table 6-6 Linear charger characteristics         ···································· | 19  |
| Table 6-7 NTC characteristics and thermal protection                                  |     |
| Table 6-8 I2C characteristics                                                         |     |
| Table 9-1 QFN16 package dimensions                                                    | 24  |
| Table 9-2 Package thermal characteristics <sup>(1)</sup>                              | 26  |
| Table 10-1 Part order code for GD30BC2501x                                            |     |
| Table 11-1 Revision history                                                           | 28  |





1

### Features

- Charge 4/6 cell Li-ion battery packs with wide input operation voltage up to 32V
- Charging features
  - Full charge cycle: pre-charge, constant current and constant voltage
  - Switching charging up to 5A
  - Charging current programmable with sensing resistor
  - Support variety of battery chemistries, 4.1/4.2/4.3/4.35V @1%
- Protection features
  - Cycle-by-Cycle Over Current Protection
  - Battery Over/Under temperature protection
  - Over voltage (OV) during charge
  - Under voltage (UV) when charge/discharge
  - Thermal Shutdown
- Additional features
  - High charging efficiency up to 95%
  - Fixed switching frequency 500KHz
  - Charging status indicator
  - Internal charging timing
  - Low external component count
  - I2C communication protocol

## 2 Applications

- Notebook
- Clean robots
- Aeromodelling, Drones
- Chargers for 4/6 series cell Li-ion battery



## 3 General description

The GD30BC2501x is a highly integrated low quiescent current switching battery charger control IC for 4/6 series cell Li-ion battery packs. It drives an external N-MOSFET that can output a charge current up to 5A through a sensing resistor and has a very high efficiency up to 90%. The battery voltage is regulated to very high precision (less than +/- 1%). The device operates with wide input range up to 32V. It has peak-current-mode control for fast loop response and easy compensation.

Two control loops, constant current (CC) and constant voltage (CV) are implemented in the GD30BC2501x. The constant current is programmable up to 5A and regulated using a sense resistor. The constant voltage is precisely regulated internally.

The device includes multiple protection features such as cycle-by-cycle current limiting, under voltage lockout and thermal shutdown. Other protection features include battery temperature monitoring and protection, charge status indication and internal timer to stop the charging cycle.

The GD30BC2501x has a small footprint of QFN16 (4mmx4mm) and requires a minimal number of external components allowing for it to best used in clean robots, drones or any 4/6 cell Li-ion battery chargers.



## 4 Device overview

### 4.1 Device information

#### Table 4-1 Device information for GD30BC2501x

| Part Number | Package    | Function                        | Description                      |
|-------------|------------|---------------------------------|----------------------------------|
| GD30BC2501x | QFN16(4X4) | With I <sup>2</sup> C Interface | Cooperate with MCU solution, 4/6 |
| GD30BC2301X | QFN10(474) |                                 | cells                            |

## 4.2 Block diagram



Figure 4-1 Block diagram for GD30BC2501x



## 4.3 Pinout and pin assignment

#### Figure 4-2 GD30BC2501x QFN16 pinouts



## 4.4 Pin definitions

| Table 4-2 GD30BC2501x | pin definitions |
|-----------------------|-----------------|
|-----------------------|-----------------|

| Pin Name | Pins | Pin Type | Functions description                                         |
|----------|------|----------|---------------------------------------------------------------|
| VIN      | 1    | Р        | Input voltage, bypass to ground with a 4.7uF capacitor.       |
| NTC      | 2    | I        | Thermistor terminal voltage for battery.                      |
| STAT1    | 3    | OD       | Open drain charging status indication 1.                      |
| STAT2    | 4    | OD       | Open drain charging status indication 2.                      |
| VDD3     | 5    | 0        | 3.3V LDO output, connect a 1uF capacitor to ground.           |
| SCL      | 6    | I/O      | SCL for I2C communication.                                    |
| SDA      | 7    | I/O      | SDA for I2C communication.                                    |
| CMPV     | 8    | 0        | Compensation for constant voltage charge control.             |
| CMPI     | 9    | 0        | Compensation for constant current charge control.             |
| BAT      | 10   | I        | Connect to positive battery node for voltage/current sensing. |
| CSP      | 11   | I/O      | Connect to sensor resistor as current sense positive input.   |
| GND      | 12   | G        | Ground.                                                       |
| SW       | 13   | 0        | Switching node, connecting to CSP by an inductor.             |
| DRV      | 14   | Р        | Drive the gate of the external N-MOSFET.                      |



| Pin Name | Pins | Pin Type | Functions description                                                           |
|----------|------|----------|---------------------------------------------------------------------------------|
| BST      | 15   | Р        | Bootstrap voltage, connect to SW with a 0.1uF capacitor.                        |
| VCC      | 16   | Ρ        | Supply voltage, connect a capacitor to ground; could connect to VIN with diode. |
| PGND     | EPAD | G        | Device power ground.                                                            |

#### Notes:

1. Type: I = input, O = output, I/O = input or output, P = power, G = Ground, OD = Open Drain.



## 5 Functional description

### 5.1 Operation

When power is ready (V<sub>CC</sub>/ V<sub>IN</sub> above the UVLO threshold and V<sub>CC</sub>-V<sub>BAT</sub> > 0.3V), the GD30BC2501x pulls the DRV high to turn on the external N-MOSFET, connecting SW and inductor to power supply and begins the charging process. If V<sub>CC</sub>/ V<sub>IN</sub> is above UVLO, but V<sub>CC</sub>-V<sub>BAT</sub> is less than 0.3V, the IC enters sleep mode.

As the inductor current increases and reaches the current limit, the RS flip-flop resets the driver and DRV is pulled low and the external N-MOSFET is turned off. An external Schottky diode then conducts the inductor current.

Depending on the BAT voltage, the IC enters different charging status respectively: precharge, constant current charge and constant voltage charge. Pre-charge and constant current charge share one current control loop which is compensated with an external RC network at CMPI. A constant voltage charge control takes over when the battery voltage is charged up to the reference voltage. It also requires a compensation circuit at CMPV. The normal charge process will be stopped if the charge current falls below an internally-set current level (I<sub>TER</sub>) during constant voltage charge.

The charging process will be terminated if a fault condition is triggered. The fault conditions include: battery under/over temperature; supply under voltage lockout; battery over charge; thermal shutdown; charging timer out.

## 5.2 Charging Control

### 5.2.1 Charge cycle

The GD30BC2501x is a switching charger that allows the battery to be charged with a programmable charge current up to 5A. The regulation voltage can be programmed to 16.8V (4-cell) or 25.2V (6-cell) through I2C interface. A complete charge cycle shown in Figure 5-1 is implemented in the device.

When  $V_{BAT}$  is lower than  $V_{PCH}$ , charge starts from pre-charge. Pre-charge current  $I_{PCH}$  is set to the 1/10 of the current  $I_{CCCH}$  which is determined by the sense resistor  $R_{SEN}$ . After  $V_{BAT}$  is charged to be above  $V_{PCH}$ , a constant current control loop takes over and the charging current is set to  $I_{CCCH}$ . Constant current charge lasts until  $V_{BAT}$  reaches the regulated voltage  $V_{CVCH}$ . By then a constant voltage control takes over and the charge current gradually decreases while the output voltage is fixed at  $V_{CVCH}$ . The charge process stops when the charge current is reduced to a termination current  $I_{TER}$ , which is set to equal to  $I_{PCH}$  in the device. When the battery voltage drops to  $V_{RCH}$ , the whole charge process will resume.





## 5.2.2 Charge state diagram

The normal charge state diagram is shown in Figure 5-2. The fault conditions besides timer out include thermal shutdown, battery temperature through NTC monitoring, and supply under voltage lockout. All fault conditions are always monitored in the charging process. Any fault will halt the charging process and can only be reset by power-on.

Figure 5-2 Battery charge state diagram



#### 5.2.3 Charge parameters

The maximum charge current through the external N-MOSFET is programmed by a sense resistor connected from the CSP to BAT. The resistor value and the maximum current are related by:

$$R_{SEN} \times I_{CCCH} = 200 \ mV$$

Where  $I_{CCCH}$  is the targeted maximum charge current in A and  $R_{SEN}$  is the sense resistor. And the pre-charge current and termination charge current is determined internally by:



$$I_{PCH} = I_{TER} = \frac{1}{10} I_{CCCH}$$

### 5.3 LDO 3.3V

The GD30BC2501x has an internal 3.3V LDO VDD3 to power the internal circuitry. VDD3 can also provide up to 3.3V/ 25mA current for external circuitry. Connect a 1uF bypass capacitor from VDD3 to GND to ensure stability.

### 5.4 NTC battery temperature

A built-in NTC resistance window comparator that allows the GD30BC2501x to sense the battery temperature through the thermistor included in the battery pack. Connect a resistor with an appropriate value from VDD3 to NTC and connect the thermistor from NTC to GND. A resistor divider determines the voltage on NTC as a function of the battery temperature. Charging will stop or resume when the voltage is within or out of the NTC window.

### 5.5 STAT1/STAT2

STAT1/STAT2 are two open-drain status output which are used to indicate the charging status. Table 5-1 shows the charging status indications.

| STAT1 | STAT2 | Charging Indication                                            |
|-------|-------|----------------------------------------------------------------|
| LOW   | LOW   | In Charging                                                    |
| LOW   | HIGH  | End of Charge, or NTC Fault, or Timer Out, or Thermal Shutdown |
| HIGH  | HIGH  | VCC-VBAT < 0.3V, or VIN < UVLO, or VBAT < 4.8V                 |

Table 5-1 LED state for GD30BC2501x

### 5.6 Thermal shutdown

If the die temperature exceeds the trip point of the thermal shutdown limit (TsD), the charge process will be terminated and the external N-MOSFET are disabled. The fault condition will be shown in STAT1/STAT2. The charging cycle will be resumed when the die temperature is reduced below the thermal shutdown limit (with a hysteresis).



### 5.7 Recommended device selection

### 5.7.1 Inductor selection

During normal operation, the transient inductor current changes periodically. During the turnon period of the N-MOS field effect transistor, the input voltage charges the inductor and the inductor current increases; during the turn-off period of the N-MOS field effect transistor, the inductor discharges to the battery and the inductor current decreases. The ripple current of the inductor increases with the decrease of the inductance value and increases with the increase of the input voltage. Larger inductor ripple current will cause larger ripple charging current and magnetic loss. Therefore, the ripple current of the inductor should be limited within a reasonable range. The inductor value can be calculated:

$$L = \frac{V_{BAT}}{f_{sw} \times I_{PP}} \times \left(1 - \frac{V_{BAT}}{V_{IN(MAX)}}\right)$$

Where

- fsw is the switching frequency, fixed value fsw = 500kHz, unit Hz.
- IPP is the maximum ripple current, unit A.
- V<sub>IN</sub> is the maximum input voltage, unit V.
- VBAT is the battery voltage, unit V.

When selecting the inductor value, the inductor ripple current can be limited to 40 percent of charging current. For the selection of inductor value when VIN = 24V, VBAT = 16V, refer to Table 5-2.

| Charging Current | Inductor value |
|------------------|----------------|
| 1A               | 36uH           |
| 2A               | 27uH           |
| 3A               | 22uH           |
| 4A               | 15uH           |
| 5A               | 10uH           |

Table 5-2 Inductor recommended selection

### 5.7.2 Input VCC capacitor selection

With the increase of charging current, the input current fluctuation of power supply is also increasing. In order to ensure the stability of VCC power supply, the capacitance of VCC filter capacitor also needs to be increased. For the selection of capacitor value when VIN = 24V, VBAT = 16V, refer to Table 5-3.

Table 5-3 VCC capacitor recommended selection

| Charging Current | Capacitor selection |
|------------------|---------------------|
| 1A               | 4.7uF               |
| 2A               | 10uF                |



| 3A | 22uF |
|----|------|
| 4A | 33uF |
| 5A | 47uF |

### 5.8 I2C interface

I2C interface is included only in GD30BC2501x.

The I2C (inter-integrated circuit) module provides an I2C interface which is an industry standard two-line serial interface for MCU to communicate with external I2C interface.I2C bus uses two serial lines: a serial data line, SDA, and a serial clock line, SCL.

The I2C interface implements standard I2C protocol with standard-mode (up to 100 kHz) and fast-mode (up to 400 kHz). The I2C interface only supports Slave-mode. The I2C interface receive data on rising SCL and transmit data on falling SCL.

Figure 5-3 I2C communication flow

| Start                                     | Slave address byte                                                                   | W(0)     | ACK    | DATA byte2<br>(data[15:8]) | ACK     | DATA byte1<br>(data[7:0]) | ACK   | Stop |  |  |
|-------------------------------------------|--------------------------------------------------------------------------------------|----------|--------|----------------------------|---------|---------------------------|-------|------|--|--|
| 1                                         | 1 0 1 x x x x<br>register address write<br>From master to slave From slave to master |          |        |                            |         |                           |       |      |  |  |
| Start                                     | Slave address byte                                                                   | R(1)     | ACK    | DATA byte2<br>(data[15:8]) | ACK     | DATA byte1<br>(data[7:0]) | ACK   | Stop |  |  |
| 1                                         | 0 1 x x x x x register address                                                       | <br>read |        |                            |         |                           |       |      |  |  |
| From master to slave From slave to master |                                                                                      |          |        |                            |         |                           |       |      |  |  |
| The da                                    | ta format is fixed:                                                                  |          |        |                            |         |                           |       |      |  |  |
| 8t                                        | bit function (3'b101                                                                 | + 4bit(  | regist | er address), +1            | bit(1't | o0-write, 1'b1-re         | ead)) |      |  |  |

8bit function (3'b101 + 4bit(register address), +1bit(1'b0-write, 1'b1-read)) + 8bit data[15:8]

+8bit data[7:0].

## 5.9 Register Map

### 5.9.1 Fault Register

Address: 0b 0000

| Bits | R/W | fields   | default | Description                  |
|------|-----|----------|---------|------------------------------|
| 15:7 | R   | Reserved | 0b0     | Must be kept at reset value. |



| Bits | R/W                 | fields         | default | Description                                         |
|------|---------------------|----------------|---------|-----------------------------------------------------|
|      |                     |                |         | VBAT overvoltage fault event indicator.             |
| 6    | R                   | VBAT_OV _FAULT | 0b0     | 0: normal                                           |
|      |                     |                |         | 1: VBAT over voltage fault is detected              |
|      |                     |                |         | Full charge TIME_OUT fault event indicator. (Can be |
| F    | Б                   |                | 050     | Cleared by writing control register ENB_REG = 0).   |
| 5    | R                   | TO_FAULT       | 0b0     | 0: normal                                           |
|      |                     |                |         | 1: Time out fault is detected                       |
|      |                     |                |         | Pre-charge TIME OUT. (Can be Cleared by writing     |
| 4    | 4 R TO PCH FAULT Ot |                | 01-0    | control register ENB_REG = 0).                      |
| 4    | к                   | TO_PCH_FAULT   | 0b0     | 0: normal                                           |
|      |                     |                |         | 1: Pre-charge time out fault is detected            |
| 3    | R                   | Reserved       | 0b0     | Must be kept at reset value.                        |
|      |                     |                |         | NTC high temperature fault event indicator.         |
| 2    | R                   | NTC_HOT_FAULT  | 0b0     | 0: normal                                           |
|      |                     |                |         | 1: NTC high temperature fault is detected           |
|      |                     |                |         | NTC low temperature fault event indicator.          |
| 1    | R                   | NTC_COLD_FAULT | 0b0     | 0: normal                                           |
|      |                     |                |         | 1: NTC low temperature fault is detected            |
|      |                     |                |         | Battery over temperature fault event indicator.     |
| 0    | R                   | TEMP_FAULT     | 0b0     | 0: normal                                           |
|      |                     |                |         | 1: Over temperature fault is detected               |

### 5.9.2 Control Register

#### Address: 0b 0001 Bits R/W fields default Description Battery cell count selection configuration. 00: 4 Cell Li-ion Batteries 15:14 RW CELLSEL\_CF 0b0 01: 6 Cell Li-ion Batteries 1x: Reserved The minimum difference between VCC and VBAT during charging. 00: 300mV 13:12 RW ACOKSEL 0b0 01: 600mV 10: 1.2V 11: 2.4V Must be kept at reset value. 11:8 R Reserved 0b0 IC enable configuration register. 0: Sleep mode 7 RW ENB\_REG 0b1 1: Normal working mode Reset all registers to default values. RST\_ALL 0b0 6 RW 0: No effect



| Bits | R/W              | fields     | default | Description                                              |
|------|------------------|------------|---------|----------------------------------------------------------|
|      |                  |            |         | 1: Reset all chip                                        |
|      |                  |            |         | Reset registers to default values except I2C.            |
| 5    | RW               | RST_OTHS   | 0b0     | 0: No effect                                             |
|      |                  |            |         | 1: Reset all chip but I2C itself                         |
| 4    | R                | Reserved   | 0b0     | Must be kept at reset value.                             |
|      |                  |            |         | Charge status timeout time select.                       |
|      |                  |            |         | 00: 30min(Pre-charge)/ 180min(All time)                  |
| 3:2  | 2 RW TIMEOUT_SEL |            | 0b0     | 01: 20min(Pre-charge)/ 120min(All time)                  |
|      |                  |            |         | 10: 40min(Pre-charge)/ 240min(All time)                  |
|      |                  |            |         | 11: 30min(Pre-charge)/ 180min(All time)                  |
|      |                  |            |         | Constant current charge terminate voltage configuration. |
|      |                  |            |         | 00: 4.2V                                                 |
| 1:0  | RW               | VBATREG_CF | 0b0     | 01: 4.1V                                                 |
|      |                  |            |         | 10: 4.3V                                                 |
|      |                  |            |         | 11: 4.35V                                                |

## 5.9.3 User configure Register

#### Address: 0b 0011

| Dite | Rite D/M fields default Description |            |         |                                    |  |  |
|------|-------------------------------------|------------|---------|------------------------------------|--|--|
| Bits | R/W                                 | fields     | default | Description                        |  |  |
|      |                                     |            |         | VBATREG calibration signal enable. |  |  |
| 15   | RW                                  | VBATREG_EN | 0b0     | 0: VBATREG_CF disable              |  |  |
|      |                                     |            |         | 1: VBATREG_CF enable               |  |  |
|      |                                     |            |         | Cellsel enable.                    |  |  |
| 14   | RW                                  | CELLSEL_EN | 0b0     | 0: CELLSEL_CF disable              |  |  |
|      |                                     |            |         | 1: CELLSEL_CF enable               |  |  |
| 13:0 | R                                   | Reserved   | 0b0     | Must be kept at reset value.       |  |  |



## 6 Electrical characteristics

### 6.1 Absolute maximum ratings

The maximum ratings are the limits to which the device can be subjected without permanently damaging the device. Note that the device is not guaranteed to operate properly at the maximum ratings. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol            | Parameter                                   | Min  | Max | Unit |
|-------------------|---------------------------------------------|------|-----|------|
| Vin               | Power supply from adaptor (VIN, VCC)        | -0.3 | 40  | V    |
| VBAT              | Battery voltage (BAT)                       |      | 40  | V    |
| VCSP              | Current sense voltage                       | -0.3 | 40  | V    |
| Vdrv              | Drive node to external N-MOSFET gate        | -0.3 | 40  | V    |
| V <sub>VDD3</sub> | LDO output voltage                          | -0.3 | 5   | V    |
| VBST              | Bootstrap voltage                           | -0.3 | 40  | V    |
| Vsw               | Switching node voltage (SW)                 | -1   | 40  | V    |
| Vio               | I/O pin voltage (NTC, SCL, SDA, CMPI, CMPV) | -0.3 | 7   | V    |
| VSTAT             | Open drain output STAT1, STAT2              | -0.3 | 40  | V    |
|                   | Thermal characteristics                     |      |     |      |
| TJ                | Operating junction temperature              | -40  | 125 | °C   |
| T <sub>stg</sub>  | Storage temperature                         | -65  | 150 | °C   |

#### Table 6-1 Absolute maximum ratings

### 6.2 Recommended operation conditions

#### Table 6-2 Recommended operation conditions

| Symbol | Parameter                                   | Min  | Max | Unit |  |  |  |  |  |
|--------|---------------------------------------------|------|-----|------|--|--|--|--|--|
| Vin    | Power supply from adaptor (VIN, VCC)        | 18   | 32  | V    |  |  |  |  |  |
| VBAT   | Battery voltage (BAT)                       | 5    | -   | V    |  |  |  |  |  |
| Vio    | I/O pin voltage (NTC, SCL, SDA, CMPI, CMPV) |      | 5.5 | V    |  |  |  |  |  |
| VSTAT  | Open drain output STAT1, STAT2              | -0.3 | 32  | V    |  |  |  |  |  |
|        | Thermal characteristics                     |      |     |      |  |  |  |  |  |
| TA     | Operating ambient temperature               | -40  | 85  | °C   |  |  |  |  |  |

### 6.3 Electrical sensitivity

The device is strained in order to determine its performance in terms of electrical sensitivity. Electrostatic discharges (ESD) are applied directly to the pins of the sample.



|           | able 6-3 Electrostatic Discharge characteristics |                         |       |      |  |  |  |  |  |  |
|-----------|--------------------------------------------------|-------------------------|-------|------|--|--|--|--|--|--|
| Symbol    | Parameter                                        | Conditions              | Value | Unit |  |  |  |  |  |  |
| \/        | humon hody model                                 | T <sub>A</sub> = 25 °C; | .1000 | V    |  |  |  |  |  |  |
| Vesd(HBM) | human body model                                 | JS-001-2017             | ±1000 | v    |  |  |  |  |  |  |
|           | $T_A = 25 \text{ °C};$                           |                         | .1000 | V    |  |  |  |  |  |  |
| Vesd(CDM) | charge device model                              | JS-002-2018             | ±1000 | v    |  |  |  |  |  |  |

Table 6-3 Electrostatic Discharge characteristics

## 6.4 Power supplies voltage and current

#### Table 6-4 Power supplies voltages and currents

| Symbol                            | Parameter                    | Conditions                            | Min | Тур  | Max | Unit |
|-----------------------------------|------------------------------|---------------------------------------|-----|------|-----|------|
| lq                                | Sleep mode quiescent current | T <sub>A</sub> = 25°C                 |     | —    | 100 | μΑ   |
| lcc                               | Operation current            | T <sub>A</sub> = 25°C                 |     | 2    | —   | mA   |
| twake                             | Turn-on time                 | $V_{USB} > V_{UVLO}$ to outputs ready | 1   | —    | —   | ms   |
| V <sub>VDD3</sub>                 | LDO regulator voltage        | $I_{VDD3} = 0$ to 30 mA               | 3   | 3.3  | 3.6 | V    |
| Vuvlo                             | Under voltage lockout        | T <sub>A</sub> = 25°C                 |     | 3.25 | —   | V    |
| Vcc-Vbat                          | _                            | VCC rise, ACOKSEL = 00                | _   | 0.3  | _   | V    |
| V <sub>CC</sub> -V <sub>BAT</sub> | hysteresis                   | VCC fall                              |     | 0.15 | _   | V    |

### 6.5 Logic input and open drain output characteristics

| Symbol           | Parameter                | Conditions              | Min | Тур | Max | Unit |
|------------------|--------------------------|-------------------------|-----|-----|-----|------|
| VIL              | Input logic low voltage  | —                       | 0   | _   | 0.8 | V    |
| VIH              | Input logic high voltage | —                       | 1.5 | _   | 5.5 | V    |
| V <sub>HYS</sub> | Input logic hysteresis   | —                       | 100 | _   |     | mV   |
| lı∟              | Input logic low current  | V10 = 0 V               | -5  | —   | 5   | μA   |
| Ін               | Input logic high current | V <sub>IO</sub> = 3.3 V | —   | —   | 5   | μA   |
| R <sub>PD</sub>  | Pull down resistance     | To GND                  | _   | 1   |     | MΩ   |
| Vod              | Output logic low voltage | l <sub>OD</sub> = 10 mA | _   | _   | 0.1 | V    |
| $I_{LK\_SDA}$    | SDA leakage              | $V_{SDA} = 3.3 V$       | _   | —   | 2   | μA   |
| ILK_STAT         | STAT1/2 leakage          | Vstat = 32 V            | _   | _   | 2   | μA   |

#### Table 6-5 Logic input and open drain output characteristics

## 6.6 Switching control characteristics

#### Table 6-6 Linear charger characteristics

| Symbol    | Parameter                       | Conditions                        | Min  | Тур  | Max  | Unit |
|-----------|---------------------------------|-----------------------------------|------|------|------|------|
| Vсvсн     | Regulated battery voltage       | Per cell (4-cell, x4; 6-cell, x6) | 4.16 | 4.20 | 4.24 | V    |
| VPCH      | Pre-Charge to charge transition | Per cell (4-cell, x4; 6-cell, x6) | -    | 3.0  | _    | V    |
| $V_{RCH}$ | Re-Charge threshold             | Per cell (4-cell, x4; 6-cell, x6) |      | 4.0  | —    | V    |



|                | Re-Charge hysteresis                              | —                                       | _    | 2%   | _    | VRCH  |
|----------------|---------------------------------------------------|-----------------------------------------|------|------|------|-------|
| Veru           | Current sense V <sub>CSP</sub> - V <sub>BAT</sub> | CC-CV charge                            | 180  | 200  | 220  | mV    |
| VSEN           | Current sense VCSP - VBAT                         | Pre-charge                              | 18   | 20   | 22   | mV    |
| Ісссн          | Charge current                                    | $R_{SEN}=100m\Omega$                    | 1.80 | 2.00 | 2.20 | А     |
| Ірсн           | Pre-Charge/Termination current                    | _                                       |      | 10%  | —    | Ісссн |
| $I_{LK_SW}$    | SW leakage current                                | V <sub>SW</sub> =32V                    |      |      | 2    | μA    |
| fsw            | Switching frequency                               |                                         | 450  | 500  | 550  | KHz   |
| DMAX           | Maximum duty cycle                                | —                                       |      | 95   | —    | %     |
| Vpu            | Pull up voltage                                   | Vdrv - Vsw                              | 5.4  | 6    | 6.6  | V     |
| T <sub>R</sub> | Pull up rise time                                 | $C_L = 2nF$ , $V_{DRV}$ from 10% to 90% |      | 40   | —    | ns    |
| T <sub>F</sub> | Pull down fall time                               | $C_L = 2nF$ , $V_{DRV}$ from 90% to 10% | _    | 40   | _    | ns    |

## 6.7 NTC characteristics and thermal protection

| Symbol          | Parameter                       | Conditions            | Min | Тур | Max | Unit |
|-----------------|---------------------------------|-----------------------|-----|-----|-----|------|
| Vtl             | NTC low-temp rising threshold   | As percentage of VDD3 | 64  | 65  | 66  | %    |
| V <sub>TH</sub> | NTC high-temp falling threshold | As percentage of VDD3 | 34  | 35  | 36  | %    |
| Tsd             | Thermal shutdown temperature    | —                     | —   | 150 | —   | °C   |
| TSDHYS          | Thermal shutdown hysteresis     | —                     | —   | 25  | —   | °C   |

#### Table 6-7 NTC characteristics and thermal protection

### 6.8 I2C characteristics

#### Table 6-8 I2C characteristics

| Symbol                  | Parameter                 | Conditions | Standard mode |      | Fast mode |     | Unit |
|-------------------------|---------------------------|------------|---------------|------|-----------|-----|------|
| Symbol                  | Faranielei                |            | Min           | Max  | Min       | Max | Unit |
| tscl(H)                 | SCL clock high time       | _          | 4.0           |      | 0.6       | _   | μs   |
| tscl(L)                 | SCL clock low time        | —          | 4.7           |      | 1.3       | —   | μs   |
| t <sub>su(SDA)</sub>    | SDA setup time            | —          | 250           | _    | 100       | —   | ns   |
| t <sub>h(SDA)</sub>     | SDA data hold time        | —          | 0             | 3450 | 0         | 900 | ns   |
| tr(SDA/SCL)             | SDA and SCL rise time     | —          | —             | 1000 | _         | 300 | ns   |
| t <sub>f(SDA/SCL)</sub> | SDA and SCL fall time     | —          | —             | 300  | 3         | 300 | ns   |
| t <sub>h(STA)</sub>     | Start condition hold time | —          | 4.0           | _    | 0.6       | _   | μs   |



#### Figure 6-1 I2C bus timing diagram





## 7 Typical application circuit

#### Figure 7-1 Typical GD30BC2501x application circuit



#### Notes:

- The values of C2, L1 and R<sub>SEN</sub> will change according to the change of constant current charging current. Please refer to section 5.7 for specific calculation method. Figure 7-1 shows a typical application circuit with 4 batteries.
- 2. Resistor R4 and capacitor C1 should be close to VIN pin.



## 8 Layout guideline

#### Figure 8-1 Typical GD30BC2501x layout guideline



#### Notes:

- 1. In buck regulator, the loop area should be minimized as far as possible, which can reduce stray inductance and minimize noise.
- 2. The MOSFET should be close to the chip as far as possible to reduce the routing length of the driver and SW, so as to reduce the noise.
- R<sub>SEN</sub> should be close to the chip to ensure the accuracy of charging current. R<sub>SEN</sub> suggests that multiple resistors should be connected in parallel to reduce the heat loss of a single resistor.
- 4. The capacitor C3 should be placed on the top layer to reduce parasitic parameters.



## 9 Package information

## 9.1 QFN16 package outline and dimensions

#### Figure 9-1 QFN16 package outline



#### Table 9-1 QFN16 package dimensions

| Symbol | Min  | Тур  | Max  |
|--------|------|------|------|
| A      | 0.70 | 0.75 | 0.80 |
| A1     | —    | 0.02 | 0.05 |
| b      | 0.25 | 0.30 | 0.35 |
| с      | 0.18 | 0.20 | 0.25 |
| D      | 3.90 | 4.00 | 4.10 |
| D2     | 2.10 | 2.20 | 2.30 |
| E      | 3.90 | 4.00 | 4.10 |
| E2     | 2.10 | 2.20 | 2.30 |
| е      | —    | 0.65 | —    |
| h      | 0.30 | 0.35 | 0.40 |
| L      | 0.45 | 0.55 | 0.65 |
| Nd     | —    | 1.95 | —    |
| Ne     | —    | 1.95 | —    |

(Original dimensions are in millimeters)



Figure 9-2 QFN16 recommend footprint



(All dimensions are in millimeters)





## 9.2 Thermal characteristics

Thermal resistance is used to characterize the thermal performance of the package device, which is represented by the Greek letter "O". For semiconductor devices, thermal resistance represents the steady-state temperature rise of the chip junction due to the heat dissipated on the chip surface.

 $\Theta_{JA}$ : Thermal resistance, junction-to-ambient.

Θ<sub>JB</sub>: Thermal resistance, junction-to-board.

 $\Theta_{JC}$ : Thermal resistance, junction-to-case.

 $\Psi_{\text{JB}}$ : Thermal characterization parameter, junction-to-board.

 $\Psi_{JT}$ : Thermal characterization parameter, junction-to-top center.

 $\Theta_{JA} = (T_J - T_A)/P_D$ 

 $\Theta_{JB} = (T_J - T_B)/P_D$ 

 $\Theta_{JC} = (T_J - T_C)/P_D$ 

Where,  $T_J$  = Junction temperature.

T<sub>A</sub> = Ambient temperature

 $T_B$  = Board temperature

Tc = Case temperature which is monitoring on package surface

P<sub>D</sub> = Total power dissipation

 $\Theta_{JA}$  represents the resistance of the heat flows from the heating junction to ambient air. It is an indicator of package heat dissipation capability. Lower  $\Theta_{JA}$  can be considerate as better overall thermal performance.  $\Theta_{JA}$  is generally used to estimate junction temperature.

 $\Theta_{JB}$  is used to measure the heat flow resistance between the chip surface and the PCB board.

 $\Theta_{JC}$  represents the thermal resistance between the chip surface and the package top case.  $\Theta_{JC}$  is mainly used to estimate the heat dissipation of the system (using heat sink or other heat dissipation methods outside the device package).

| Symbol          | Condition                    | Package | Value | Unit |
|-----------------|------------------------------|---------|-------|------|
| Θја             | Natural convection, 2S2P PCB | QFN16   | 51.23 | °C/W |
| Θ <sub>JB</sub> | Cold plate, 2S2P PCB         | QFN16   | 17.44 | °C/W |
| OrG             | Cold plate, 2S2P PCB         | QFN16   | 23.22 | °C/W |
| $\Psi_{JB}$     | Natural convection, 2S2P PCB | QFN16   | 17.61 | °C/W |
| $\Psi_{JT}$     | Natural convection, 2S2P PCB | QFN16   | 1.17  | °C/W |

Table 9-2 Package thermal characteristics<sup>(1)</sup>

(1) Thermal characteristics are based on simulation, and meet JEDEC specification.



## 10 Ordering information

#### Table 10-1 Part order code for GD30BC2501x

| Ordering Code  | Package    | Package Type | Packing Type | MOQ  | Temperature<br>Operating<br>Range |
|----------------|------------|--------------|--------------|------|-----------------------------------|
| GD30BC2501LRTR | QFN16(4X4) | Green        | Tape&Reel    | 3000 | Industrial<br>-40°C to +85°C      |



## 11 Revision history

### Table 11-1 Revision history

| Revision No. | Description                                               | Date         |
|--------------|-----------------------------------------------------------|--------------|
| 1.0          | Initial Release                                           | Mar.30, 2022 |
|              | 1.Section 4.1 Part Order Code is modified to Part Number. |              |
|              | 2. The Package description in section 4.1 is modified to  |              |
|              | QFN16(4X4).                                               |              |
| 1.1          | 3. The Ordering Code content in Chapter 10 is modified to | Jun.08, 2022 |
|              | GD30BC2051LRTR.                                           |              |
|              | 4.Chapter 10 Ordering information added information on    |              |
|              | Packing Type(Tape&Reel) and MOQ(3000).                    |              |



#### **Important Notice**

This document is the property of GigaDevice Semiconductor Inc. and its subsidiaries (the "Company"). This document, including any product of the Company described in this document (the "Product"), is owned by the Company under the intellectual property laws and treaties of the People's Republic of China and other jurisdictions worldwide. The Company reserves all rights under such laws and treaties and does not grant any license under its patents, copyrights, trademarks, or other intellectual property rights. The names and brands of third party referred thereto (if any) are the property of their respective owner and referred to for identification purposes only.

The Company makes no warranty of any kind, express or implied, with regard to this document or any Product, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. The Company does not assume any liability arising out of the application or use of any Product described in this document. Any information provided in this document is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Except for customized products which has been expressly identified in the applicable agreement, the Products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only. The Products are not designed, intended, or authorized for use as components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, atomic energy control instruments, combustion control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or Product could cause personal injury, death, property or environmental damage ("Unintended Uses"). Customers shall take any and all actions to ensure using and selling the Products in accordance with the applicable laws and regulations. The Company is not liable, in whole or in part, and customers shall and hereby do release the Company as well as it's suppliers and/or distributors from any claim, damage, or other liability arising from or related to all Unintended Uses of the Products. Customers shall indemnify and hold the Company as well as it's suppliers and/or distributors harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of the Products.

Information in this document is provided solely in connection with the Products. The Company reserves the right to make changes, corrections, modifications or improvements to this document and Products and services described herein at any time, without notice.

© 2022 GigaDevice – All rights reserved