

## ISL32173E, ISL32177E, ISL32273E, ISL32275E, ISL32277E

Quad, ±16.5kV ESD Protected, 3.0V to 5.5V, RS-485/RS-422 Receivers

FN7529 Rev 5.00 Jan 31, 2019

These Renesas devices are  $\pm 16.5$ kV IEC61000-4-2 ESD protected, 3.0V to 5.5V powered, quad receivers for balanced communication using the RS-485 and RS-422 standards. Each receiver has low input currents ( $\pm 200\mu A$ ), so it presents a 1/4 unit load to the RS-485 bus and allows up to 128 receivers on the bus.

The <u>ISL32173E</u> and <u>ISL32177E</u> are high data rate receivers that operate at data rates up to 80Mbps. Their 8ns maximum propagation delay skew (tolerance) ensures excellent part-to-part matching. The <u>ISL32273E</u>, <u>ISL32275E</u>, and <u>ISL32277E</u> are reduced supply current versions that operate at data rates up to 20Mbps.

The receiver outputs are tri-statable and incorporate a hot plug feature to keep them disabled during power-up and power-down. Versions are available with a common  $EN/\overline{EN}$  (ISL32173E pinout) or a versatile individual channel enable (see Table 1).

A 26% smaller footprint is available with the ISL32177E and ISL32277E QFN packages and these two devices also feature a logic supply pin ( $V_L$ ). The  $V_L$  supply sets the switching points of the enable inputs and the receiver outputs'  $V_{OH}$ , to levels compatible with a lower supply voltage in mixed voltage systems. Individual channel and group enable pins increase the flexibility of the ISL32177E and ISL32277E.

## **Related Literature**

For a full list of related documents, visit our website:

 ISL32173E, ISL32177E, ISL32273E, ISL32275E, ISL32277E device pages

## **Features**

- IEC61000 ESD protection (RS-485 inputs) . . . . ±16.5kV Class 3 ESD on all other pins . . . . >8kV HBM
   Wide supply range . . . . . 3.0V to 5.5V
   Wide common-mode range . . . . -7V to +12V
   Low part-to-part propagation delay tolerance (ISL3217xE) . . . . . . . . . . . 8ns (max)
- Specified for +125°C operation
- · Fail-safe open Rx inputs
- 1/4 unit load allows 128 devices on the bus
- Available in industry standard pinouts (ISL32173E) and a 4x4 QFN (ISL32x77E) with added features
- Logic supply pin (V<sub>L</sub>) eases operation in mixed supply systems (ISL32x77E)
- High data rates..... up to 80Mbps or 20Mbps
- Low shutdown supply current......60μA
- · Tri-statable Rx outputs
- 5V tolerant logic inputs when V<sub>CC</sub> = 3.3V

## **Applications**

- · Telecom equipment
- · Motor controllers/encoders
- Programmable logic controllers
- · Industrial/process control networks



FIGURE 1. ISL32177E PART-TO-PART PROPAGATION DELAY VARIABILITY



FIGURE 2. ISL3217xE DATA RATE AND VL PERFORMANCE

## **Typical Operating Circuits (1 of 4 Channels Shown)**



FIGURE 3. NETWORK USING GROUP ENABLES



FIGURE 4. NETWORK USING PAIRED ENABLES



Using individual channel enable pins and configured for lowest shutdown supply surrent

Note: When using separate supplies,  $\mbox{$V_{\text{CC}}$}$  must be powered up before  $\mbox{$V_{L}$}$ 

Using active group enable pins and configured for lowest SHDN Supply Current

Note: When using separate supplies,  $\mbox{$V_{\text{CC}}$}$  must be powered up before  $\mbox{$V_{L}$}$ 

FIGURE 5. NETWORK WITH  $V_L$  PIN FOR INTERFACING TO LOWER VOLTAGE LOGIC DEVICES

NOTE: To calculate the resistor values, see  $\underline{\mathsf{TB509}}$ .



## **Ordering Information**

| PART NUMBER (Notes 2, 3) | PART<br>MARKING | TEMP. RANGE<br>(°C) | Tape and Reel<br>(Units) ( <u>Note 1</u> ) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # |
|--------------------------|-----------------|---------------------|--------------------------------------------|-----------------------------|----------------|
| SL32173EIBZ              | ISL32173 EIBZ   | -40 to +85          | -                                          | 16 Ld SOIC                  | M16.15         |
| SL32173EIBZ-T            | ISL32173 EIBZ   | -40 to +85          | 2.5k                                       | 16 Ld SOIC                  | M16.15         |
| SL32173EFBZ              | ISL32173 EFBZ   | -40 to +125         | -                                          | 16 Ld SOIC                  | M16.15         |
| SL32173EFBZ-T            | ISL32173 EFBZ   | -40 to +125         | 2.5k                                       | 16 Ld SOIC                  | M16.15         |
| SL32173EIVZ              | 32173 EIVZ      | -40 to +85          | -                                          | 16 Ld TSSOP                 | MDP0044        |
| SL32173EIVZ-T            | 32173 EIVZ      | -40 to +85          | 2.5k                                       | 16 Ld TSSOP                 | MDP0044        |
| SL32173EFVZ              | 32173 EFVZ      | -40 to +125         | -                                          | 16 Ld TSSOP                 | MDP0044        |
| SL32173EFVZ-T            | 32173 EFVZ      | -40 to +125         | 2.5k                                       | 16 Ld TSSOP                 | MDP0044        |
| SL32177EIRZ              | 321 77EIRZ      | -40 to +85          | -                                          | 24 Ld QFN                   | L24.4x4C       |
| SL32177EIRZ-T            | 321 77EIRZ      | -40 to +85          | 6k                                         | 24 Ld QFN                   | L24.4x4C       |
| SL32177EFRZ              | 321 77EFRZ      | -40 to +125         | -                                          | 24 Ld QFN                   | L24.4x4C       |
| SL32177EFRZ-T            | 321 77EFRZ      | -40 to +125         | 6k                                         | 24 Ld QFN                   | L24.4x4C       |
| SL32273EIBZ              | ISL32273 EIBZ   | -40 to +85          | -                                          | 16 Ld SOIC                  | M16.15         |
| SL32273EIBZ-T            | ISL32273 EIBZ   | -40 to +85          | 2.5k                                       | 16 Ld SOIC                  | M16.15         |
| SL32273EFBZ              | ISL32273 EFBZ   | -40 to +125         | -                                          | 16 Ld SOIC                  | M16.15         |
| SL32273EFBZ-T            | ISL32273 EFBZ   | -40 to +125         | 2.5k                                       | 16 Ld SOIC                  | M16.15         |
| SL32273EIVZ              | 32273 EIVZ      | -40 to +85          | -                                          | 16 Ld TSSOP                 | MDP0044        |
| SL32273EIVZ-T            | 32273 EIVZ      | -40 to +85          | 2.5k                                       | 16 Ld TSSOP                 | MDP0044        |
| SL32273EFVZ              | 32273 EFVZ      | -40 to +125         | -                                          | 16 Ld TSSOP                 | MDP0044        |
| SL32273EFVZ-T            | 32273 EFVZ      | -40 to +125         | 2.5k                                       | 16 Ld TSSOP                 | MDP0044        |
| SL32275EIBZ              | ISL32275 EIBZ   | -40 to +85          | -                                          | 16 Ld SOIC                  | M16.15         |
| SL32275EIBZ-T            | ISL32275 EIBZ   | -40 to +85          | 2.5k                                       | 16 Ld SOIC                  | M16.15         |
| SL32275EFVZ              | 32275 EFVZ      | -40 to +125         | -                                          | 16 Ld TSSOP                 | MDP0044        |
| SL32275EFVZ-T            | 32275 EFVZ      | -40 to +125         | 2.5k                                       | 16 Ld TSSOP                 | MDP0044        |
| SL32277EIRZ              | 322 77EIRZ      | -40 to +85          | -                                          | 24 Ld QFN                   | L24.4x4C       |
| SL32277EIRZ-T            | 322 77EIRZ      | -40 to +85          | 6k                                         | 24 Ld QFN                   | L24.4x4C       |
| SL32277EFRZ              | 322 77EFRZ      | -40 to +125         | -                                          | 24 Ld QFN                   | L24.4x4C       |
| SL32277EFRZ-T            | 322 77EFRZ      | -40 to +125         | 6k                                         | 24 Ld QFN                   | L24.4x4C       |

#### NOTES:

- 1. See  $\underline{\mathsf{TB347}}$  for details about reel specifications.
- 2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), see <u>ISL32173E</u>, <u>ISL32177E</u>, <u>ISL32273E</u>, <u>ISL32275E</u>, <u>ISL32277E</u> device pages. For more information about MSL see <u>TB363</u>.



**TABLE 1. SUMMARY OF FEATURES** 

| PART NUMBER | FUNCTION | DATA<br>RATE<br>(Mbps) | HOT<br>PLUG? | V <sub>L</sub><br>SUPPLY<br>PIN? | Rx ENABLE<br>TYPE               | MAXIMUM TOTAL<br>SUPPLY<br>CURRENT (mA) | LOW POWER SHUTDOWN? | PIN<br>COUNT |
|-------------|----------|------------------------|--------------|----------------------------------|---------------------------------|-----------------------------------------|---------------------|--------------|
| ISL32173E   | 4 Rx     | 80                     | YES          | NO                               | EN, EN                          | 15                                      | YES                 | 16           |
| ISL32177E   | 4 Rx     | 80                     | YES          | YES                              | Individual and Group<br>Enables | 15                                      | YES                 | 24           |
| ISL32273E   | 4 Rx     | 20                     | YES          | NO                               | EN, EN                          | 5.5                                     | YES                 | 16           |
| ISL32275E   | 4 Rx     | 20                     | YES          | NO                               | EN12, EN34                      | 5.5                                     | YES                 | 16           |
| ISL32277E   | 4 Rx     | 20                     | YES          | YES                              | Individual and Group<br>Enables | 5.5                                     | YES                 | 24           |

# **Pin Configurations**

ISL32173E, ISL32273E (16 LD N-SOIC, 16 LD TSSOP) TOP VIEW



ISL32275E (16 LD N-SOIC, 16 LD TSSOP) TOP VIEW



ISL32177E, ISL32277E (24 LD QFN)



# **Pin Descriptions**

| ISL32173E,<br>ISL32273E<br>PIN NUMBER | ISL32275E<br>PIN NUMBER | ISL32177E,<br>ISL32277E<br>PIN NUMBER | PIN NAME              | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------|-------------------------|---------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4, 12                                 | -                       | 4, 15                                 | EN, EN                | Group driver output enables that are internally pulled high to $V_{CC}.$ All receiver outputs are enabled by driving EN high or $\overline{EN}$ low and the outputs are all high impedance when EN is low and $\overline{EN}$ is high (that is, if using only the active high EN, connect $\overline{EN}$ to $V_{CC}$ or $V_L$ through a $1k\Omega$ resistor; if using only the active low $\overline{EN}$ , connect EN directly to GND). If the group enable function is not required, connect EN to $V_{CC}$ (or $V_L)$ through a $1k\Omega$ or greater resistor or connect $\overline{EN}$ directly to GND (ISL32x73E and ISL32x77E only).                                                                                            |
| -                                     | 4, 12                   | -                                     | EN12, EN34            | Paired driver output enables that are internally pulled high to V $_{CC}$ . Driving EN12 (EN34) high enables the Channel 1 and 2 (3 and 4) RO outputs. Driving EN12 (EN34) low disables the Channel 1 and 2 (3 and 4) outputs. If the enable function is not required, connect EN12 and EN34 to V $_{CC}$ (or V $_{L}$ ) through a 1k $\Omega$ or greater resistor (ISL32x75E only).                                                                                                                                                                                                                                                                                                                                                     |
|                                       | -                       | 2, 3,<br>16, 17                       | EN1, EN2,<br>EN3, EN4 | Individual receiver output enables that are internally pulled high to $V_{CC}.$ Forcing ENX high (along with EN high OR $\overline{\text{EN}}$ low) enables the Channel x output (ROX). Driving ENX low disables the channel X output, regardless of the states of EN and $\overline{\text{EN}}.$ If the individual channel enable function is not required, connect ENX to $V_{CC}$ (or $V_L$ ) through a $1\text{k}\Omega$ or greater resistor (ISL32x77E only).                                                                                                                                                                                                                                                                       |
| -                                     | -                       | 9                                     | SHDNEN                | Low power Shutdown mode enable that is internally pulled high to $V_{CC}$ . A high level allows the ISL32x77E to enter a low power mode when all channels are disabled. A low level prevents the device from entering the low power mode (ISL32x77E only).                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3, 5,<br>11, 13                       | 3, 5,<br>11, 13         | 1, 6,<br>13, 18                       | R01, R02,<br>R03, R04 | Channel X receiver output: If A - B $\geq$ 200mV, RO is high; If A - B $\leq$ -200mV, RO is low. RO = High if A and B are unconnected (floating).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8                                     | 8                       | 10, PAD                               | GND                   | Ground connection. This is also the potential of the QFN thermal pad.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2, 6,<br>10, 14                       | 2, 6,<br>10, 14         | 24, 7,<br>12, 19                      | A1, A2,<br>A3, A4     | ±16.5kV IEC61000-4-2 ESD protected RS-485/422 level, Channel x noninverting receiver input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1, 7,<br>9, 15                        | 1, 7,<br>9, 15          | 23, 8,<br>11, 20                      | B1, B2,<br>B3, B4     | $\pm 16.5$ kV IEC61000-4-2 ESD protected RS-485/422 level, Channel x inverting receiver input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 16                                    | 16                      | 22                                    | v <sub>cc</sub>       | System power supply input (3.0V to 5.5V). On devices with a $\rm V_L$ pin powered from a separate supply, power up $\rm V_{CC}$ first.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| -                                     | -                       | 21                                    | VL                    | Logic power supply input (1.4V to $V_{CC}$ ) that powers all the TTL/CMOS inputs and outputs (logic pins). $V_L$ sets the $V_{IH}$ and $V_{IL}$ levels of the enable and SHDNEN pins and sets the $V_{OH}$ level of the RO pins. Connect the $V_L$ pin to the lower voltage power supply of a logic device (such as UART or $\mu$ controller) interfacing with the ISL32x77E logic pins. If $V_L$ and $V_{CC}$ are different supplies, power up this supply after $V_{CC}$ and keep $V_L \leq V_{CC}$ . To minimize input current and shutdown supply current, logic pins that are strapped high externally (preferably through a $1k\Omega$ resistor) should connect to $V_{CC}$ , but they can also connect to $V_L$ (ISL32x77E only). |
| -                                     | -                       | 5, 14                                 | NC                    | No Connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                       | ļ                       | 1                                     | 1                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## **Truth Tables**

| RECEIVER OUTPUT (ROX ENABLI | ED, ALL VERSIONS) |
|-----------------------------|-------------------|
| INPUTS (A-B)                | OUTPUT (RO)       |
| ≥0.2V                       | 1                 |
| ≤-0.2V                      | 0                 |
| Inputs Open (Floating)      | 1                 |

| REC | RECEIVER ENABLE (ISL32173E, ISL32273E) |           |  |  |  |  |  |
|-----|----------------------------------------|-----------|--|--|--|--|--|
| INP | INPUTS OUTPUTS                         |           |  |  |  |  |  |
| EN  | EN                                     | ROX       |  |  |  |  |  |
| Х   | 0                                      | ENABLED   |  |  |  |  |  |
| 1   | х                                      | ENABLED   |  |  |  |  |  |
| 0   | 1                                      | DISABLED* |  |  |  |  |  |

NOTE: \*Low power Shutdown mode when disabled

# Truth Tables (continued)

|      | RECEIVER ENABLE (ISL32275E) |     |     |     |     |  |  |  |  |
|------|-----------------------------|-----|-----|-----|-----|--|--|--|--|
| INP  | INPUTS OUTPUTS              |     |     |     |     |  |  |  |  |
| EN12 | EN34                        | RO1 | R02 | RO3 | RO4 |  |  |  |  |
| 0    | 0                           | Z*  | Z*  | Z*  | Z*  |  |  |  |  |
| 0    | 1                           | Z   | Z   | EN  | EN  |  |  |  |  |
| 1    | 0                           | EN  | EN  | z   | Z   |  |  |  |  |
| 1    | 1                           | EN  | EN  | EN  | EN  |  |  |  |  |

NOTE: \*Low power Shutdown mode when all outputs disabled; Z = Tristate

| RECEIVER ENABLE (ISL32177E, ISL32277E) |      |    |        |              |                              |  |  |
|----------------------------------------|------|----|--------|--------------|------------------------------|--|--|
|                                        | INPU | TS |        | OUTPUTS      |                              |  |  |
| ENX                                    | EN   | EN | SHDNEN | ROX COMMENTS |                              |  |  |
| 0                                      | Х    | Х  | 0      | Z            | Chan X output disabled       |  |  |
| EN1-4 = 0                              | Х    | Х  | 1      | Z*           | All outputs disabled         |  |  |
| Х                                      | 0    | 1  | 0      | Z            | All outputs disabled         |  |  |
| Х                                      | 0    | 1  | 1      | Z*           | All outputs disabled         |  |  |
| 1                                      | Х    | 0  | Х      | EN           | Individual ENX controls chan |  |  |
| 1                                      | 1    | Χ  | Х      | EN           |                              |  |  |

NOTE: \* Low power Shutdown mode; Z = Tri-state

### **Absolute Maximum Ratings**

| ٧c                          |
|-----------------------------|
| $V_L$                       |
| Inp                         |
|                             |
|                             |
| Οu                          |
|                             |
|                             |
| Sh                          |
|                             |
| ES                          |
| V <sub>L</sub><br>Inp<br>Ou |

#### **Thermal Information**

| Thermal Resistance (Typical)                     | $\theta_{JA}$ (°C/W | ) θ <sub>JC</sub> (°C/W) |
|--------------------------------------------------|---------------------|--------------------------|
| 16 Ld SOIC Package (Notes 6, 9)                  | 78                  | 30                       |
| 16 Ld TSSOP Package (Notes 6, 9)                 | 104                 | 25                       |
| 24 Ld QFN Package (Notes 7, 8)                   | 42                  | 5                        |
| <b>Maximum Junction Temperature (Plastic Pac</b> | kage)               | +150°C                   |
| Maximum Storage Temperature Range                |                     | 65°C to +150°C           |
| Pb-Free Reflow Profile                           |                     | <u>TB493</u>             |

## **Recommended Operating Conditions**

| Supply Voltages                   |
|-----------------------------------|
| V <sub>CC</sub>                   |
| V <sub>L</sub> (Note 4)           |
| Temperature Range                 |
| ISL32x7xEI                        |
| ISL32x7xEF40°C to +125°C          |
| Bus Pin Common-Mode Voltage Range |
| RO Output Current                 |
| RO Load Capacitance               |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4. ISL32177E and ISL32277E only.
- 5. Excluding the ISL32177E and ISL32277E.
- 6. θ<sub>IA</sub> is measured with the component mounted on a high-effective thermal conductivity test board in free air. See <u>TB379</u> for details.
- θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u> for details.
- 8. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.
- 9. For  $\theta_{\mbox{\scriptsize JC}}\!,$  the "case temp" location is taken at the package top center.

**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 5.5V;  $V_L = V_{CC}$  (ISL32177E and ISL32277E only); Typicals are at the worst case of  $V_{CC} = 3.3V$  or  $V_{CC} = 5V$ ,  $T_A = +25$ °C; unless otherwise specified. **Boldface limits apply across the operating temperature range.** (Notes 10, 14)

| PARAMETER                                  | SYMBOL                                                                    | TEST CONDITIONS                                             |                        | TEMP<br>(°C) | MIN<br>( <u>Note 13</u> ) | ТҮР                   | MAX<br>( <u>Note 13</u> ) | UNIT |
|--------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------|------------------------|--------------|---------------------------|-----------------------|---------------------------|------|
| DC CHARACTERISTICS                         |                                                                           |                                                             |                        |              |                           |                       |                           |      |
| Input High Voltage (Logic Pins, Note 17)   | V <sub>IH1</sub>                                                          | V <sub>L</sub> = V <sub>CC</sub> if ISL32177E or            | V <sub>CC</sub> ≤3.6V  | Full         | 2                         | -                     | -                         | V    |
| Note 17)                                   | V <sub>IH2</sub>                                                          | ISL32277E                                                   | V <sub>CC</sub> ≤ 5.5V | Full         | 2.2                       | -                     | -                         | ٧    |
|                                            | V <sub>IH3</sub>                                                          | 2.7V ≤ V <sub>L</sub> < 3.0V (ISL32177E and                 | I ISL32277E only)      | Full         | 2                         | -                     | -                         | V    |
|                                            | V <sub>IH4</sub>                                                          | 2.3V ≤ V <sub>L</sub> < 2.7V (ISL32177E and                 | d ISL32277E only)      | Full         | 1.6                       | -                     | -                         | ٧    |
|                                            | V <sub>IH5</sub>                                                          | 1.6V ≤ V <sub>L</sub> < 2.3V (ISL32177E and ISL32277E only) |                        |              | 0.72*V <sub>L</sub>       | -                     | -                         | V    |
|                                            | V <sub>IH6</sub> 1.4V ≤ V <sub>L</sub> < 1.6V (ISL32177E and ISL32277E on |                                                             | d ISL32277E only)      | 25           | -                         | 0.4 * V <sub>L</sub>  | -                         | ٧    |
| Input Low Voltage (Logic Pins,<br>Note 17) | V <sub>IL1</sub>                                                          | V <sub>L</sub> = V <sub>CC</sub> (ISL32177E and ISL322      | Full                   | -            | -                         | 0.8                   | ٧                         |      |
|                                            | V <sub>IL2</sub>                                                          | V <sub>L</sub> ≥ 2.7V (ISL32177E and ISL32277E only)        |                        |              | -                         | -                     | 0.6                       | ٧    |
|                                            | V <sub>IL3</sub>                                                          | 2.3V ≤ V <sub>L</sub> < 2.7V (ISL32177E and ISL32277E only) |                        |              | -                         | -                     | 0.6                       | ٧    |
|                                            | V <sub>IL4</sub>                                                          | 1.6V ≤ V <sub>L</sub> < 2.3V (ISL32177E and                 | d ISL32277E only)      | Full         | -                         | -                     | 0.22*V <sub>L</sub>       | V    |
|                                            | V <sub>IL5</sub>                                                          | 1.4V ≤ V <sub>L</sub> < 1.6V (ISL32177E and ISL32277E only) |                        |              |                           | 0.35 * V <sub>L</sub> | -                         | V    |
| Logic Input Current                        | I <sub>IN1</sub>                                                          | EN, $\overline{\text{EN}}$ , ENX, SHDNEN = OV or $V_C$      | С                      | Full         | -15                       | -                     | 15                        | μΑ   |
|                                            | I <sub>IN2</sub>                                                          | EN12, EN34 = 0V or V <sub>CC</sub> (ISL32275E only)         |                        |              | -30                       | -                     | 30                        | μA   |
| Receiver Differential Threshold<br>Voltage | V <sub>TH</sub>                                                           | -7V ≤ V <sub>CM</sub> ≤ 12V                                 |                        | Full         | -200                      | -                     | 200                       | mV   |
| Receiver Input Hysteresis                  | $\Delta V_{TH}$                                                           | V <sub>CM</sub> = 0V                                        |                        | 25           | -                         | 30                    | -                         | mV   |



**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 5.5V;  $V_L = V_{CC}$  (ISL32177E and ISL32277E only); Typicals are at the worst case of  $V_{CC} = 3.3V$  or  $V_{CC} = 5V$ ,  $T_A = +25^{\circ}$ C; unless otherwise specified. **Boldface limits apply across the operating temperature range.** (Notes 10, 14) (Continued)

| PARAMETER                                  | SYMBOL               | TEST CONDITIONS                                                                                               |                              |      | MIN<br>( <u>Note 13</u> ) | TYP   | MAX<br>( <u>Note 13</u> ) | UNIT |
|--------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------|------------------------------|------|---------------------------|-------|---------------------------|------|
| Input Current                              | I <sub>IN3</sub>     | V <sub>CC</sub> = 0V or 5.5V                                                                                  | V <sub>IN</sub> = 12V        | Full | -                         | -     | 0.2                       | mA   |
| (A, B)                                     |                      |                                                                                                               | V <sub>IN</sub> = -7V        | Full | -0.2                      | -     | -                         | mA   |
| Receiver Input Resistance                  | R <sub>IN</sub>      | -7V ≤ V <sub>CM</sub> ≤ 12V                                                                                   | 1                            | Full | 48                        | -     | -                         | kΩ   |
| Receiver Output Leakage<br>Current         | I <sub>OZ</sub>      | EN = 0V, $0 \le V_0 \le V_{CC}$ (0 to $V_L$ (IS ISL32277E only)                                               | L32177E and                  | Full | -10                       | -     | 10                        | μΑ   |
| Receiver Short-Circuit Current,            | I <sub>OS</sub>      | $EN = 1$ , $OV \le V_0 \le V_{CC}$ (0 to $V_L$                                                                | 20Mbps versions              | Full | -                         | -     | ±100                      | mA   |
| V <sub>O</sub> = High or Low               |                      | ISL32177E and ISL32277E only)                                                                                 | 80Mbps versions              | Full | -                         | -     | ±165                      | mA   |
| Receiver Output High Voltage               | V <sub>OH1</sub>     | $I_0$ = -8mA, $V_{ID}$ = 200mV ( $V_L$ = $V_{CC}$ ISL32177E and ISL32277E only)                               | V <sub>CC</sub> ≥ 4.5V       | Full | V <sub>CC</sub> - 1       | -     | -                         | V    |
|                                            |                      | $I_{O}$ = -6mA, $V_{ID}$ = 200mV<br>( $V_{L}$ = $V_{CC}$ (ISL32177E and ISL32277E only)                       | V <sub>CC</sub> ≥ 3.0V       | Full | 2.4                       | -     | -                         | V    |
|                                            | V <sub>OH2</sub>     | $I_0 = -2mA, V_L \ge 2.3V$                                                                                    | ISL32177E and                | Full | V <sub>L</sub> - 0.3      | -     | -                         | ٧    |
|                                            | V <sub>OH3</sub>     | I <sub>O</sub> = -1.5mA, V <sub>L</sub> = 1.8V                                                                | ISL32277E only               | Full | V <sub>L</sub> - 0.3      | -     | -                         | ٧    |
|                                            | V <sub>OH4</sub>     | $I_0 = -200\mu A, V_L \ge 1.4V$                                                                               |                              | Full | V <sub>L</sub> - 0.2      | -     | -                         | ٧    |
| Receiver Output Low Voltage                | V <sub>OL1</sub>     | $\rm I_{O}$ = 8mA, $\rm V_{ID}$ = -200mV, $\rm V_{L}$ = $\rm V_{CC}$ ISL32177E and ISL32277E only             |                              | Full | -                         | -     | 0.4                       | V    |
|                                            | V <sub>OL2</sub>     | $I_0 = 5mA, V_L \ge 1.8V$                                                                                     | ISL32177E and ISL32277E only | Full | -                         | -     | 0.4                       | V    |
|                                            | V <sub>OL3</sub>     | $I_0 = 2mA, V_L \ge 1.4V$                                                                                     | ISL32177E and ISL32277E only | Full | -                         | -     | 0.4                       | V    |
| SUPPLY CURRENT                             |                      |                                                                                                               |                              |      |                           |       |                           |      |
| No Load Supply Current,<br>80Mbps Versions | 80I <sub>CC</sub>    | EN = 1, or $\overline{\text{EN}}$ = 0 (ISL32173E an EN1 = EN2 = EN3 = EN4 = 1 (ISL                            | Full                         | -    | -                         | 15    | mA                        |      |
|                                            | 80I <sub>CC1/2</sub> | EN12 = 1 and EN34 = 0, or if onl enabled on the ISL32177E                                                     | Full                         | -    | -                         | 8.5   | mA                        |      |
|                                            | 80I <sub>CCD</sub>   | SHDNEN = 0, EN1 = EN2 = EN3 = and $\overline{\text{EN}}$ = 1 (ISL32177E only)                                 | = EN4 = 0 or EN = 0          | Full | -                         | -     | 2.5                       | mA   |
| No Load Supply Current,<br>20Mbps Versions | 20I <sub>CC</sub>    | EN = 1, or <del>EN</del> = 0 (ISL32273E an<br>EN12 = EN34 = 1 (ISL32275E),<br>or EN1 = EN2 = EN3 = EN4 = 1 (I | ,,                           | Full | -                         | -     | 5.5                       | mA   |
|                                            | 20I <sub>CC1/2</sub> | EN12 = 1 and EN34 = 0, or vice vonly), or if only two channels are ISL32277E                                  | •                            | Full | -                         | -     | 3.5                       | mA   |
|                                            | 20I <sub>CCD</sub>   | SHDNEN = 0, EN1 = EN2 = EN3 = and $\overline{\text{EN}}$ = 1 (ISL32277E only)                                 | = EN4 = 0 or EN = 0          | Full | -                         | -     | 1.2                       | mA   |
| Shutdown Supply Current                    | I <sub>SHDN</sub>    | All outputs disabled (Note 18) (all except ISL32275E)                                                         |                              | Full | -                         | -     | 15                        | μA   |
|                                            |                      | All outputs disabled (Note 19) (al                                                                            | l except ISL32x73E)          | Full | -                         | -     | 60                        | μΑ   |
| ESD PERFORMANCE                            |                      | 1                                                                                                             |                              |      | <u> </u>                  |       | -1                        |      |
| RS-485 Pins (A, B)                         |                      | IEC61000-4-2, from bus pins to                                                                                | Air gap                      | 25   | -                         | ±16.5 | -                         | kV   |
|                                            |                      | GND                                                                                                           | Contact                      | 25   | -                         | ±8    | -                         | kV   |
|                                            |                      | Human Body Model, from bus pii                                                                                | ns to GND                    | 25   | -                         | ±15   | -                         | kV   |

**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 5.5V;  $V_L = V_{CC}$  (ISL32177E and ISL32277E only); Typicals are at the worst case of  $V_{CC} = 3.3V$  or  $V_{CC} = 5V$ ,  $T_A = +25^{\circ}$ C; unless otherwise specified. **Boldface limits apply across the operating temperature range.** (Notes 10, 14) (Continued)

| PARAMETER                                              | SYMBOL                              | TEST CONDITIONS                                                                                 |                        |      | MIN<br>( <u>Note 13</u> ) | TYP | MAX<br>( <u>Note 13</u> ) | UNIT |
|--------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|------------------------|------|---------------------------|-----|---------------------------|------|
| All Pins                                               |                                     | нвм                                                                                             |                        |      | -                         | ±8  | -                         | kV   |
|                                                        |                                     | Machine Model                                                                                   | 25                     | -    | 500                       | -   | V                         |      |
| RECEIVER SWITCHING CHARACTI                            | ERISTICS (ISL3                      | 2273E, ISL32275E, ISL32277E,                                                                    | 20Mbps)                |      |                           |     |                           |      |
| Maximum Data Rate                                      | f <sub>MAX</sub>                    | $V_{ID} = \pm 1.5V, C_L = 15pF$                                                                 |                        | Full | 20                        | -   | -                         | Mbps |
| Receiver Input to Output Delay                         | t <sub>PLH</sub> , t <sub>PHL</sub> | (Figure 6)                                                                                      |                        | Full | -                         | 37  | 55                        | ns   |
| Receiver Skew<br>  t <sub>PLH</sub> - t <sub>PHL</sub> | <sup>t</sup> SKD                    | ( <u>Figure 6</u> )                                                                             |                        | Full | -                         | 2.7 | 6                         | ns   |
| Prop Delay Skew<br>Channel-to-Channel                  | tskc-c                              | ( <u>Figure 6</u> , <u>Note 11</u> )                                                            |                        |      | -                         | 3   | 8                         | ns   |
| Prop Delay Skew Part-to-Part                           | t <sub>SKP-P</sub>                  | (Figure 6, Note 12)                                                                             |                        | Full | -                         | 4   | 20                        | ns   |
| Receiver Enable to Output High                         | <sup>t</sup> zH                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 7, Notes 15, 21)                        |                        |      | -                         | 150 | 190                       | ns   |
| Receiver Enable to Output Low                          | <sup>t</sup> zL                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 7, Notes 15, 21)                     |                        |      | -                         | 155 | 190                       | ns   |
| Receiver Disable from Output<br>High                   | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND ( <u>Figure 7</u> )                                  |                        |      | -                         | 19  | 30                        | ns   |
| Receiver Disable from Output<br>Low                    | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC} (Figure 7)$                                      |                        |      | -                         | 19  | 30                        | ns   |
| Receiver Enable from Shutdown to Output High           | tzh(SHDN)                           | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 7, Notes 16, 20)                        |                        |      | -                         | -   | 850                       | ns   |
| Receiver Enable from Shutdown to Output Low            | t <sub>ZL(SHDN)</sub>               | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 7, Notes 16, 20)                     |                        |      | -                         | •   | 850                       | ns   |
| RECEIVER SWITCHING CHARACTI                            | ERISTICS (ISL3                      | 2173E, ISL32177E, 80Mbps)                                                                       |                        |      |                           |     | 1                         |      |
| Maximum Data Rate                                      | f <sub>MAX</sub>                    | $V_{ID} = \pm 1.5V, C_{L} \le 15pF$                                                             | V <sub>CC</sub> ≤ 3.6V | Full | 80                        | -   | -                         | Mbps |
|                                                        |                                     |                                                                                                 | V <sub>CC</sub> > 3.6V | Full | 20                        |     | -                         | Mbps |
|                                                        |                                     | $V_{\text{ID}} = \pm 1.5 \text{V}, C_{\text{L}} \le 6 \text{pF}, 3.6 \text{V} \le V_{\text{C}}$ | <sub>CC</sub> ≤ 5.5V   | Full | 80                        | 1   | -                         | Mbps |
| Receiver Input to Output Delay                         | t <sub>PLH</sub> , t <sub>PHL</sub> | ( <u>Figure 6</u> )                                                                             |                        | Full | 6                         | 11  | 16                        | ns   |
| Receiver Skew<br>  t <sub>PLH</sub> - t <sub>PHL</sub> | <sup>t</sup> SKD                    | (Figure 6)                                                                                      |                        |      | -                         | 0.4 | 2                         | ns   |
| Prop Delay Skew Channel-to-<br>Channel                 | tskc-c                              | ( <u>Figure 6</u> , <u>Note 11</u> )                                                            |                        |      | -                         | 0.7 | 4                         | ns   |
| Prop Delay Skew<br>Part-to-Part                        | t <sub>SKP-P</sub>                  | (Figure 6, Note 12)                                                                             |                        |      | -                         | 1.2 | 8                         | ns   |
| Receiver Enable to Output High                         | <sup>t</sup> ZH                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 7, Notes 15, 21)                        |                        |      | -                         | 57  | 75                        | ns   |
| Receiver Enable to Output Low                          | t <sub>ZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 7, Notes 15, 21)                     |                        |      | -                         | 59  | 75                        | ns   |
| Receiver Disable from Output<br>High                   | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND ( <u>Figure 7</u> )                                  |                        |      | -                         | 18  | 30                        | ns   |
| Receiver Disable from Output<br>Low                    | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 7)                                      |                        |      | -                         | 19  | 30                        | ns   |

**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 5.5V;  $V_L = V_{CC}$  (ISL32177E and ISL32277E only); Typicals are at the worst case of  $V_{CC} = 3.3V$  or  $V_{CC} = 5V$ ,  $T_A = +25$ °C; unless otherwise specified. **Boldface limits apply across the operating temperature range.** (Notes 10, 14) (Continued)

| PARAMETER                                    | SYMBOL                | TEST CONDITIONS                                                             | TEMP<br>(°C) | MIN<br>( <u>Note 13</u> ) | TYP | MAX<br>( <u>Note 13</u> ) | UNIT |
|----------------------------------------------|-----------------------|-----------------------------------------------------------------------------|--------------|---------------------------|-----|---------------------------|------|
| Receiver Enable from Shutdown to Output High | tzh(shdn)             | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$<br>(Figure 7, Notes 16, 20)    | Full         | -                         | -   | 850                       | ns   |
| Receiver Enable from Shutdown to Output Low  | t <sub>ZL(SHDN)</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$<br>(Figure 7, Notes 16, 20) | Full         | -                         | -   | 850                       | ns   |

#### NOTES:

- All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 11. Channel-to-channel skew is the magnitude of the worst case delta between any two propagation delays of any two outputs on the same IC, at the same test conditions.
- 12. t<sub>SKP-P</sub> is the magnitude of the difference in propagation delays of the specified terminals of two units tested with identical test conditions (V<sub>CC</sub>, temperature, etc.).
- 13. Parameters with MIN and/or MAX limits are 100% tested at +25 °C, unless otherwise specified. Temperature limits established by characterization and are not production tested.
- 14. EN = 0 indicates that the output(s) under test are disabled via the appropriate logic pin settings. EN = 1 indicates that the logic pins are set to enable the output(s) under test.
- 15. Keep SHDNEN low to avoid entering SHDN (ISL32177E and ISL32277E only). Ensure that at least one channel remains enabled to prevent shutdown (ISL32275E only).
- 16. Keep SHDNEN high to enter shutdown when all drivers are disabled (ISL32177E and ISL32277E only).
- 17. Logic pins are the enable variants and SHDNEN.
- 18. EN low and EN high on the ISL32x73E. SHDNEN, EN, EN1-EN4 all high and EN low on the ISL32x77E.
- 19. EN12 and EN34 low on ISL32275E. SHDNEN high, with EN1-EN4 low plus EN and EN high on the ISL32x77E.
- 20. Shutdown is entered by simultaneously disabling all four outputs for at least 600ns.
- 21. Does not apply to the ISL32173E nor the ISL32273E; only the EN from shutdown parameters apply to these two parts.

## **Test Circuits and Waveforms**



FIGURE 6A. TEST CIRCUIT



FIGURE 6. RECEIVER PROPAGATION DELAY



| PARAMETER                                             | Α     | sw              |
|-------------------------------------------------------|-------|-----------------|
| t <sub>HZ</sub>                                       | +1.5V | GND             |
| t <sub>LZ</sub>                                       | -1.5V | V <sub>CC</sub> |
| t <sub>ZH</sub> ( <u>Notes 15, 21</u> )               | +1.5V | GND             |
| t <sub>ZL</sub> ( <u>Notes 15</u> , <u>21</u> )       | -1.5V | V <sub>CC</sub> |
| t <sub>ZH(SHDN)</sub> ( <u>Notes 16</u> , <u>20</u> ) | +1.5V | GND             |
| t <sub>ZL(SHDN)</sub> (Notes 16, 20)                  | -1.5V | v <sub>cc</sub> |

FIGURE 7A. TEST CIRCUIT



FIGURE 7B. MEASUREMENT POINTS

FIGURE 7. RECEIVER ENABLE AND DISABLE TIMES



# **Typical Performance Curves** $c_L = 15pF$ , $V_{CC} = V_L = 3.3V$ or 5V, $T_A = +25$ °C; unless otherwise specified. $V_L$ notes apply to the ISL32277E and ISL32277E only.



FIGURE 8. SUPPLY CURRENT vs TEMPERATURE



FIGURE 9. V<sub>L</sub> SUPPLY CURRENT vs ENABLE PIN VOLTAGE (ISL32x77E ONLY)



FIGURE 10. ISL3217xE RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 11. ISL3217xE RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 12. ISL32177E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 13. ISL32177E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE

**Typical Performance Curves**  $c_L = 15pF$ ,  $V_{CC} = V_L = 3.3V$  or 5V,  $T_A = +25$ °C; unless otherwise specified.  $V_L$  notes apply to the ISL32177E and ISL32277E only. (**Continued**)



FIGURE 14. ISL32177E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 16. ISL3227xE RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 18. ISL32277E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 15. ISL3227xE RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 17. ISL32277E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 19. ISL32277E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



# **Typical Performance Curves** $C_L = 15pF$ , $V_{CC} = V_L = 3.3V$ or 5V, $T_A = +25$ °C; unless otherwise specified. $V_L$ notes apply to the ISL32277E and ISL32277E only. (**Continued**)



FIGURE 20. ISL3217xE RECEIVER PROPAGATION DELAY vs TEMPERATURE



FIGURE 22. ISL3217xE RECEIVER PROPAGATION DELAY vs TEMPERATURE



FIGURE 24. ISL3227xE RECEIVER PROPAGATION DELAY vs TEMPERATURE



FIGURE 21. ISL3217xE RECEIVER SKEW vs TEMPERATURE



FIGURE 23. ISL3217xE RECEIVER SKEW vs TEMPERATURE



FIGURE 25. ISL3227xE RECEIVER SKEW vs TEMPERATURE

## $\textbf{Typical Performance Curves} \quad c_{L} = \textbf{15pF}, \ v_{CC} = v_{L} = 3.3 \text{V or 5V}, \ T_{A} = +25 \,^{\circ}\text{C}; \ \text{unless otherwise specified.} \ v_{L} \ \text{notes apply }$ to the ISL32177E and ISL32277E only. (Continued)



FIGURE 26. ISL3227xE RECEIVER PROPAGATION DELAY vs **TEMPERATURE** 



FIGURE 27. ISL3227xE RECEIVER SKEW vs TEMPERATURE



FIGURE 28. ISL3217xE RECEIVER WAVEFORMS



FIGURE 29. ISL3227xE RECEIVER WAVEFORMS

80Mbps





A - B

FIGURE 31. ISL32177E RECEIVER WAVEFORMS

 $V_{CC} = 3.3V$ 

**Typical Performance Curves**  $c_L = 15 pF$ ,  $V_{CC} = V_L = 3.3 V$  or 5V,  $T_A = +25 \,^{\circ}$ C; unless otherwise specified.  $V_L$  notes apply to the ISL32277E and ISL32277E only. (Continued)



FIGURE 32. ISL32277E RECEIVER WAVEFORMS

## **Die Characteristics**

SUBSTRATE AND QFN THERMAL PAD POTENTIAL (POWERED UP):

GND

**PROCESS:** 

Si Gate BiCMOS

## **Application Information**

RS-485 and RS-422 are differential (balanced) data transmission standards for use in long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard, that allows only one driver and up to 10 (assuming one unit load devices) receivers on each bus. RS-485 is a true multipoint standard that allows up to 32 one unit load devices (any combination of drivers and receivers) on each bus.

Another important advantage of RS-485 is the extended Common-Mode Range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for runs as long as 4000', so the wide CMR is necessary to handle ground potential differences, and voltages induced in the cable by external fields.

#### **Receiver Features**

These devices use differential receivers for maximum noise immunity and common-mode rejection. Input sensitivity is better than  $\pm 200$ mV, as required by the RS-422 and RS-485 specifications.

Receiver input resistance of  $48k\Omega$  surpasses the RS-422 specification of  $4k\Omega$  and is four times the RS-485 Unit Load (UL) requirement of  $12k\Omega$  minimum. Therefore, these products are known as "one-quarter UL" receivers and there can be up to 128 of these devices on a network while still complying with the RS-485 loading specification.

Receiver inputs function with common-mode voltages as great as +9V/-7V outside the power supplies (for example, +12V and -7V with  $V_{CC}=3.0V$ ), making them ideal for long networks where induced voltages and ground potential differences are realistic concerns.

All the receivers include a "fail-safe open" function that ensures a high level receiver output if the receiver inputs are unconnected (floating).

All receivers easily support a 20Mbps data rate and the ISL32173E and ISL32177E support data rates up to 80Mbps. All receiver outputs are tri-statable, with the enable scheme varying by part type (see "Receiver Enable Functions").

#### **Receiver Enable Functions**

All product types allow disabling of the Rx outputs. The ISL32x73E types feature group (all four Rx) enable functions that are active high (EN) or active low ( $\overline{\text{EN}}$ ). Receivers enable when  $\overline{\text{EN}}=1$  or when  $\overline{\text{EN}}=0$  and they disable only when  $\overline{\text{EN}}=0$  and  $\overline{\text{EN}}=1$ . The ISL32275E version uses active high paired enable functions (EN12 and EN34) that enable (when high) or disable (when low) the corresponding pairs of Rx. All four of these enable pins have internal pull-up resistors to  $V_{CC}$ , but unused enable pins that need to be high (for example,  $\overline{\text{EN}}$  when using the EN input for enable control, or EN12 and EN34 when using always enabled receivers) should always be connected externally to  $V_{CC}$ . If  $V_{CC}$  transients might exceed 7V, insert a series resistor between the input(s) and  $V_{CC}$  to limit the current that flows if the input's ESD protection starts conducting.



FIGURE 33. ISL32x77E ENABLE LOGIC

The ISL32177E and ISL32277E have the most flexible enable scheme. Their six enable pins allow for group, paired, or individual channel enable control. Figure 33 details the ISL32x77E's internal enable logic. To use a group enable function, connect all the ENx pins high and handle the EN and  $\overline{\text{EN}}$ pins as described in the previous paragraph. For paired enables, connect EN and EN high (for the lowest current in SHDN mode, if SHDN is used) and tie EN1 and EN2 together and EN3 and EN4 together. For individual channel enables, again connect EN and EN high and drive the appropriate ENs (active high) for the particular channel. All six enable pins incorporate pull-up resistors to V<sub>CC</sub>, but unused enable pins of any type should be externally connected high, rather than being left floating. Connecting to V<sub>CC</sub> is the best choice, but V<sub>L</sub> may be used as long as shutdown power is not a primary concern (for each VL connected input, I<sub>CC</sub> increases by (V<sub>CC</sub> - V<sub>L</sub>)/600k $\Omega$ ). If V<sub>CC</sub> or V<sub>L</sub> transients might exceed 7V, insert a series resistor between the input(s) and the supply to limit the current that flows if the input's ESD protection starts conducting.

#### **Wide Supply Range**

These devices operate with a wide range of supply voltages from 3.0V to 5.5V and the receivers meet the RS-485 specs for that full supply voltage range.

#### **5.5V TOLERANT LOGIC PINS**

Logic input pins (enables, SHDNEN) contain no ESD nor parasitic diodes to  $V_{CC}$  (nor to  $V_L$ ), so they withstand input voltages exceeding 5.5V regardless of the  $V_{CC}$  and  $V_L$  voltages (see Figure 9 on page 11).

# Logic Supply ( $V_L$ Pin, ISL32177E and ISL32277E)

**Note**: If powered from separate supplies, power up  $V_{CC}$  before powering up the  $V_L$  supply.

The ISL32177E and ISL32277E include a  $V_L$  pin that powers the logic inputs (enables pin, SHDNEN) and the RO outputs. These pins interface with "logic" devices such as UARTs, ASICs, and µcontrollers. Most of these devices use power supplies significantly lower than 3.3V. Thus, a 5V or 3.3V RO output level from an ISL32x77E IC might seriously overdrive and damage the logic device input (Figure 34). Similarly, the logic device's low  $V_{OH}$  might not exceed the  $V_{IH}$  of the ISL32x77E's 3.3V or 5V powered enable input. Connecting the ISL32x77E's  $V_L$  pin to the power supply of the logic device (as shown in Figure 34) limits the ISL32x77E's  $V_{OH}$  to  $V_L$  and reduces its logic input switching points to values compatible with the logic device's output levels.



Configure the logic pin input switching points and RO output levels to the supply voltage of the UART, ASIC, or  $\mu$ controller to eliminate the need for a level shifter/translator between the two ICs.



FIGURE 34. USING V<sub>L</sub> PIN TO ADJUST LOGIC LEVELS

V<sub>L</sub> can be anywhere from V<sub>CC</sub> down to 1.4V, but the data rate drops off dramatically below V<sub>L</sub> = 1.6V. <u>Table 2</u> indicates typical V<sub>IH</sub> and V<sub>IL</sub> values (applicable to both speed grades) for various V<sub>L</sub> settings and also lists the ISL32177E's typical data rate versus V<sub>L</sub>. The ISL32277E typically runs at 20Mbps for V<sub>L</sub> ≥ 1.6V and drops to 10Mbps to 15Mbps at V<sub>L</sub> = 1.4V. Prop delays, skews and transition times increase at lower V<sub>L</sub>, as shown in <u>Figures 20</u> through <u>32</u>.

TABLE 2. TYPICAL  $V_{IH}$ ,  $V_{IL}$ , AND DATA RATE vs  $V_L$  FOR  $V_{CC}$  = 3.3V OR 5V

| V <sub>L</sub> (V) | V <sub>IH</sub><br>(V) | V <sub>IL</sub><br>(V) | ISL32177E DATA RATE<br>(Mbps) |
|--------------------|------------------------|------------------------|-------------------------------|
| 1.4                | 0.55                   | 0.5                    | 25                            |
| 1.6                | 0.6                    | 0.55                   | 50                            |
| 1.8                | 0.8                    | 0.7                    | 65                            |
| 2.3                | 1                      | 0.9                    | 70                            |
| 2.7                | 1.1                    | 1                      | 75                            |
| 3.3                | 1.3                    | 1.2                    | 80                            |

Neglecting the RO  $I_{OH}$  currents, the quiescent  $V_L$  supply current  $(I_L)$  is typically less than  $1\mu A$  for enable input voltages at ground or  $V_L$ , as shown in Figure 9 on page 11. Enable pin pull-up resistors connect to  $V_{CC}$ , so the current due to a low enable input adds to  $I_{CC}$  rather than to  $I_L$ .

#### **Hot Plug Function**

When a piece of equipment powers up, there is a period of time when the processor or ASIC driving the RS-485 control lines (EN,  $\overline{\text{EN}}, \, \text{ENX})$  is unable to ensure that the RS-485 Rx outputs are kept disabled. If the equipment is connected to the bus, a receiver activating prematurely during power up may generate RO transitions that can cause interrupts. To avoid this scenario, this family incorporates a "hot plug" function. During power-up, circuitry monitoring  $V_{CC}$  ensures that the Rx outputs remain disabled for a period of time, regardless of the state of the enables. This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states.

#### **ESD Protection**

All pins on these devices include Class 3 (>8kV) Human Body Model (HBM) ESD protection structures, but the RS-485 pins (receiver inputs) incorporate advanced structures allowing them to survive ESD events in excess of ±15kV HBM and ±16.5kV IEC 61000-4-2. The RS-485 pins are particularly vulnerable to ESD damage because they typically connect to an exposed port on the exterior of the finished product. Touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. The new ESD structures protect the device whether or not it is powered up, without degrading the RS-485 common-mode range of -7V to +12V. This built-in ESD protection eliminates the need for board level protection structures (for example, transient suppression diodes) and the associated, undesirable capacitive load they present.

### **IEC 61000-4-2 Testing**

The IEC 61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-485 pins in this case) and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-485 pins allows the design of equipment meeting level 4 criteria without the need for additional board level protection on the RS-485 port.

#### **AIR-GAP DISCHARGE TEST METHOD**

For the air-gap discharge test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is difficult to obtain repeatable results. The A and B RS-485 pins withstand  $\pm 16.5$ kV air-gap discharges.

#### **CONTACT DISCHARGE TEST METHOD**

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. These quad receivers survive ±8kV contact discharges on the RS-485 pins.

#### **Data Rate, Cables and Terminations**

The RS-485 and RS-422 are intended for network lengths up to 4000', but the maximum system data rate decreases as the  $\,$ 



transmission length increases. Networks operating at 80Mbps are limited to lengths much less than 100' (30m), while a 20Mbps version can operate at full data rates with lengths up to 200' (60m).

Any of these ICs may be used at slower data rates over longer cables, but there are some limitations for the 80Mbps versions. The 80Mbps Rx is optimized for high speed operation, so its output may glitch if the Rx input differential transition times are too slow. Keeping the transition times below 500ns, which equates to a Tx driving a 1000' (305m) CAT 5 cable, yields excellent performance across the full operating temperature range.

Twisted pair is the cable of choice for RS-485 and RS-422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common-mode signals, that are effectively rejected by the differential receivers in these ICs.

When using these receivers, proper termination is imperative to minimize reflections. Short networks using slew rate limited transmitters do not need to be terminated, but terminations are recommended unless power dissipation is an overriding concern.

In point-to-point, or point-to-multipoint (single driver on a bus with multiple receivers) networks, terminate the main cable in its characteristic impedance (typically  $120\Omega$ ) at the end farthest from the driver. In multireceiver applications, keep stubs connecting receivers to the main cable as short as possible. Multipoint (multidriver) systems require that the main cable be terminated in its characteristic impedance at both ends. Keep stubs connecting a transmitter or receiver to the main cable as short as possible.

#### **Low Power Shutdown Mode**

These BiCMOS receivers all use a fraction of the power required by their bipolar counterparts, but they also include a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a microamp trickle. These devices enter shutdown only when all four receivers disable (see "Truth Tables" on page 6) for at least 600ns. The ISL32x73E types enter shutdown whenever EN is low and  $\overline{\text{EN}}$  is high. The ISL32275E enters shutdown only if both EN12 and EN34 are low. Note that the ISL32275E enable time increases significantly when enabling from the shutdown condition.

The ISL32x77E enter the low power Shutdown mode if SHDNEN is high and all four Rx are disabled for at least 600ns. This is accomplished by driving EN low and  $\overline{\text{EN}}$  high, or by driving all four ENX inputs low. Enable times increase if the IC was in shutdown, so if enable time is more important than SHDN supply current, tying the SHDNEN pin low defeats the low power shutdown feature. In this mode, the supply current drops to 1mA to 2mA when all four Rx are disabled, but the enable time of any Rx remains below 200ns.

Remember that all enable pins have pull-up resistors on them, so each pin that is low during shutdown adds up to  $15\mu$ A to the SHDN supply current. The shutdown supply current entries in the "Electrical Specifications" table on <u>page 8</u> include the resistor currents of the pins indicated to be in the low state.

Page 18 of 23

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE         | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Jan 31, 2019 | FN7529.5 | Removed ISL32175E from datasheet - all parts Retired. Page 1 added Related Literature. Updated, added a note, and moved Typical Operating Circuits to page 2 Ordering Information table moved to page 3. Removed ISL32175E. Added tape and reel quantity column. Updated Note 1, and removed Note 2. Moved Typical Performance Curves after Test Circuits and Waveforms. Removed About Intersil section. Updated POD M16.15. Changes: Update graphics to new standard layout, removing the dimension table. Updated disclaimer to the new Renesas disclaimer. |
| Apr 25, 2016 | FN7529.4 | On page 1, under "Features", updated fourth bullet to "Low Part-to-Part Propagation Delay Tolerance (ISL3217xE) from ±4ns to 8ns (max)".  Electrical spec table on page 8, change Receiver Short-circuit Current, 80Mbps Versions from ±155mA max to ±165mA max.  On page 9, bottom table (3217x 80Mbps specs), change Receiver Input to Output Delay Min from 7ns to 6ns.                                                                                                                                                                                    |
| Mar 3, 2016  | FN7529.3 | Updated Ordering Information table on page 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Jul 27, 2015 | FN7529.2 | Updated entire datasheet applying Intersil's new standards.  Updated Table 1 on page 4 by adding "No longer available or supported" statement to applicable base part.  Updated the Ordering Information table on page 3 by adding "No longer available or supported" statement to applicable FG and removing ISL32275EFBZ and ISL32275EIVZ part numbers.  Added Revision History and About Intersil sections.                                                                                                                                                |

# **Package Outline Drawings**

For the most recent package outline drawing, see M16.15.

M16.15 (JEDEC MS-012-AC ISSUE C)
16 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
Rev 2, 11/17



#### L24.4x4C

For the most recent package outline drawing, see <u>L24.4x4C</u>.

24 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 2, 10/06



#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 indentifier may be either a mold or mark feature.

## Thin Shrink Small Outline Package Family (TSSOP)

For the most recent package outline drawing, see MDP0044.









#### **MDP0044**

#### THIN SHRINK SMALL OUTLINE PACKAGE FAMILY

|        |       | MI    |       |       |       |             |
|--------|-------|-------|-------|-------|-------|-------------|
| SYMBOL | 14 LD | 16 LD | 20 LD | 24 LD | 28 LD | TOLERANCE   |
| Α      | 1.20  | 1.20  | 1.20  | 1.20  | 1.20  | Max         |
| A1     | 0.10  | 0.10  | 0.10  | 0.10  | 0.10  | ±0.05       |
| A2     | 0.90  | 0.90  | 0.90  | 0.90  | 0.90  | ±0.05       |
| b      | 0.25  | 0.25  | 0.25  | 0.25  | 0.25  | +0.05/-0.06 |
| С      | 0.15  | 0.15  | 0.15  | 0.15  | 0.15  | +0.05/-0.06 |
| D      | 5.00  | 5.00  | 6.50  | 7.80  | 9.70  | ±0.10       |
| E      | 6.40  | 6.40  | 6.40  | 6.40  | 6.40  | Basic       |
| E1     | 4.40  | 4.40  | 4.40  | 4.40  | 4.40  | ±0.10       |
| е      | 0.65  | 0.65  | 0.65  | 0.65  | 0.65  | Basic       |
| L      | 0.60  | 0.60  | 0.60  | 0.60  | 0.60  | ±0.15       |
| L1     | 1.00  | 1.00  | 1.00  | 1.00  | 1.00  | Reference   |

Rev. F 2/07

#### NOTES:

- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per side.
- Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm per side.
- 3. Dimensions "D" and "E1" are measured at dAtum Plane H.
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.

#### **Notice**

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products
  and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your
  product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of
  these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/