# ISL2100A, ISL2101A 100V, 2A Peak, High Frequency Half-Bridge Drivers FN6294 Rev 4.1 Jul 22, 2021 The ISL2100A, ISL2101A are 100V, high frequency, half-bridge N-channel power MOSFET driver ICs. They are based on the popular HIP2100, HIP2101 half-bridge drivers, but offer several performance improvements. The ISL2100A has additional input hysteresis for superior operation in noisy environments and the inputs of the ISL2101A, like those of the ISL2100A, can now safely swing to the V<sub>DD</sub> supply rail. Finally, both parts are available in a very compact 9 Ld DFN package to minimize the required PCB footprint ### **Applications** - Telecom Half-Bridge Converters - · Telecom Full-Bridge Converters - · Two-Switch Forward Converters - · Active-Clamp Forward Converters - · Class-D Audio Amplifiers #### Features - · Drives N-Channel MOSFET Half-Bridge - · Space-Saving DFN Package - DFN Package Compliant with 100V Conductor Spacing Guidelines per IPC-2221 - · Pb-Free (RoHS compliant) - Bootstrap Supply Max Voltage to 114V<sub>DC</sub> - On-Chip 1Ω Bootstrap Diode - Fast Propagation Times for Multi-MHz Circuits - · Drives 1nF Load with Typical Rise/Fall Times of 10ns - CMOS Compatible Input Thresholds (ISL2100A) - 3.3V/TTL Compatible Input Thresholds (ISL2101A) - · Independent Inputs Provide Flexibility - · No Start-Up Problems - Outputs Unaffected by Supply Glitches, HS Ringing Below Ground or HS Slewing at High dv/dt - · Low Power Consumption - Wide Supply Voltage Range (9V to 14V) - · Supply Undervoltage Protection - 2.5Ω Typical Output Pull-Up/Pull-Down Resistance ### **Application Block Diagram** ## Functional Block Diagram \*EPAD = EXPOSED PAD. THE EPAD IS ELECTRICALLY ISOLATED FROM ALL OTHER PINS. FOR BEST THERMAL PERFORMANCE CONNECT THE EPAD TO THE PCB POWER GROUND PLANE. FIGURE 1. TWO-SWITCH FORWARD CONVERTER FIGURE 2. FORWARD CONVERTER WITH AN ACTIVE-CLAMP ### **Ordering Information** | PART NUMBER (Note) | PART<br>MARKING | PACKAGE DESCRIPTION (RoHS Compliant) | PKG.<br>DWG.# | CARRIER TYPE<br>(Note 1) | TEMP. RANGE | |--------------------|-----------------|--------------------------------------|---------------|--------------------------|---------------| | ISL2100AAR3Z | 00AZ | 9 Ld 3x3 DFN | L9.3x3 | Tube | -40 to +125°C | | ISL2100AAR3Z-T | - | | | Reel, 6k | | | ISL2101AAR3Z | 01AZ | | | Tube | | | ISL2101AAR3Z-T | | | | Reel, 6k | | | ISL2101AABZ | 01ABZ | 8 Ld SOIC | M8.15 | Tube | | | ISL2101AABZ-T | | | | Reel, 2.5k | | #### NOTES: - 1. See TB347 for details on reel specifications. - 2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), see the ISL2100A and ISL2101A device pages. For more information about MSL, see TB363. ### **Pinouts** ### **Pin Descriptions** | SYMBOL | DESCRIPTION | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | Positive supply to lower gate driver. Bypass this pin to V <sub>SS</sub> . | | НВ | High-side bootstrap supply. External bootstrap capacitor is required. Connect positive side of bootstrap capacitor to this pin. Bootstrap diode is on-chip. | | НО | High-side output. Connect to gate of high-side power MOSFET. | | HS | High-side source connection. Connect to source of high-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | HI | High-side input. | | LI | Low-side input. | | V <sub>SS</sub> | Chip negative supply, which will generally be ground. | | LO | Low-side output. Connect to gate of low-side power MOSFET. | | EPAD | Exposed pad. Connect to ground or float. The EPAD is electrically isolated from all other pins. | #### **Absolute Maximum Ratings** | Supply Voltage, V <sub>DD</sub> , V <sub>HB</sub> - V <sub>HS</sub> (Notes <u>4</u> , <u>5</u> )0.3V to 18V | |-------------------------------------------------------------------------------------------------------------| | LI and HI Voltages (Note <u>5</u> )0.3V to V <sub>DD</sub> + 0.3V | | Voltage on LO (Note <u>5</u> )0.3V to V <sub>DD</sub> + 0.3V | | Voltage on HO (Note <u>5</u> ) V <sub>HS</sub> - 0.3V to V <sub>HB</sub> + 0.3V | | Voltage on HS (Continuous) (Note 5)1V to 110V | | Voltage on HB (Note <u>5</u> ) | | Average Current in V <sub>DD</sub> to HB Diode | #### Thermal Information | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |-------------------------------------------|------------------------|------------------------| | DFN (Notes <u>6</u> , <u>7</u> ) | 47 | 3.5 | | SOIC (Notes <u>8</u> , <u>9</u> ) | 107 | 50 | | Max Power Dissipation at +25°C in Free Ai | r (DFN, Note | <u>6</u> ) 2.27W | | Storage Temperature Range | <b>-65</b> ° | °C to +150°C | | Pb-Free Reflow Profile | | . see <u>TB493</u> | ### **Maximum Recommended Operating Conditions** | Supply Voltage, V <sub>DD</sub> | 9V to 14V | |-------------------------------------------------------|----------------------------------------------------------| | Voltage on HS | 1V to 100V | | Voltage on HS | (Repetitive Transient) -5V to 105V | | Voltage on HB V <sub>HS</sub> + 8V to V <sub>HS</sub> | + 14V and V <sub>DD</sub> - 1V to V <sub>DD</sub> + 100V | | HS Slew Rate | <50V/ns | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 4. The ISL2100A-ISL2101A are capable of derated operation at supply voltages exceeding 14V. Figure 22 shows the high-side voltage derating curve for this mode of operation. - 5. All voltages referenced to $V_{\mbox{SS}}$ unless otherwise specified. - 6. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. - 7. For $\theta_{JC}$ , the case temperature is measured at the center of the exposed metal pad on the package underside. See <u>TB379</u> for details. - 8. $\theta_{JA}$ is measured in free air with the component mounted on a high-effective thermal conductivity test board. - 9. For $\theta_{JC_i}$ the case temperature is measured at the center top of the package. See <u>TB379</u> for details. **Electrical Specifications** V<sub>DD</sub> = V<sub>HB</sub> = 12V, V<sub>SS</sub> = V<sub>HS</sub> = 0V, No Load on LO or HO, Unless Otherwise Specified. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. | | | | T <sub>J</sub> = +25°C | | T <sub>J</sub> = -40°C to<br>+125°C | | | | |------------------------------------------|-------------------|--------------------------------------------------------|------------------------|------|-------------------------------------|-----|------|-------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | SUPPLY CURRENTS | | | | | | | | | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | ISL2100A; LI = HI = 0V | - | 0.1 | 0.25 | - | 0.3 | mA | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | ISL2101A; LI = HI = 0V | - | 0.3 | 0.45 | - | 0.55 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | ISL2100A; f = 500kHz | - | 1.6 | 2.2 | - | 2.7 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | ISL2101A; f = 500kHz | - | 1.9 | 2.5 | - | 3 | mA | | Total HB Quiescent Current | I <sub>HB</sub> | LI = HI = 0V | - | 0.1 | 0.15 | - | 0.2 | mA | | Total HB Operating Current | Інво | f = 500kHz | - | 2.0 | 2.5 | - | 3 | mA | | HB to V <sub>SS</sub> Current, Quiescent | I <sub>HBS</sub> | LI = HI = 0V; V <sub>HB</sub> = V <sub>HS</sub> = 114V | - | 0.05 | 1 | - | 10 | μΑ | | HB to V <sub>SS</sub> Current, Operating | I <sub>HBSO</sub> | f = 500kHz; V <sub>HB</sub> = V <sub>HS</sub> = 114V | - | 0.9 | - | - | - | mA | | INPUT PINS | | | | | • | | | | | Low Level Input Voltage Threshold | V <sub>IL</sub> | ISL2100A | 3.7 | 4.4 | - | 2.7 | - | V | | Low Level Input Voltage Threshold | V <sub>IL</sub> | ISL2101A | 1.4 | 1.8 | - | 1.2 | - | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | ISL2100A | - | 6.6 | 7.4 | - | 8.4 | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | ISL2101A | - | 1.8 | 2.2 | - | 2.4 | V | | Input Voltage Hysteresis | V <sub>IHYS</sub> | ISL2100A | - | 2.2 | - | - | - | V | | Input Pull-down Resistance | R <sub>I</sub> | | - | 210 | - | 100 | 500 | kΩ | | UNDERVOLTAGE PROTECTION | 1 | 1 | | 1 | | | 1 | 1 | | V <sub>DD</sub> Rising Threshold | $V_{DDR}$ | | 6.8 | 7.3 | 7.8 | 6.5 | 8.1 | V | **Electrical Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO, Unless Otherwise Specified. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. **(Continued)** | | | | T <sub>J</sub> = +25°C | | | T <sub>J</sub> = -40°C to<br>+125°C | | | |--------------------------------------|------------------|-----------------------------------------------------------------------------------|------------------------|------|-----|-------------------------------------|-----|-------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | V <sub>DD</sub> Threshold Hysteresis | V <sub>DDH</sub> | | - | 0.6 | - | - | - | V | | HB Rising Threshold | V <sub>HBR</sub> | | 6.2 | 6.9 | 7.5 | 5.9 | 7.8 | V | | HB Threshold Hysteresis | V <sub>HBH</sub> | | - | 0.6 | - | - | - | V | | BOOTSTRAP DIODE | | | · | | | | | | | Low Current Forward Voltage | V <sub>DL</sub> | I <sub>VDD-HB</sub> = 100μA | - | 0.5 | 0.6 | - | 0.7 | V | | High Current Forward Voltage | V <sub>DH</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.7 | 0.9 | - | 1 | V | | Dynamic Resistance | R <sub>D</sub> | I <sub>VDD-HB</sub> = 100mA | - | 8.0 | 1 | - | 1.5 | Ω | | LO GATE DRIVER | | | | | | | | | | Low Level Output Voltage | V <sub>OLL</sub> | I <sub>LO</sub> = 100mA | - | 0.25 | 0.3 | - | 0.4 | V | | High Level Output Voltage | V <sub>OHL</sub> | I <sub>LO</sub> = -100mA,<br>V <sub>OHL</sub> = V <sub>DD</sub> - V <sub>LO</sub> | - | 0.25 | 0.3 | - | 0.4 | V | | Peak Pull-Up Current | I <sub>OHL</sub> | V <sub>LO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pull-Down Current | l <sub>OLL</sub> | V <sub>LO</sub> = 12V | - | 2 | - | - | - | Α | | HO GATE DRIVER | | | | | | | | | | Low Level Output Voltage | V <sub>OLH</sub> | I <sub>HO</sub> = 100mA | - | 0.25 | 0.3 | - | 0.4 | V | | High Level Output Voltage | V <sub>ОНН</sub> | I <sub>HO</sub> = -100mA,<br>V <sub>OHH</sub> = V <sub>HB</sub> - V <sub>HO</sub> | - | 0.25 | 0.3 | - | 0.4 | V | | Peak Pull-Up Current | Гонн | V <sub>HO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pull-Down Current | l <sub>OLH</sub> | V <sub>HO</sub> = 12V | - | 2 | - | - | - | Α | **Electrical Specifications** Switching Specifications V<sub>DD</sub> = V<sub>HB</sub> = 12V, V<sub>SS</sub> = V<sub>HS</sub> = 0V, No Load on LO or HO, Unless Otherwise Specified. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. | | | TEST | T <sub>J</sub> = +25°C | | | T <sub>J</sub> = -40°C<br>to +125°C | | | |-------------------------------------------------------------|----------------------------------|------------------------|------------------------|-----|-----|-------------------------------------|-----|-------| | PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | Lower Turn-Off Propagation Delay (LI Falling to LO Falling) | tLPHL | | - | 34 | 50 | - | 60 | ns | | Upper Turn-Off Propagation Delay (HI Falling to HO Falling) | t <sub>HPHL</sub> | | - | 31 | 50 | - | 60 | ns | | Lower Turn-On Propagation Delay (LI Rising to LO Rising) | t <sub>LPLH</sub> | | - | 39 | 50 | - | 60 | ns | | Upper Turn-On Propagation Delay (HI Rising to HO Rising) | tHPLH | | - | 39 | 50 | - | 60 | ns | | Delay Matching: Upper Turn-Off to Lower Turn-On | t <sub>MON</sub> | | 1 | 8 | - | - | 16 | ns | | Delay Matching: Lower Turn-Off to Upper Turn-On | t <sub>MOFF</sub> | | 1 | 6 | - | - | 16 | ns | | Either Output Rise/Fall Time (10% to 90%/90% to 10%) | t <sub>RC,</sub> t <sub>FC</sub> | C <sub>L</sub> = 1nF | - | 10 | - | - | - | ns | | Either Output Rise/Fall Time (3V to 9V/9V to 3V) | $t_{R,t_F}$ | C <sub>L</sub> = 0.1µF | - | 0.5 | 0.6 | - | 8.0 | us | | Minimum Input Pulse Width that Changes the Output | t <sub>PW</sub> | | - | - | - | - | 50 | ns | | Bootstrap Diode Turn-On or Turn-Off Time | t <sub>BS</sub> | | - | 10 | - | - | - | ns | ## **Timing Diagrams** FIGURE 3. PROPAGATION DELAYS FIGURE 4. DELAY MATCHING # **Typical Performance Curves** FIGURE 5. ISL2100A IDD OPERATING CURRENT vs FREQUENCY FIGURE 6. ISL2101A IDD OPERATING CURRENT vs FREQUENCY FIGURE 7. IHB OPERATING CURRENT vs FREQUENCY FIGURE 8. IHBS OPERATING CURRENT vs FREQUENCY # Typical Performance Curves (Continued) FIGURE 9. HIGH LEVEL OUTPUT VOLTAGE vs TEMPERATURE FIGURE 10. LOW LEVEL OUTPUT VOLTAGE vs TEMPERATURE FIGURE 11. UNDERVOLTAGE LOCKOUT THRESHOLD vs TEMPERATURE FIGURE 12. UNDERVOLTAGE LOCKOUT HYSTERESIS vs TEMPERATURE FIGURE 13. ISL2100A PROPAGATION DELAYS vs TEMPERATURE FIGURE 14. ISL2101A PROPAGATION DELAYS vs TEMPERATURE # Typical Performance Curves (Continued) FIGURE 15. ISL2100A DELAY MATCHING vs TEMPERATURE FIGURE 16. ISL2101A DELAY MATCHING vs TEMPERATURE FIGURE 17. PEAK PULL-UP CURRENT vs OUTPUT VOLTAGE FIGURE 18. PEAK PULL-DOWN CURRENT vs OUTPUT VOLTAGE FIGURE 19. ISL2100A QUIESCENT CURRENT vs VOLTAGE FIGURE 20. ISL2101A QUIESCENT CURRENT vs VOLTAGE # Typical Performance Curves (Continued) FIGURE 21. BOOTSTRAP DIODE I-V CHARACTERISTICS FIGURE 22. VHS VOLTAGE vs $V_{\mbox{\scriptsize DD}}$ VOLTAGE ## **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision. | DATE | REVISION | CHANGE | |--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Jul 22, 2021 | 4.1 | Updated external links throughout. Updating Ordering Information table format, removed retired part, corrected typo for SOIC package. Updated SOIC Thermal Information as follows: -Changed Theta JA from 120 to 107 -Changed Theta JC from N/A to 50 -Added Notes 8 and 9 and referenced them to SOIC thermals. Removed About Intersil Updated POD L9.3x3 to the latest revision, changes are as follows: -Updated to new format with dimensions included. Also added a PCB land pattern. Added latest version of POD M8.15. | | Dec 8, 2015 | 4.0 | - Updated Ordering Information Table on page 3. - Added Revision History. - Added About Intersil Verbiage. - Updated POD L9.3X3 to latest revision changes are as follow: Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends) - Updated POD M8.15 to latest revision changes are as follow: Changed Note 1 "1982" to "1994" Changed in Typical Recommended Land Pattern the following: 2.41(0.095) to 2.20(0.087) 0.76 (0.030) to 0.60(0.023) 0.200 to 5.20(0.205) Updated to new POD format by removing table and moving dimensions onto drawing and adding land pattern. | ## Package Outline Drawings For the most recent package outline drawing, see <u>L9.3x3</u>. L9.3x3 9 Lead Dual Flat No-Lead Plastic Package (DFN) Rev 2, 4/20 Typical Recommended Land Pattern **Bottom View** - Dimensions are in millimeters. Dimensions in ( ) for reference only. - 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994. - 3. Unless otherwise specified, tolerance: Decimal ±0.05 - This dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier can be either a mold or mark feature. For the most recent package outline drawing, see M8.15. M8.15 8 Lead Narrow Body Small Outline Plastic Package Rev 5, 4/2021 #### NOTES: - 1 Dimensioning and tolerancing conform to AMSEY14.5m-1994. - 2 Package length does not include mold flash, protrustion or gate burrs. Mold flash, protrustion and gate burrs shall not exceed 0.15mm (0.006 lnch) per side. - 3. Package width does not include interlead flash or protrustions. Interlead flash and protrustions shallnot exceed 0.25mm (0.010 inch) per side. - 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 5 Terminal numbers are shown for reference only. - 6 The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - 7 Controlling dimension: MILLIMETER. Converted inch dimension are not necessarily exact. - 8 This outline conforms to JEDEC publication MS-012-AA ISSUE C. #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/