

#### **Dual N-Channel Enhancement Mode MOSFET**

## **General Description**

The CMS4892 uses advanced
Technology, which provides low
on-state resistance, high switching
performance and excellent
reliability.

### **Features**

- RDS(ON)<120mΩ @ VGS=10V</li>
- RDS(ON)<200mΩ @ VGS=4.5V</li>
- Dual MOSFET in surface mount package.
- Extremely low on-resistance RDS(on)

# **Product Summary**

| BVDSS | RDSON | ID |
|-------|-------|----|
| 100V  | 120mΩ | 5A |

## **Applications**

- Motor control and drive
- Battery management
- UPS (Uninterrupible Power Supplies)

## **SOP-8 Pin Configuration**



| Туре    | Package | Marking |  |  |
|---------|---------|---------|--|--|
| CMS4892 | SOP-8   | CMS4892 |  |  |

## **Absolute Maximum Ratings**

| Symbol                              | nbol Parameter I                     |            | Units      |  |
|-------------------------------------|--------------------------------------|------------|------------|--|
| V <sub>DS</sub>                     | Drain-Source Voltage 100             |            | V          |  |
| $V_{GS}$                            | Gate-Source Voltage                  | ±20        | V          |  |
| I <sub>D</sub>                      | Continuous Drain Current             | 5          | А          |  |
| I <sub>DM</sub>                     | Pulsed Drain Current                 | 15         | А          |  |
| P <sub>D</sub> @T <sub>C</sub> =25℃ | Total Power Dissipation              | 2          | W          |  |
| T <sub>STG</sub>                    | Storage Temperature Range            | -55 to 150 | $^{\circ}$ |  |
| T <sub>J</sub>                      | Operating Junction Temperature Range | -55 to 150 | $^{\circ}$ |  |

### **Thermal Data**

| Symbol           | Parameter                                             | Тур. | Max. | Unit |
|------------------|-------------------------------------------------------|------|------|------|
| R <sub>θJA</sub> | Thermal Resistance, Junction-to-Ambient (PCB mounted) |      | 62.5 | ℃/W  |



### **Dual N-Channel Enhancement Mode MOSFET**

# Electrical Characteristics (T<sub>J</sub>=25<sup>°</sup>C , unless otherwise noted)

| Symbol              | Parameter                         | Conditions                                                       | Min. | Тур. | Max. | Unit  |
|---------------------|-----------------------------------|------------------------------------------------------------------|------|------|------|-------|
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage    | $V_{GS}$ =0 $V$ , $I_D$ =250 $\mu$ A                             | 100  |      |      | V     |
| D                   | Static Drain-Source On-Resistance | V <sub>GS</sub> =10V , I <sub>D</sub> =5A                        |      |      | 120  | mΩ    |
| R <sub>DS(ON)</sub> | Static Drain-Source On-Nesistance | V <sub>GS</sub> =4.5V , I <sub>D</sub> =3A                       |      |      | 150  | 11177 |
| VGS(th)             | Gate Threshold Voltage            | $V_{GS}=V_{DS}$ , $I_D=250\mu A$                                 | 1    |      | 3    | V     |
| I <sub>DSS</sub>    | Drain-Source Leakage Current      | V <sub>DS</sub> =100V,V <sub>GS</sub> =0V                        |      |      | 1    | uA    |
| I <sub>GSS</sub>    | Gate-Source Leakage Current       | V <sub>GS</sub> =±20V , V <sub>DS</sub> =0V                      |      |      | ±100 | nA    |
| gfs                 | Forward Transconductance          | V <sub>DS</sub> =10V, I <sub>D</sub> =3A                         |      | 4.5  |      | S     |
| $R_g$               | Gate Resistance                   | V <sub>DS</sub> =0V , V <sub>GS</sub> =0V , f=1MHz               |      | 8    |      | Ω     |
| $Q_g$               | Total Gate Charge                 |                                                                  |      | 6.5  |      |       |
| $Q_{gs}$            | Gate-Source Charge                | V <sub>DS</sub> =50V , V <sub>GS</sub> =10V , I <sub>D</sub> =5A |      | 1.5  |      | nC    |
| $Q_{gd}$            | Gate-Drain Charge                 |                                                                  |      | 1.5  |      |       |
| $T_{d(on)}$         | Turn-On Delay Time                |                                                                  |      | 5    |      |       |
| T <sub>r</sub>      | Rise Time                         | $V_{DS}$ =50V , $R_{GEN}$ =3 $\Omega$ , $V_{GS}$ =10V            |      | 2    |      | ns    |
| $T_{d(off)}$        | Turn-Off Delay Time               | R <sub>L</sub> =12.5Ω                                            |      | 15   |      | 115   |
| T <sub>f</sub>      | Fall Time                         |                                                                  |      | 2    |      |       |
| C <sub>iss</sub>    | Input Capacitance                 |                                                                  |      | 370  |      |       |
| C <sub>oss</sub>    | Output Capacitance                | V <sub>DS</sub> =50V , V <sub>GS</sub> =0V , f=1MHz              |      | 33   |      | pF    |
| C <sub>rss</sub>    | Reverse Transfer Capacitance      |                                                                  |      | 3    |      |       |

# **Diode Characteristics**

| L | Symbol          | Parameter                 | Conditions                                            | Min. | Тур. | Max. | Unit |
|---|-----------------|---------------------------|-------------------------------------------------------|------|------|------|------|
|   | Is              | Continuous Source Current | -V <sub>G</sub> =V <sub>D</sub> =0V , Force Current   |      |      | 5    | Α    |
| I | I <sub>SM</sub> | Pulsed Source Current     |                                                       |      |      | 15   | Α    |
|   | $V_{SD}$        | Diode Forward Voltage     | $V_{GS}$ =0V , $I_{S}$ =4A , $T_{J}$ =25 $^{\circ}$ C |      |      | 1    | V    |

This product has been designed and qualified for the counsumer market. Cmos assumes no liability for customers' product design or applications. Cmos reserver the right to improve product design ,functions and reliability wihtout notice.