September 1991 Revised November 1998 ## 74ACTQ18823 18-Bit D-Type Flip-Flop with 3-STATE Outputs ## **General Description** The ACTQ18823 contains eighteen non-inverting D-type flip-flops with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. A buffered clock (CP), Clear (CLR), Clock Enable (EN) and Output Enable (OE) are common to each byte and can be shorted together for full 18-bit operation. The ACTQ18823 utilizes Fairchild's Quiet Series™ technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series™ features GTO™ output control and undershoot corrector for superior performance. ## **Features** - Utilizes Fairchild's FACT Quiet Series technology - Broadside pinout allows for easy board layout - Guaranteed simultaneous switching noise level and dynamic threshold performance - Guaranteed pin-to-pin output skew - Separate control logic for each byte - Extra data width for wider address/data paths or buses carrying parity - Outputs source/sink 24 mA - Additional specs for Multiple Output Switching - Output loading specs for both 50 pF and 250 pF loads ## **Ordering Code:** | Order Number | Package Number | Package Description | |----------------|----------------|-----------------------------------------------------------------------------| | 74ACTQ18823SSC | MS56A | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | 74ACTQ18823MTD | MTD56 | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. ## **Logic Symbol** ## **Pin Descriptions** | Pin Names | Description | |---------------------------------|----------------------------------| | ŌĒ, | Output Enable Input (Active Low) | | CLRn | Clear (Active Low) | | <del>E</del> N <sub>n</sub> | Clock Enable (Active Low) | | CPn | Clock Pulse Input | | I <sub>0</sub> —I <sub>17</sub> | Inputs | | 00-017 | Outputs | FACT™, Quiet Series™, FACT Quiet Series™, and GTO™ are trademarks of Fairchild Semiconductor Corporation. ## **Connection Diagram** ## **Functional Description** The ACTQ18823 consists of eighteen D-type edge-triggered flip-flops. These have 3-STATE outputs for bus systems organized with inputs and outputs on opposite sides. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. The buffered clock ( $CP_n$ ) and buffered Output Enable ( $\overline{OE}_n$ ) are common to all flip-flops within that byte. The flip-flops will store the state of their individual D inputs that meet set-up and hold time requirements on the LOW-to-HIGH $\operatorname{CP}_n$ transition. With $\overline{OE}_n$ LOW, the contents of the flip-flops are available at the outputs. When $\overline{\text{OE}}_n$ is HIGH, the outputs go to the impedance state. Operation of the $\overline{\text{OE}}_n$ input does not affect the state of the flip-flops. In addition to the Clock and Output Enable pins, there are Clear (CLRn) and Clock Enable $(\overline{\mathsf{EN}}_{\mathsf{n}})$ pins. These devices are ideal for parity bus interfacing in high performance systems. When $\overline{\text{CLR}}_n$ is LOW and $\overline{\text{OE}}_n$ is LOW, the outputs are LOW. When $\overline{\text{CLR}}_n$ is HIGH, data can be entered into the flip-flops. When $\overline{\text{EN}}_n$ is LOW, data on the inputs is transferred to the outputs on the LOW-to-HIGH clock transition. When the $\overline{\text{EN}}_n$ is HIGH, the outputs do not change state, regardless of the data or clock input transitions. ## Function Table (Note 1) | | | Inputs | Internal | Output | Function | | | |----|-----|--------|----------|----------------|----------|----------------|--------| | ŌĒ | CLR | ĒN | СР | I <sub>n</sub> | σ | O <sub>n</sub> | | | Н | Х | L | ~ | L | L | Z | High Z | | н | Х | L | ~ | Н | Н | Z | High Z | | Н | L | Х | Х | Х | L | Z | Clear | | L | L | Х | Х | Х | L | L | Clear | | Н | Н | Н | Х | Х | NC | Z | Hold | | L | Н | Н | Х | Х | NC | NC | Hold | | Н | Н | L | ~ | L | L | Z | Load | | Н | Н | L | ~ | Н | Н | Z | Load | | L | Н | L | ~ | L | L | L | Load | | L | Н | L | ~ | Н | Н | Н | Load | H= High Voltage Level Note 1: The table represents the logic for one byte. The two bytes are independent of each other and function identically. L= Low Voltage Level X= Immaterial Z= High Impedance <sup>∠=</sup> LOW-to-HIGH Transition NC= No Change ### **Absolute Maximum Ratings**(Note 2) ESD Last Passing Voltage (Min) 4000**V** $V_1 = -0.5V$ -20 mA $V_1 = V_{CC} + 0.5V$ +20 mA DC Output Diode Current (I<sub>OK</sub>) $\begin{aligned} &V_O = -0.5V & -20 \text{ mA} \\ &V_O = V_{CC} + 0.5V & +20 \text{ mA} \end{aligned}$ DC Output Voltage ( $V_O$ ) -0.5V to $V_{CC} + 0.5V$ DC Output Source/Sink Current ( $I_O$ ) $\pm 50 \text{ mA}$ DC V<sub>CC</sub> or Ground Current Per Output Pin $\pm$ 50 mA Junction Temperature PDIP/SOIC +140°C Storage Temperature -65°C to +150°C # Recommended Operating Conditions $V_{IN}$ from 0.8V to 2.0V $V_{CC}$ @ 4.5V, 5.5V Note 2: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT<sup>™</sup> circuits outside databook specifications. ### **DC Electrical Characteristics** | Symbol | Parameter | v <sub>cc</sub> | T <sub>Δ</sub> = +25°C | | T <sub>A</sub> = −40°C to +85°C | Units | Conditions | |------------------|----------------------------------------------|-----------------|------------------------|-----------------------|---------------------------------|--------|------------------------------------------| | ", | | (V) | <u> </u> | | aranteed Limits | 0,,,,, | o o nanaono | | V <sub>IH</sub> | Minimum High | 4.5 | 1.5 | 2.0 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | | or V <sub>CC</sub> –0.1V | | V <sub>IL</sub> | Maximum Low | 4.5 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | | or V <sub>CC</sub> –0.1V | | V <sub>OH</sub> | Minimum High | 4.5 | 4.49 | 4.4 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 4.5 | | 3.86 | 3.76 | l v | I <sub>OH</sub> = -24 mA | | | | 5.5 | | 4.86 | 4.76 | | I <sub>OH</sub> = -24 mA (Note 3) | | V <sub>OL</sub> | Maximum Low | 4.5 | 0.001 | 0.1 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 4.5 | | 0.36 | 0.44 | l v | I <sub>OL</sub> = 24 mA | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 3) | | loz | Maximum 3-STATE | 5.5 | | ±0.5 | ±5.0 | μΑ | $V_I = V_{IL}, V_{IH}$ | | | Leakage Current | | | | | | V <sub>O</sub> = V <sub>CC</sub> , GND | | I <sub>IN</sub> | Maximum Input Leakage Current | 5.5 | | ±0.1 | ±1.0 | μА | V <sub>I</sub> = V <sub>CC</sub> , GND | | Гсст | Maximum I <sub>CC</sub> /Input | 5.5 | 0.6 | | 1.5 | mA | V <sub>I</sub> = V <sub>CC</sub> -2.1V | | l <sub>cc</sub> | Maximum Quiescent Supply Current | 5.5 | | 8.0 | 80.0 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | I <sub>OHD</sub> | Output Current (Note 4) | 5.5 | | | <b>−75</b> | mA | V <sub>OHD</sub> = 3.85V Min | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 5.0 | 0.5 | 0.8 | | V | (Note 6)(Note 7) | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 5.0 | -0.5 | -0.8 | | V | (Note 6)(Note 7) | | V <sub>OHP</sub> | Maximum Overshoot | 5.0 | V <sub>OH</sub> + 1.0 | V <sub>OH</sub> + 1.5 | | V | (Note 5)(Note 7) | | V <sub>OHV</sub> | Minimum V <sub>CC</sub> Droop | 5.0 | V <sub>OH</sub> – 1.0 | V <sub>OH</sub> – 1.8 | | V | (Note 5)(Note 7) | | V <sub>IHD</sub> | Minimum High Voltage Level | 5.0 | 1.7 | 2.0 | | V | (Note 5)(Note 8) | | V <sub>ILD</sub> | Maximum Low Dynamic Input Voltage Level | 5.0 | 1.2 | 1.2 | | V | (Note 5)(Note 8) | Note 3: All outputs loaded; thresholds associated with output under test. Note 4: Maximum test duration 2.0 ms, one output loaded at a time. Note 5: Worst case package Note 6: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched LOW and one output held LOW. Note 7: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched HIGH and one output held HIGH. Note 8: Maximum number of data inputs (n) switching. (n-1) input switching 0V to 3V. Input under test switching 3V to threshold $(V_{ILD})$ . ## **AC Electrical Characteristics** | | | v <sub>cc</sub> | | $\textbf{T}_{\textbf{A}} = +25^{\circ}\textbf{C}$ | | T <sub>A</sub> = -40° | C to +85°C | | |------------------|------------------------------------|-------------------------------|-----|---------------------------------------------------|------------------------|-----------------------|------------|-----| | Symbol | Parameter | Parameter $(V)$ $C_L = 50 pF$ | | | C <sub>L</sub> = 50 pF | | Units | | | | | (Note 9) | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Clock | 5.0 | 100 | | | 90 | | MHz | | | Frequency | | | | | | | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 2.0 | | 9.0 | 2.0 | 9.5 | ns | | t <sub>PLH</sub> | CP <sub>n</sub> to O <sub>n</sub> | | 2.0 | | 9.0 | 2.0 | 9.5 | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 2.0 | | 9.0 | 2.0 | 9.5 | ns | | | CLR <sub>n</sub> to O <sub>n</sub> | | | | | | | | | t <sub>PZL</sub> | Output Enable Time | 5.0 | 2.0 | | 9.0 | 2.0 | 10.0 | ns | | t <sub>PZH</sub> | | | 2.0 | | 9.0 | 2.0 | 10.0 | | | t <sub>PLZ</sub> | Output Disable Time | 5.0 | 1.5 | | 7.0 | 1.5 | 7.5 | ns | | t <sub>PHZ</sub> | | | 1.5 | | 8.0 | 1.5 | 8.5 | | Note 9: Voltage Range 5.0 is 5.0V ±0.5V. ## **AC Operating Requirements** | | | V <sub>CC</sub> T <sub>A</sub> = +25° | | + <b>25°C</b> | T <sub>A</sub> = -40°C to +85°C | | |------------------|-------------------------------------|---------------------------------------|------------------|---------------|---------------------------------|-------| | Symbol | Parameter | (V) | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = 50 pF | Units | | | | (Note 10) | Тур | Guara | anteed Minimum | | | t <sub>S</sub> | Setup Time, HIGH or LOW, | 5.0 | | 3.0 | 3.0 | ns | | | Input to Clock | | | | | | | t <sub>H</sub> | Hold Time, HIGH or LOW, | 5.0 | | 1.5 | 1.5 | ns | | | Input to Clock | | | | | | | t <sub>S</sub> | Setup Time, HIGH or LOW, | 5.0 | | 3.0 | 3.0 | ns | | | Enable to Clock | | | | | | | t <sub>H</sub> | Hold Time, HIGH or LOW, | 5.0 | | 1.5 | 1.5 | ns | | | Enable to Clock | | | | | | | t <sub>W</sub> | CP <sub>n</sub> Pulse Width, | 5.0 | | 4.0 | 4.0 | ns | | | HIGH or LOW | | | | | | | t <sub>W</sub> | CLR <sub>n</sub> Pulse Width, | 5.0 | | 4.0 | 4.0 | ns | | | HIGH or LOW | | | | | | | t <sub>rec</sub> | Recovery Time, | 5.0 | | 6.0 | 6.0 | ns | | | CLR <sub>n</sub> to CP <sub>n</sub> | | | | | | Note 10: Voltage Range 5.0 is 5.0V ±0.5V. ## **Extended AC Electrical Characteristics** | | | TA | =-40°C to +8 | 5°C | | | | |-------------------|------------------------------------|------|-----------------|------|----------------------------------------------------------------------------------|-------|-------| | | | | $V_{CC} = Com$ | | $T_A = -40$ °C to +85°C<br>$V_{CC} = Com$<br>$C_L = 250 \text{ pF}$<br>(Note 13) | | Units | | | | | $C_L = 50 \ pF$ | | | | | | Symbol | Parameter | 16 ( | Outputs Switch | hing | | | | | | | | (Note 12) | | | | | | | | Min | Тур | Max | Min | Max | ] | | t <sub>PLH</sub> | Propagation Delay | 5.2 | 6.5 | 7.6 | 7.0 | 9.8 | ns | | t <sub>PHL</sub> | CP <sub>n</sub> to O <sub>n</sub> | 5.3 | 6.5 | 7.8 | 6.8 | 10.0 | | | t <sub>PHL</sub> | Propagation Delay | 4.8 | 5.3 | 6.2 | 5.2 | 7.5 | ns | | | CLR <sub>n</sub> to O <sub>n</sub> | | | | | | | | t <sub>PZH</sub> | Output Enable Time | 4.2 | 4.8 | 6.5 | (Note 14) | | ns | | t <sub>PZL</sub> | | 4.4 | 5.3 | 6.0 | | | | | t <sub>PHZ</sub> | Output Disable Time | 3.5 | 4.2 | 4.8 | (Not | e 15) | ns | | t <sub>PZL</sub> | | 4.6 | 5.2 | 6.0 | | | | | toshl | Pin to Pin Skew | | | | | | ns | | (Note 11) | CP <sub>n</sub> to O <sub>n</sub> | | | | | | | | toslh | Pin to Pin Skew | | | | | | ns | | (Note 11) | CP <sub>n</sub> to O <sub>n</sub> | | | | | | | | t <sub>OSHL</sub> | Pin to Pin Skew | | | | | | ns | | (Note 11) | CLR <sub>n</sub> to Output | | | | | | | | t <sub>ost</sub> | Pin to Pin Skew | | | | | | ns | | (Note 11) | CP <sub>n</sub> to Output | | | | | | | Note 11: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (t<sub>OSHL</sub>), LOW to HIGH (t<sub>OSLH</sub>), or any combination switching LOW to HIGH and/or HIGH to LOW (t<sub>OST</sub>). Note 12: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (ii.e., all LOW-to-HIGH, HIGH-to-LOW, etc.). Note 13: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only. Note 14: 3-STATE delays are load dominated and have been excluded from the datasheet. Note 15: The Output Disable Time is dominated by the RC network (500Ω, 250 pF) on the output and has been excluded from the datasheet. ## Capacitance | | Symbol | Parameter | Тур | Units | Conditions | |-----|--------|-------------------------------|-----|-------|------------------------| | CIN | | Input Pin Capacitance | 4.5 | pF | V <sub>CC</sub> = 5.0V | | CPD | ) | Power Dissipation Capacitance | 95 | pF | V <sub>CC</sub> = 5.0V | ### **FACT Noise Characteristics** The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT. #### Equipment: Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture Tektronics Model 7854 Oscilloscope #### Procedure: - 1. Verify Test Fixture Loading: Standard Load 50 pF, $500\Omega$ . - Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously. - Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage. - Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and affect the results of the measurement. V<sub>OHV</sub> and V<sub>OLP</sub> are measured with respect to ground reference. Input pulses have the following characteristics: f = 1 MHz, $t_r$ = 3 ns, $t_r$ = 3 ns, skew < 150 ps. ### FIGURE 1. Quiet Output Noise Voltage Waveforms Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope. ### VOLP/VOLV and VOHP/VOHV: - Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the worst case transition for active and enable. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the worst case active and enable transition. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. #### VILD and VIHD: - Monitor one of the switching outputs using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>. - Next decrease the input HIGH voltage level, $V_{IH}$ , until the output begins to oscillator steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds $V_{IL}$ limits, or on output HIGH levels that exceed $V_{IH}$ limits. The input HIGH voltage level at which oscillation occurs is defined as $V_{IHD}$ . - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. FIGURE 2. Simultaneous Switching Test Circuit ## Physical Dimensions inches (millimeters) unless otherwise noted 0.720 = 0.730 [18.30 = 18.54] 0.398 - 0.417 [10.10 - 10.60] [ 0.010[0.25] C B \$ A\$ LEAD #1 → 0.025 [0.635] TYP GAUGE PLANE 0.010 [0.25] DETAIL E TYP 45° x 0.015 - 0.025 - (0.39 - 0.63) 0.096 - 0.108 |2.44 - 2.74| SEATING PLANE 0.025 [0.635] TYP 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wic Package Number MS56A ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: Package Number MTD56 - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com