October 2001 Revised October 2001 #### 74ALVC16821 # Low Voltage 20-Bit D-Type Flip-Flops with 3.6V Tolerant Inputs and Outputs #### **General Description** The ALVC16821 contains twenty non-inverting D-type flip-flops with 3-STATE outputs and is intended for bus oriented applications. The 74ALVC16821 is designed for low voltage (1.65V to 3.6V) $V_{CC}$ applications with I/O compatibility up to 3.6V. The 74ALVC16821 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining low CMOS power dissipation. #### **Features** - $\blacksquare$ 1.65V–3.6V $\rm V_{CC}$ supply operation - 3.6V tolerant inputs and outputs - tor - 4.0 ns max for 3.0V to 3.6V $V_{CC}$ - 4.9 ns max for 2.3V to 2.7V $V_{CC}$ - 8.8 ns max for 1.65V to 1.95V $V_{\rm CC}$ - Power-off high impedance inputs and outputs - Supports live insertion and withdrawal (Note 1) - Uses patented noise/EMI reduction circuitry Latchup conforms to JEDEC JED78 - ESD performance: Human body model > 2000V Machine model > 200V **Note 1:** To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{\text{CC}}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver #### **Ordering Code:** | Order Number | Package Number | Package Descriptions | |----------------|----------------|-----------------------------------------------------------------------------| | 74ALVC16821MTD | MTD56 | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code #### **Logic Symbol** #### **Pin Descriptions** | Pin Names | Description | |-----------------------------------|----------------------------------| | $\overline{\text{OE}}_{\text{n}}$ | Output Enable Input (Active LOW) | | CLK <sub>n</sub> | Clock Input | | D <sub>0</sub> -D <sub>19</sub> | Inputs | | O <sub>0</sub> -O <sub>19</sub> | Outputs | #### **Connection Diagram** #### **Truth Tables** | | Outputs | | | |------------------|-----------------|--------------------------------|--------------------------------| | CLK <sub>1</sub> | OE <sub>1</sub> | D <sub>0</sub> -D <sub>9</sub> | O <sub>0</sub> -O <sub>9</sub> | | Х | Н | Х | Z | | ~ | L | L | L | | ~ | L | Н | Н | | L or H | L | Х | O <sub>0</sub> | | - | | | | |------------------|-----------------|----------------------------------|----------------------------------| | | Inputs | | Outputs | | CLK <sub>2</sub> | OE <sub>2</sub> | D <sub>10</sub> -D <sub>19</sub> | O <sub>10</sub> -O <sub>19</sub> | | Х | Н | Х | Z | | ~ | L | L | L | | ~ | L | Н | Н | | L or H | L | Χ | $O_0$ | - H = HIGH Voltage Level - L = LOW Voltage Level X = Immaterial (HIGH or LOW, inputs may not float) - Z = High Impedance - O<sub>0</sub> = Previous O<sub>0</sub> before LOW-to-HIGH transition of Clock - ∠ = LOW-to-HIGH transition #### **Functional Description** The 74ALVC16821 contains twenty D-type flip-flops with 3-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independent of each other. Control pins can be shorted together to obtain full 20-bit operation. The following description applies to each byte. The twenty flip-flops will store the state of their individual D-type inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CLK) transition. The 3-STATE standard outputs are controlled by the Output Enable $(\overline{OE}_n)$ input. When $\overline{OE}_n$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the flip-flops. #### **Logic Diagrams** #### Absolute Maximum Ratings(Note 2) Supply Voltage (V $_{CC}$ ) -0.5V to +4.6V DC Input Voltage ( $V_I$ ) -0.5V to 4.6V Output Voltage (V $_{\rm O}$ ) (Note 3) $-0.5{\rm V}$ to V $_{\rm CC}$ +0.5V DC Input Diode Current (I<sub>IK</sub>) $V_I < 0V$ -50 mA DC Output Diode Current ( $I_{OK}$ ) ${ m V_O}$ < 0V -50 mA DC Output Source/Sink Current $(I_{OH}/I_{OL})$ $\pm 50 \text{ mA}$ DC $V_{CC}$ or GND Current per Supply Pin (I<sub>CC</sub> or GND) $\pm 100$ mA Storage Temperature Range ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ # Recommended Operating Conditions (Note 4) Power Supply Operating 1.65V to 3.6V $\begin{array}{ll} \text{Input Voltage (V_I)} & \text{OV to V}_{\text{CC}} \\ \text{Output Voltage (V}_{\text{O}}) & \text{OV to V}_{\text{CC}} \\ \end{array}$ Free Air Operating Temperature ( $T_A$ ) $-40^{\circ}C$ to $+85^{\circ}C$ Minimum Input Edge Rate ( $\Delta t/\Delta V$ ) $V_{IN} = 0.8V$ to 2.0V, $V_{CC} = 3.0V$ 10 ns/V Note 2: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 3: I<sub>O</sub> Absolute Maximum Rating must be observed. Note 4: Floating or unused control inputs must be held HIGH or LOW. #### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | V <sub>CC</sub> | Min | Max | Units | |------------------|---------------------------------------|----------------------------------|-----------------|------------------------|------------------------|-------| | Syllibol | | Conditions | (V) | IVIIII | | Units | | V <sub>IH</sub> | HIGH Level Input Voltage | | 1.65 - 1.95 | 0.65 x V <sub>CC</sub> | | | | | | | 2.3 - 2.7 | 1.7 | | V | | | | | 2.7 - 3.6 | 2.0 | | | | V <sub>IL</sub> | LOW Level Input Voltage | | 1.65 - 1.95 | | 0.35 x V <sub>CC</sub> | | | | | | 2.3 - 2.7 | | 0.7 | V | | | | | 2.7 - 3.6 | | 0.8 | | | V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = 100 μA | 1.65 - 3.6 | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 | 1.2 | | | | | | $I_{OH} = -6 \text{ mA}$ | 2.3 | 2.0 | | | | | | $I_{OH} = -12 \text{ mA}$ | 2.3 | 1.7 | | V | | | | | 2.7 | 2.2 | | | | | | | 3.0 | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3.0 | 2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | $I_{OL} = 100 \mu A$ | 1.65 - 3.6 | | 0.2 | | | | | I <sub>OL</sub> = 4 mA | 1.65 | | 0.45 | | | | | I <sub>OL</sub> = 6 mA | 2.3 | | 0.4 | V | | | | I <sub>OL</sub> = 12 mA | 2.3 | | 0.7 | V | | | | | 2.7 | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | 3.0 | | 0.55 | | | I <sub>I</sub> | Input Leakage Current | $0 \le V_1 \le 3.6V$ | 3.6 | | ±5.0 | μΑ | | I <sub>OZ</sub> | 3-STATE Output Leakage | $0 \le V_O \le 3.6V$ | 3.6 | | ±10 | μΑ | | Icc | Quiescent Supply Current | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 | | 40 | μΑ | | Δl <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$ | 3 - 3.6 | | 750 | μΑ | ## **AC Electrical Characteristics** | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, R_L = 500\Omega$ | | | | | | | | | |-------------------------------------|-----------------------------------------|----------------------------------------------------------------------|-----|-----------------|------------------------|----------------------|-----|-----------------------|-----|-------| | Symbol | Parameter | C <sub>L</sub> = 50 pF | | | C <sub>L</sub> = 30 pF | | | Units | | | | Syllibol | | $V_{CC}=3.3V\pm0.3V$ | | $V_{CC} = 2.7V$ | | $V_{CC}=2.5V\pm0.2V$ | | $V_{CC}=1.8V\pm0.15V$ | | Units | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | 250 | | 200 | | 200 | | 100 | | MHz | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay CLK to O <sub>n</sub> | 1.3 | 4.0 | 1.5 | 4.9 | 1.0 | 4.4 | 1.5 | 8.8 | ns | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 1.3 | 4.2 | 1.5 | 5.3 | 1.0 | 4.7 | 1.5 | 9.8 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time | 1.3 | 4.2 | 1.5 | 4.7 | 1.0 | 4.2 | 1.5 | 7.6 | ns | | t <sub>W</sub> | Pulse Width | 1.5 | | 1.5 | | 1.5 | | 4.0 | | ns | | t <sub>S</sub> | Setup Time | 1.5 | | 1.5 | | 1.5 | | 2.5 | | ns | | t <sub>H</sub> | Hold Time | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | ### Capacitance | Symbol | Parameter | | Conditions | $T_A = +25^{\circ}C$ | | Units | |------------------|-------------------------------|-----------------|------------------------------------|----------------------|---------|-------| | Зушьог | | | Conditions | V <sub>CC</sub> | Typical | Units | | C <sub>IN</sub> | Input Capacitance | | $V_I = 0V \text{ or } V_{CC}$ | 3.3 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | | $V_I = 0V \text{ or } V_{CC}$ | 3.3 | 7 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | Outputs Enabled | f = 10 MHz, C <sub>L</sub> = 50 pF | 3.3 | 20 | pF | | | | | | 2.5 | 20 | рі | #### **AC Loading and Waveforms** TABLE 1. Values for Figure 1 | TEST | SWITCH | |-------------------------------------|----------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | $t_{PZL}$ , $t_{PLZ}$ | V <sub>L</sub> | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | FIGURE 1. AC Test Circuit TABLE 2. | Symbol | V <sub>CC</sub> | | | | | | | |-----------------|------------------------|------------------------|-------------------------|-------------------------|--|--|--| | - Cyllibol | $3.3V \pm 0.3V$ | 2.7V | 2.5V ± 0.2V | 1.8V ± 0.15V | | | | | V <sub>mi</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | | | V <sub>mo</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | | | V <sub>X</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | V <sub>OL</sub> + 0.15V | | | | | V <sub>Y</sub> | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | V <sub>OH</sub> – 0.15V | | | | | V <sub>L</sub> | 6V | 6V | V <sub>CC</sub> *2 | V <sub>CC</sub> *2 | | | | FIGURE 2. Waveform for Inverting and Non-Inverting Functions FIGURE 3. 3-STATE Output High Enable and Disable Times for Low Voltage Logic FIGURE 4. 3-STATE Output Low Enable and Disable Times for Low Voltage Logic CONTROL INPUT MR OR CLEAR FIGURE 5. Propagation Delay, Pulse Width and $t_{rec}$ Waveforms FIGURE 6. Setup Time, Hold Time and Recovery Time for Low Voltage Logic Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com