This product is not to be shipped into the United States. It is under court injunction. See <u>http://www.fairchildsemi.com/about-fairchild/media-center/litigation/</u>

FAIRCHILD

SEMICONDUCTOR

# FAN104W High-Frequency Primary-Side-Regulation PWM Controller

### Features

- Achieves <30 mW; Energy Star's 5-Star Level
- Proprietary 500 V High-Voltage JFET Startup Reduces Startup Resistor Loss
- Low Operation Current in Burst Mode: 600 µA
- Constant-Voltage (CV) and Constant-Current (CC) Control without Secondary-Feedback Circuitry
- Green Mode: PWM Frequency Linearly-Decreasing
- PWM Frequency at 85 kHz with Frequency Hopping to Solve EMI Problem
- Boundary-Conduction-Mode (BCM) Operation at Lower AC Input Voltage
- Cable Compensation in CV Mode
- Cycle-by-Cycle Current Limiting
- Gate Output Maximum Voltage Clamped at 14 V
- V<sub>DD</sub> Under-Voltage Lockout (UVLO) Available
- Built-in Protections:
  - Output Short-Circuit Protection
  - Output Over-Voltage-Protection (VSOVP) with Latch Mode
  - V<sub>DD</sub> Over-Voltage-Protection (V<sub>DD</sub> OVP)
  - CS Pin Single-Fault Protection
  - VS Pin single-Fault Protection
  - Over-Temperature-Protection (OTP) with Latch Mode
- SOIC Package

### Description

This highly integrated PWM controller, FAN104W, provides several features to enhance the performance of low-power flyback converters. The proprietary topology of FAN104W enables simplified circuit design for battery charger applications. The result is a lower-cost, smaller, and lighter charger compared to a conventional design or a linear transformer.

To minimize standby power consumption, a proprietary green-mode function provides off-time modulation to linearly decrease PWM frequency under light-load conditions. Green Mode assists the power supply in meeting power conservation requirements.

By using FAN104W, a charger can be implemented with few external components and minimized cost. An output CV/CC characteristic envelope is shown in Figure 1.

### Applications

- Battery chargers for smart phones, Pad, PDA, digital cameras.
- Best choice to replace linear transformer and RCC SMPS



Figure 1. Typical Output V-I Characteristic

| Part Number | Operating<br>Temperature Range | Package                                                                                 | Packing Method |
|-------------|--------------------------------|-----------------------------------------------------------------------------------------|----------------|
| FAN104WMX   | -40°C to +105°C                | 8-Lead, Small Outline Integrated Circuit (SOIC),<br>JEDEC MS-012, .150-Inch Narrow Body | Tape & Reel    |





## **Pin Definitions**

| Pin # | Name            | Description                                                                                                                                                                                                                                                                             |
|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | CS              | <b>Current Sense</b> . This pin connects a current sense resistor to detect the MOSFET current for peak-current-mode control in Constant Voltage (CV) regulation and provides the output-current regulation in constant current regulation.                                             |
| 2     | GATE            | <b>PWM Signal Output</b> . This pin uses the internal totem-pole output driver to drive the power MOSFET.                                                                                                                                                                               |
| 3     | V <sub>DD</sub> | <b>Power Supply</b> . IC operating current and MOSFET driving current are supplied using this pin. This pin is connected to an external $V_{DD}$ capacitor. The threshold voltages for startup and turn-off are 16 V and 5 V, respectively. The operating current is lower than 3.5 mA. |
| 4     | COMR            | <b>Cable Compensation</b> . Connect a capacitance and resistor between this pin and the GND pin for compensation voltage drop due to output cable loss in CV regulation.                                                                                                                |
| 5     | VS              | <b>Voltage Sense</b> . This pin detects the output voltage information and discharge time for Constant Voltage (CV) and Constant Current (CC) regulation. This pin connects a divider resistor from the transformer of auxiliary winding.                                               |
| 6     | GND             | Ground                                                                                                                                                                                                                                                                                  |
| 7     | NC              | No Connect                                                                                                                                                                                                                                                                              |
| 8     | HV              | High Voltage. This pin connects to bulk capacitor for high-voltage startup.                                                                                                                                                                                                             |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol            | Paran                                     | neter                                                                        | Min. | Max. | Unit |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------|------|------|------|
| V <sub>HV</sub>   | HV Pin Input Voltage                      |                                                                              |      | 500  | V    |
| V <sub>VDD</sub>  | DC Supply Voltage <sup>(1,2)</sup>        |                                                                              |      | 30   | V    |
| V <sub>VS</sub>   | VS Pin Input Voltage                      |                                                                              | -0.3 | 7.0  | V    |
| V <sub>CS</sub>   | CS Pin Input Voltage                      |                                                                              | -0.3 | 7.0  | V    |
| V <sub>COMR</sub> | Voltage Error Amplifier Output Volta      | ge                                                                           | -0.3 | 7.0  | V    |
| V <sub>HV</sub>   | HV Pin Input Voltage                      |                                                                              |      | 500  | V    |
| PD                | Power Dissipation ( $T_A < 50^{\circ}C$ ) |                                                                              |      | 660  | mW   |
| R <sub>⊖JA</sub>  | Thermal Resistance (Junction-to-Air       | ·)                                                                           |      | 127  | °C/W |
| R₀JC              | Thermal Resistance (Junction-to-Ca        | ise)                                                                         |      | 27   | °C/W |
| TJ                | Operating Junction Temperature            |                                                                              |      | 150  | °C   |
| T <sub>STG</sub>  | Storage Temperature Range                 |                                                                              | -55  | 150  | °C   |
| TL                | Lead Temperature (Soldering 10 Se         | conds)                                                                       |      | 260  | °C   |
|                   |                                           | Human Body Model,<br>JEDEC:JESD22 A114<br>(Except HV Pin) <sup>(3)</sup>     |      | 6    |      |
| ESD               | Electrostatic Discharge Capability        | Charged Device Model,<br>JEDEC:JESD22 C101<br>(Except HV Pin) <sup>(3)</sup> |      | 2    | kV   |

#### Notes:

1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.

2. All voltage values, except differential voltages, are given with respect to GND pin.

3. ESD ratings including HV pin: HBM=1 kV, CDM=1.25 kV.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol         | Parameter                     | Min. | Max. | Unit |
|----------------|-------------------------------|------|------|------|
| T <sub>A</sub> | Operating Ambient Temperature |      | 105  | °C   |

 $V_{\text{DD}}\text{=}15V,\,T_{\text{A}}\text{=}25\,^{\circ}\text{C},\,\text{unless otherwise specified}.$ 

| Symbol                      | Parameter                                                               |                                        | Condition                                                                                                                | Min. | Тур. | Max. | Unit |
|-----------------------------|-------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>DD</sub>             |                                                                         |                                        |                                                                                                                          |      |      |      |      |
| V <sub>OP</sub>             | Continuously C                                                          | Operating Voltage <sup>(4)</sup>       |                                                                                                                          |      | 21   |      | V    |
| $V_{\text{DD-ON}}$          | Turn-On Thres                                                           | hold Voltage                           |                                                                                                                          | 15   | 16   | 17   | V    |
| $V_{\text{DD-OFF}}$         | Turn-Off Thres                                                          | hold Voltage                           |                                                                                                                          | 4.5  | 5.0  | 5.5  | V    |
| $V_{\text{DD-HV-ON}}$       | HV JFET Turn-<br>Voltage <sup>(4)</sup>                                 | -On Threshold                          |                                                                                                                          |      | 4.2  |      | V    |
| V <sub>DD-</sub><br>DELATCH | De-latch Threshold Voltage <sup>(4)</sup>                               |                                        |                                                                                                                          |      | 2.5  |      | V    |
| I <sub>DD-OP</sub>          | Operating Curr                                                          | rent                                   | V <sub>DD</sub> =15 V, V <sub>CS</sub> =4 V,<br>V <sub>VS</sub> =2.6 V, V <sub>COMR</sub> =4 V                           | 2.5  | 3.5  | 4.5  | mA   |
| I <sub>DD-ST</sub>          | Startup Curren                                                          | t                                      | $V_{DD}=V_{DD-ON}-0.16$ V                                                                                                |      |      | 100  | μA   |
| I <sub>DD-GREEN</sub>       | Green-Mode C                                                            | perating Current                       | $V_{DD}$ =8.5 V, $V_{CS}$ =4 V,<br>$V_{VS}$ =2.5 V, $V_{COMR}$ =0V                                                       | 500  | 600  | 700  | μA   |
| V <sub>DD-OVP</sub>         | V <sub>DD</sub> Over-Voltage-Protection Level                           |                                        | V <sub>DD</sub> =0 V→V <sub>DD-OVP</sub> ,<br>V <sub>CS</sub> =0.25 V, V <sub>VS</sub> =0.4 V,<br>V <sub>COMR</sub> =0 V | 21.5 | 23.0 | 24.5 | v    |
| t <sub>d-vddovp</sub>       | V <sub>DD</sub> Over-Voltage-Protection<br>Debounce Time <sup>(4)</sup> |                                        | $V_{DD} = 20 V \rightarrow 30 V, V_{CS} = 0 V$                                                                           | 50   | 100  | 150  | μs   |
| HV Section                  | on                                                                      |                                        |                                                                                                                          |      |      |      |      |
| V <sub>HV-MIN</sub>         | Minimum Startup Voltage on HV<br>Pin <sup>(4)</sup>                     |                                        |                                                                                                                          |      |      | 50   | V    |
| I <sub>HV</sub>             | Supply Current                                                          | t Drawn from HV Pin                    | V <sub>AC</sub> =90 V (V <sub>DC</sub> =100 V)                                                                           | 1    | 3    | 5    | mA   |
| I <sub>HV-LC</sub>          | Leakage Curre                                                           | nt after Startup                       | HV=500 V, V <sub>DD</sub> →V <sub>DD-</sub><br><sub>ON</sub> →V <sub>DD-OFF</sub> +1V                                    |      | 1.25 | 3.00 | μA   |
| Oscillato                   | r Section                                                               |                                        |                                                                                                                          |      |      |      | /    |
| f <sub>osc</sub>            | Frequency                                                               | Center Frequency                       | V <sub>DD</sub> =15 V, V <sub>CS</sub> =4 V,<br>V <sub>VS</sub> =2.5 V, V <sub>COMR</sub> =3.5 V                         | 80   | 85   | 90   | kHz  |
| 000                         | Hopping Range                                                           | Hopping Range                          |                                                                                                                          | ±2   | ±3   | ±4   |      |
| t <sub>FHR</sub>            | Frequency Hop                                                           | oping Period <sup>(4)</sup>            |                                                                                                                          | 2    | 3    | 4    | ms   |
| f <sub>osc-n-min</sub>      | Minimum Freque<br>Constant Volta                                        | uency at No-Load in<br>ge (CV) Mode    | V <sub>DD</sub> =15 V, V <sub>CS</sub> =4 V,<br>V <sub>VS</sub> =2.5 V, V <sub>COMR</sub> =0 V                           | 1.1  | 1.2  | 1.3  | kHz  |
| f <sub>osc-cc-min</sub>     | Minimum Frequency in Constant<br>Current (CC) Mode <sup>(5)</sup>       |                                        | V <sub>DD</sub> =15 V, V <sub>CS</sub> =4 V,<br>V <sub>VS</sub> =0 V, V <sub>COMR</sub> =3.5 V                           | 39   | 44   | 49   | kHz  |
| f <sub>OSC-BCM</sub>        | Minimum Frequency for Boundary<br>Conduction Mode (BCM) Operation       |                                        | V <sub>DD</sub> =15 V, V <sub>CS</sub> =0 V,<br>V <sub>VS</sub> =0 V, V <sub>COMR</sub> =4 V                             | 6    | 10   | 14   | kHz  |
| $\mathbf{f}_{DV}$           | Frequency Variation vs.V <sub>DD</sub><br>Deviation <sup>(4)</sup>      |                                        | $V_{DD}$ =10 V or 25 V, V <sub>CS</sub> =4 V, V <sub>VS</sub> =2.5 V, V <sub>COMR</sub> =3.5 V                           |      |      | 2    | %    |
| f <sub>osc-т</sub>          | Frequency Var<br>Temperature D                                          | iation vs.<br>Deviation <sup>(4)</sup> | V <sub>DD</sub> =15 V, T <sub>A</sub> =-40°C~125°C                                                                       | -12  |      | 12   | %    |

FAN104W — High-Frequency Primary-Side-Regulation PWM Controller

Continued on the following page...

## Electrical Characteristics (Continued)

 $V_{DD}$ =15V, T<sub>A</sub>=25°C, unless otherwise specified.

| Symbol                  | Parameter Condition                                                    |                                                                                                                       | Min.  | Тур.  | Max.  | Unit  |
|-------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Voltage-S               | Sense                                                                  | •                                                                                                                     |       |       |       |       |
| I <sub>TC</sub>         | Bias Current                                                           | $V_{CS}$ =4 V, $V_{VS}$ =0 V,<br>Measure I <sub>VS</sub>                                                              | 9     | 10    | 11    | μΑ    |
| I <sub>VS-UVP</sub>     | Brownout Protection Current <sup>(4)</sup>                             |                                                                                                                       |       | 250   |       | μA    |
| V <sub>VS-CM-MIN</sub>  | VS Threshold Voltage of ZCD<br>Undetectable Protection <sup>(4)</sup>  |                                                                                                                       |       | 0.55  |       | V     |
| V <sub>VS-CM-MAX</sub>  | VS Threshold Voltage of ZCD<br>Undetectable Protection <sup>(4)</sup>  |                                                                                                                       |       | 0.75  |       | V     |
| $t_{\text{VS-BLANK}}$   | ZCD Blanking Time                                                      |                                                                                                                       | 1.10  | 1.45  | 1.80  | μs    |
| $V_{\text{VS-OFFSET}}$  | ZCD Turn Off Threshold <sup>(4)</sup>                                  |                                                                                                                       |       | 0.2   |       | V     |
| V <sub>VSOVP</sub>      | V <sub>S</sub> Over-Voltage Protection                                 |                                                                                                                       | 3.30  | 3.45  | 3.60  | V     |
| T <sub>VSOVP</sub>      | V <sub>S</sub> Over-Voltage Protection<br>Debounce Time <sup>(4)</sup> |                                                                                                                       |       | 3     |       | Cycle |
| Current-S               | Sense                                                                  |                                                                                                                       |       |       |       |       |
| V <sub>STH</sub>        | Threshold Voltage for Current Limit                                    | V <sub>COMR</sub> =4 V, V <sub>VS</sub> =0.9 V, CS<br>Pin Input Ramp until Gate<br>OFF                                | 0.60  | 0.65  | 0.70  | V     |
| V <sub>STH-VA</sub>     | Threshold Voltage for Current Limit when ZCD Undetectable              | V <sub>COMR</sub> =4 V, V <sub>VS</sub> =0 V, CS Pin<br>Input Ramp Until Gate OFF                                     | 0.25  | 0.30  | 0.35  | v     |
| t <sub>LEB</sub>        | CS Leading Edge Blanking Time                                          | V <sub>COMR</sub> =4V                                                                                                 |       | 150   |       | ns    |
| Voltage-E               | Error-Amplifier                                                        |                                                                                                                       |       |       |       |       |
| $V_{\text{VR}}$         | Reference Voltage                                                      | $V_{CS}$ =4 V, $V_{DD}$ =16 V→26 V<br>Measure $V_{COMR}$                                                              | 2.475 | 2.500 | 2.525 | V     |
| V <sub>CCR</sub>        | Variation Test Voltage for CC Mode Regulation                          | V <sub>CS</sub> =0.463 V, V <sub>VS</sub> =4 V,<br>V <sub>DD</sub> =26 V→10 V, Measure<br>V <sub>COMR</sub>           | 2.380 | 2.430 | 2.480 | v     |
| V <sub>SN-CC</sub>      | VS Sampling Voltage to Start<br>Frequency Decreasing in CC Mode        | $\begin{array}{l} V_{CS} = 4 \ V, \ f_{S1} = f_{OSC} - 2 \ kHz, \\ V_{COMR} = 3.5 \ V, \ Adjust \ V_{VS} \end{array}$ | 2.2   | 2.3   | 2.4   | V     |
| V <sub>SG-CC</sub>      | VS Sampling Voltage to End<br>Frequency Decreasing in CC Mode          | $\begin{array}{l} V_{CS} = 4 \ V, \ f_{S2} = f_{OSC} + 2 \ kHz \\ V_{COMR} = 3.5 \ V, \ Adjust \ V_{VS} \end{array}$  | 0.4   | 0.8   | 1.1   | V     |
| S <sub>G-CC</sub>       | Frequency Decreasing Slope of<br>CC Mode                               | S <sub>G-CC</sub> =(f <sub>S1</sub> -f <sub>S2</sub> ) /<br>(V <sub>SN-CC</sub> -V <sub>SG-CC</sub> )                 | 16    | 28    | 46    | KHz/\ |
| $V_{\text{SN-CV}}$      | Starting Voltage of Frequency<br>Decreasing in CV Mode                 | $V_{CS}$ =4 V, $V_{VS}$ =2.5 V,<br>Adjust $V_{COMR}$                                                                  | 2.5   | 2.9   | 3.3   | V     |
| $V_{SG-CV}$             | Ending Voltage of Frequency<br>Decreasing in CV Mode                   | $V_{CS}$ =4 V, $V_{VS}$ =2.5 V,<br>Adjust $V_{COMR}$                                                                  | 0.3   | 0.5   | 0.7   | V     |
| $S_{G-CV}$              | Frequency Decreasing Slope of<br>CV Mode                               |                                                                                                                       | 25    | 36    | 47    | kHz∕\ |
| t <sub>on-min-h</sub>   | Minimum On-Time at High Line in CV Mode                                | V <sub>VS</sub> =0.9 V, V <sub>CS</sub> =0.25 V                                                                       | 370   | 400   | 430   | ns    |
| t <sub>on-min-l</sub>   | Minimum On-Time at Low Line in CV Mode                                 |                                                                                                                       | 0.75  | 0.90  | 1.05  | μs    |
| t <sub>ON-MIN-SAT</sub> | Minimum On-Time at Low Line in CV Mode                                 |                                                                                                                       | 1.05  | 1.20  | 1.35  | μs    |

Continued on the following page...

## Electrical Characteristics (Continued)

 $V_{DD}$ =15 V,  $T_A$ =25°C, unless otherwise specified.

| Symbol               | Parameter                                                    | Condition                                                                                    | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|
| Cable Co             | mpensation                                                   | 1                                                                                            | L    | •    |      |      |
| V <sub>COMR</sub>    | Variation Test Voltage on COMR Pin<br>for Cable Compensation | $V_{CS}$ =4 V, $V_{VS}$ =4 V, Measure $V_{COMR}$                                             | 1.00 | 1.15 | 1.30 | V    |
| Gate                 |                                                              |                                                                                              |      |      |      |      |
| t <sub>on-max</sub>  | Maximum On-Time                                              | V <sub>DD</sub> =15 V, V <sub>CS</sub> =0 V,<br>V <sub>VS</sub> =0 V, V <sub>COMR</sub> =4 V | 13   | 15   | 18   | μs   |
| V <sub>OL</sub>      | Output Voltage Low <sup>(4)</sup>                            | V <sub>DD</sub> =20 V                                                                        |      |      | 1.5  | V    |
| V <sub>OH</sub>      | Output Voltage High <sup>(4)</sup>                           | V <sub>DD</sub> =0 V→18 V→8 V                                                                | 5    |      |      | V    |
| $V_{\text{OH-MIN}}$  | Output Voltage High <sup>(4)</sup>                           | V <sub>DD</sub> =5.5 V                                                                       | 4    |      |      | V    |
| t <sub>PD</sub>      | Propagation Delay to GATE Output                             | V <sub>DD</sub> =7.5 V                                                                       | 100  | 150  | 200  | ns   |
| tr                   | Gate Output Rising Time                                      | V <sub>D</sub> =15 V, C <sub>Load</sub> =1 nF                                                | 100  | 150  | 200  | ns   |
| t <sub>f</sub>       | Gate Output Falling Time                                     | V <sub>DD</sub> =15 V, C <sub>Load</sub> =1 nF                                               | 50   | 75   | 100  | ns   |
| V <sub>CLAMP</sub>   | Output Clamp Voltage                                         | V <sub>DD</sub> =2V                                                                          | 12.5 | 14.0 | 15.5 | V    |
| Over-Ten             | nperature Protection (OTP)                                   |                                                                                              |      |      |      |      |
| T <sub>OTP</sub>     | Threshold Temperature for OTP <sup>(4)(6)</sup>              |                                                                                              |      |      | 150  | °C   |
| T <sub>OTP-HYS</sub> | Restart Junction Temperature <sup>(4)(6)</sup>               |                                                                                              |      | 120  |      | °C   |

Notes:

4.

Not tested; guaranteed by design. f<sub>OSC-CC-MIN</sub> occurs when the power unit enters BCM operation. OTP and VSOVP protection are Latch Mode. 5.

6.







### **Functional Description**

#### **Basic CV/CC Control Principle**

Figure 22 shows the basic circuit diagram of a Primary-Side Regulated (PSR) flyback converter with typical waveforms shown in Figure 23. Generally, Discontinuous Conduction Mode (DCM) or Boundary Conduction Mode (BCM) operation is preferred for PSR since it allows better output regulation. The operation principles of DCM/BCM flyback converter are as follows:

During the MOSFET on time ( $t_{ON}$ ), input voltage ( $V_{DL}$ ) is applied across the primary-side inductor ( $L_m$ ). Then MOSFET current ( $I_{DS}$ ) increases linearly from zero to the peak value ( $I_{pk}$ ). During this time, the energy is drawn from the input and stored in the inductor.

When the MOSFET is turned off, the energy stored in the inductor forces the secondary diode ( $D_{sec}$ ) to turn on. While the diode is conducting, the output voltage ( $V_o$ ), together with diode forward voltage drop ( $V_F$ ), are applied across the secondary-side inductor ( $L_m \times N_s^2 / N_p^2$ ) and the diode current ( $I_D$ ) decreases linearly from the peak value ( $I_{pk} \times N_p / N_s$ ) to zero. At the end of inductor current discharge time ( $t_{DIS}$ ), all the energy stored in the inductor has been delivered to the output.

When the diode current reaches zero, the transformer auxiliary winding voltage ( $V_{Aux}$ ) begins to oscillate by the resonance between the primary-side inductor ( $L_m$ ) and the effective capacitor loaded across MOSFET. For BCM operation, this period does not exist.

During the inductor current discharge time, the sum of output voltage and diode forward-voltage drop is reflected to the auxiliary winding side as  $(V_o+V_F) \times N_{Aux}/N_s$ . Since the diode forward-voltage drop decreases as current decreases, the auxiliary winding voltage reflects the output voltage best at the end of diode conduction time, where the diode current diminishes to zero. By sampling the winding voltage at the end of the diode conduction time, the output voltage information can be obtained. The internal error amplifier for output voltage regulation (EAV) compares the sampled voltage with internal precise reference to generate error voltage (COMV), which determines the duty cycle of the MOSFET in CV Mode.

Meanwhile, the output current is obtained by averaging the triangular output diode current area over a switching cycle as:

$$I_{O} = \langle I_{D} \rangle_{AVG} = \frac{1}{2} \cdot I_{PK} \cdot \frac{N_{P}}{N_{S}} \cdot \frac{T_{DIS}}{T_{S}}$$
(1)

The internal FAN104W circuits identify the peak value of the drain current with a peak detection circuit and calculate the output current using the inductor discharge time ( $t_{DIS}$ ) and switching period ( $t_S$ ). This output information (EAI) is compared with internal precise reference to generate error voltage (COMI), which determines the duty cycle of the MOSFET in CC Mode. With Fairchild's TRUECURRENT® technique, constant current output can be precisely controlled.

With a given current sensing resistor, the output current can be programmed as:

$$\mathbf{I}_{o} = \frac{1.25}{K} \cdot \frac{N_{P}}{N_{S}} \cdot \frac{1}{R_{CS}}$$
(2)

where K is the design parameter of IC, which is 10.5.

Of the two error voltages, COMV and COMI, the smaller one determines the duty cycle. During Constant Voltage regulation, COMV determines the duty cycle while COMI is saturated to HIGH. During Constant Current regulation, COMI determines the duty cycle while COMV is saturated to HIGH.



Figure 22. Simplified PSR Flyback Converter Circuit





#### **BCM** Operation Function

FAN104W allows BCM operation for better conversion efficiency and low standby power design margin. BCM delays the next cycle turn-on of MOSFET until the discharge time (t<sub>DIS</sub>) on the VS pin is obtained, as shown in Figure 24. To utilize BCM, FAN104W prohibits the turn-on of next switching cycle for 10% of its switching period after discharge time (t<sub>DIS</sub>) is obtained. In Figure 24, the first switching cycle has a discharge time  $(t_{DIS})$ before 90% of its original switching period and therefore the turn-on instant of the next cycle is determined its original switching period without being affected by the discharge time (t<sub>DIS</sub>) point. The second switching cycle does not have discharge time (t<sub>DIS</sub>) points by the end of its original switching period. Thus, the turn-on of the third switching cycle occurs after discharge time  $(t_{DIS})$ points is obtained, with a delay of 10% of its original switching period. The minimum switching frequency that BCM allows is 10 kHz (fosc-BCM). If the discharge time point is not given until the end of maximum switching period of 100 µs (10 kHz), the converter can go into CCM operation losing output regulation.





Figure 24. BCM Operation Function Waveform

#### **Green-Mode Operation in CV Mode**

The FAN104W uses a voltage regulation error amplifier output (COMV) as an indicator of the output load and modulates the PWM frequency. The switching frequency decreases as load decreases. In heavy load conditions, the switching frequency is fixed at 85 kHz. Once COMV decreases below 2.9 V, PWM frequency linearly decreases from 85 kHz. When FAN104W enters "deep" Green Mode, the PWM frequency is reduced to a minimum frequency (f<sub>OSC-N-MIN</sub>) of 1.2 kHz, saving power to meet international power conservation requirements.



Figure 26. Frequency Reduction Curve in CV Mode

### **Frequency Reduction in CC Mode**

The discharge time ( $t_{\text{DIS}}$ ) of diode current increases as the output voltage decreases in CC Mode.FAN104W decreases switching frequency as output voltage drops, as shown in Figure 27. FAN104W indirectly monitors the output voltage by the sample-and-hold voltage (EAV) of V<sub>S</sub>, which is taken at 70% of diode current discharge time of the previous switching cycle. Figure 28 shows how the frequency reduces as the sample-and-hold voltage (EAV) of V<sub>O</sub> decreases.



Figure 27. Frequency Reduction with EAV



Figure 28. Frequency Reduction Curve in CC Mode

#### **Frequency Hopping**

EMI reduction is accomplished by frequency hopping, which spreads the energy over a wider frequency range than the bandwidth of the EMI test equipment, allowing conformation to EMI limitations. The FAN104W internal frequency-hopping circuit changes the switching frequency progressively between 82 kHz and 88 kHz with a period  $t_{\text{FHR}}$  of 3 ms.



#### **Slope Compensation**

The sensed voltage across the current-sense resistor is used for Current-Mode control and pulse-by-pulse current limiting. A synchronized ramp signal with positive slope is added to the current sense information at each switching cycle, improving noise immunity of Current-Mode control.

### **Cable Voltage Drop Compensation**

When it comes to cellular phone charger applications, the battery is located at the end of cable, which typically causes several percentage of voltage drop on the actual battery voltage. FAN104W has a built-in cable voltage drop compensation, which provides a constant output voltage at the end of the cable over the entire load range in CV Mode. As load increases, the voltage drop across the cable is compensated by increasing the reference voltage of voltage regulation error amplifier. The operating current in FAN104W is as small as 3.5 mA. The small operating current results in higher efficiency and reduces the V<sub>DD</sub> hold-up capacitance requirement. Once FAN104W enters deep Green Mode, the operating current is reduced to 600  $\mu$ A, assisting the power supply meet power conservation requirements.

### **High-Voltage Startup**

Figure 30 shows the HV-startup circuit for FAN104W applications. The HV pin is connected to the line input or bulk capacitor through a resistor,  $R_{Start}$  (100 k $\Omega$  is recommended). During startup, the internal startup circuit is enabled. Meanwhile, line input supplies the current I<sub>HV</sub>, to charge the hold-up capacitor, C<sub>VDD</sub> through R<sub>Start</sub>. When the V<sub>DD</sub> voltage reaches V<sub>DD-ON</sub>, the internal startup circuit is disabled, blocking I<sub>HV</sub> from flowing into the HV pin. Once the IC turns on, C<sub>VDD</sub> is the only energy source to supply the IC consumption current before the PWM starts to switch. Thus, C<sub>VDD</sub> must be large enough to prevent V<sub>DD</sub> from dropping to V<sub>DD-OFF</sub> before the power can be delivered from the auxiliary winding. The V<sub>DD</sub> capacitance tolerance is an important factor to consider for C<sub>DD</sub> selection. Connecting a 22  $\mu$ F capacitor between the V<sub>DD</sub> and GND pins is recommended to ensure the system stability across a wide operating temperature range.



#### Protections

The FAN104W self-protection functions include  $V_{DD}$ Over-Voltage-Protection ( $V_{DD}$  OVP), Over-Temperature-Protection (OTP), VS Over-Voltage Protection (VSOVP), CS pin short-circuit protection, brownout protection, and VS pin low-side resistor open/short protection, and high-side resistor-open protection. The  $V_{DD}$  OVP, brownout protection, VS pin low-side resistor short protection, VS pin high-side open protection, and CS pin short-circuit protection are implemented as Auto-Restart Mode. The VSOVP, VS pin low-side resistor open protection and internal OTP are implemented as Latch Mode. When an Auto-Restart Mode protection is triggered, switching is terminated and the MOSFET remains off, causing  $V_{DD}$  to drop. When  $V_{DD}$  reaches the  $V_{DD}$  turn-off voltage of 5 V; the protection is reset, the internal startup circuit is enabled, and the supply current drawn from the HV pin charges the hold-up capacitor. When  $V_{DD}$  reaches the turn-on voltage of 16 V, normal operation resumes. In this manner, Auto-Restart alternately enables and disables the switching of the MOSFET until the abnormal condition is eliminated, as shown in Figure 31.

When a Latch Mode protection is triggered, PWM switching is terminated and the MOSFET remains off, causing  $V_{DD}$  to drop. When  $V_{DD}$  drops to the  $V_{DD}$  turn-off voltage of 5 V, the internal startup circuit is enabled without resetting the protection and the supply current drawn from HV pin charges the hold-up capacitor. Since the protection is not reset, the IC does not resume PWM switching even when  $V_{DD}$  reaches the turn-on voltage of 16 V, disabling HV startup circuit. Then,  $V_{DD}$  drops again down to 5 V. In this manner, a Latch Mode protection alternately charges and discharges  $V_{DD}$  until there is no more energy in DC link capacitor. The protection is reset when  $V_{DD}$  drops to 2.5 V, which is allowed only after power supply is unplugged from the AC line, as shown in Figure 32.





#### Leading-Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike occurs at the sense resistor. To avoid premature termination of the switching pulse, a 150 ns leadingedge blanking time is built in. Conventional RC filtering can therefore be omitted. During this blanking period, the current-limit comparator is disabled and it cannot switch off the gate driver.

#### **Noise Immunity**

Noise from the current sense or the control signal can cause significant pulse width jitter, particularly in Continuous-Conduction Mode. While slope compensation helps alleviate these problems, further precautions should still be taken. Good placement and layout practices should be followed. Avoiding long PCB traces and component leads, locating compensation and filter components near the FAN104W, and increasing the power MOS gate resistance is advised.



Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <u>http://www.fairchildsemi.com/packaging/</u>.

### FAIRCHILD

### SEMICONDUCTOR

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

| 2Cool™<br>AccuPower™<br>AX-CAP™*<br>BitSIC™<br>Build it Now™<br>CorePLUS™                                                                                 | F-PFS™<br>FRFET <sup>®</sup><br>Global Power Resource <sup>®M</sup><br>GreenBridge™<br>Green FPS™<br>Green FPS™ e-Series™ | PowerTrench <sup>®</sup><br>PowerXS™<br>Programmable Active Droop™<br>QFET <sup>®</sup><br>QS™<br>Quiet Series™                                            | The Power Franchise <sup>®</sup><br>the wer*<br>franchise<br>TinyBoost™<br>TinyBuck™                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| CorePOWER™<br>CROSSVOLT™<br>CTL™<br>Current Transfer Logic™<br>DEUXPEED <sup>©</sup><br>Dual Cool™                                                        | Gmax <sup>™</sup><br>GTO™<br>IntelliMAX™<br>ISOPLANAR™<br>Making Small Speakers Sound Louder<br>and Better™               | RapidConfigure™<br>Saving our world, 1mW/W/kW at a time™<br>SignalWise™<br>SmartMax™<br>SMART START™                                                       | TinyCalc <sup>™</sup><br>TinyLogic <sup>®</sup><br>TINYOPTO™<br>TinyPower <sup>™</sup><br>TinyWire <sup>™</sup><br>TranSic <sup>™</sup> |
| EcoSPARK <sup>©</sup><br>EfficientMax™<br>ESBC™<br>Fairchild <sup>®</sup><br>Fairchild <sup>®</sup><br>FACT Quiet Series™<br>FACT Quiet Series™<br>FACT © | MegaBuck™<br>MICROCOUPLER™<br>MicroPat™<br>MicroPak™<br>MicroPak2™<br>MillerDrive™<br>MotionMax™<br>mWSaver™<br>OptoHiT™  | Solutions for Your Success™<br>SPM <sup>®</sup><br>STEALTH™<br>SuperFET <sup>®</sup><br>SuperSOT™-3<br>SuperSOT™-6<br>SuperSOT™-8<br>SupreMOS <sup>®</sup> | TriFault Detect™<br>TRUECURRENT®*<br>µSerDes™<br>UHC®<br>UHC®<br>Ultra FRFET™<br>UniFET™                                                |
| FAST <sup>®</sup><br>FastvCore™<br>FETBench™<br>FPS™                                                                                                      | OPTOLOGIC®<br>OPTOPLANAR®                                                                                                 | SyncFET™<br>Sync-Lock™<br>SYSTEM<br>GENERAL®+                                                                                                              | VCX™<br>VisualMax™<br>VoltagePlus™<br>XS™                                                                                               |

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

 Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.  A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Definition of Terms      |                       |                                                                                                                                                                                                        |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                             |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |

Rev. 163