### Quad Analog Switch/ Multiplexer/Demultiplexer High-Performance Silicon-Gate CMOS

The MC74HC4066A utilizes silicon–gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF–channel leakage current. This bilateral switch/multiplexer/demultiplexer controls analog and digital voltages that may vary across the full power–supply range (from  $V_{CC}$  to GND).

The HC4066A is identical in pinout to the metal–gate CMOS MC14016 and MC14066. Each device has four independent switches. The device has been designed so the ON resistances ( $R_{ON}$ ) are more linear over input voltage than  $R_{ON}$  of metal–gate CMOS analog switches.

The ON/OFF control inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. For analog switches with voltage—level translators, see the HC4316A.

- Fast Switching and Propagation Speeds
- High ON/OFF Output Voltage Ratio
- Low Crosstalk Between Switches
- Diode Protection on All Inputs/Outputs
- Wide Power–Supply Voltage Range  $(V_{CC} GND) = 2.0$  to 12.0 Volts
- Analog Input Voltage Range  $(V_{CC} GND) = 2.0$  to 12.0 Volts
- Improved Linearity and Lower ON Resistance over Input Voltage than the MC14016 or MC14066
- Low Noise
- Chip Complexity: 44 FETs or 11 Equivalent Gates

# LOGIC DIAGRAM $X_{A} \xrightarrow{1} \xrightarrow{1} \xrightarrow{2} Y_{A}$ A ON/OFF CONTROL $X_{B} \xrightarrow{4} \xrightarrow{3} Y_{B}$ B ON/OFF CONTROL $X_{C} \xrightarrow{8} \xrightarrow{9} Y_{C}$ C ON/OFF CONTROL $X_{D} \xrightarrow{11} \xrightarrow{10} Y_{D}$ D ON/OFF CONTROL

ANALOG INPUTS/OUTPUTS =  $X_A$ ,  $X_B$ ,  $X_C$ ,  $X_D$ PIN 14 =  $V_{CC}$ PIN 7 = GND

### **FUNCTION TABLE**

| On/Off Control | State of      |
|----------------|---------------|
| Input          | Analog Switch |
| L              | Off           |
| H              | On            |



### ON Semiconductor®

http://onsemi.com

### MARKING DIAGRAMS



DIP-14 N SUFFIX CASE 646





SO-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G





SOEIAJ-14 F SUFFIX CASE 965



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week

### **PIN ASSIGNMENT**



### **ORDERING INFORMATION**

| Device          | Package  | Shipping    |
|-----------------|----------|-------------|
| MC74HC4066AN    | DIP-14   | 2000 / Box  |
| MC74HC4066ADR2  | SO-14    | 2500 / Reel |
| MC74HC4066ADT   | TSSOP-14 | 96 / Rail   |
| MC74HC4066ADTR2 | TSSOP-14 | 2500 / Reel |

### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                               | Value                          | Unit |
|------------------|-----------------------------------------------------------------------------------------|--------------------------------|------|
| V <sub>CC</sub>  | Positive DC Supply Voltage (Referenced to GND)                                          | - 0.5 to + 14.0                | V    |
| V <sub>IS</sub>  | Analog Input Voltage (Referenced to GND)                                                | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>in</sub>  | Digital Input Voltage (Referenced to GND)                                               | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| I                | DC Current Into or Out of Any Pin                                                       | ± 25                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, Plastic DIP† EIAJ/SOIC Package† TSSOP Package†          | 750<br>500<br>450              | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                     | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package) | 260                            | °C   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

EIAJ/SOIC Package: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

## This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus.

### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                                                                                                                                                                                 | Min              | Max                              | Unit |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------|------|
| V <sub>CC</sub>                 | Positive DC Supply Voltage (Referenced to GND)                                                                                                                                            | 2.0              | 12.0                             | V    |
| V <sub>IS</sub>                 | Analog Input Voltage (Referenced to GND)                                                                                                                                                  | GND              | V <sub>CC</sub>                  | V    |
| V <sub>in</sub>                 | Digital Input Voltage (Referenced to GND)                                                                                                                                                 | GND              | V <sub>CC</sub>                  | V    |
| V <sub>IO</sub> *               | Static or Dynamic Voltage Across Switch                                                                                                                                                   | _                | 1.2                              | V    |
| T <sub>A</sub>                  | Operating Temperature, All Package Types                                                                                                                                                  | -55              | + 125                            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, ON/OFF Control Inputs (Figure 10) $V_{CC} = 2.0 \text{ V}$ $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 9.0 \text{ V}$ $V_{CC} = 12.0 \text{ V}$ | 0<br>0<br>0<br>0 | 1000<br>600<br>500<br>400<br>250 | ns   |

<sup>\*</sup>For voltage drops across the switch greater than 1.2 V (switch on), excessive V<sub>CC</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>CC</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded.

### DC ELECTRICAL CHARACTERISTIC Digital Section (Voltages Referenced to GND)

|                 |                                                     |                                                 |                                  | Gua                              | ranteed L                        | .imit                            |      |
|-----------------|-----------------------------------------------------|-------------------------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|------|
| Symbol          | Parameter                                           | Test Conditions                                 | v <sub>cc</sub><br>v             | – 55 to<br>25°C                  | ≤<br>85°C                        | ≤<br>125°C                       | Unit |
| V <sub>IH</sub> | Minimum High–Level Voltage<br>ON/OFF Control Inputs | R <sub>on</sub> = Per Spec                      | 2.0<br>3.0<br>4.5<br>9.0<br>12.0 | 1.5<br>2.1<br>3.15<br>6.3<br>8.4 | 1.5<br>2.1<br>3.15<br>6.3<br>8.4 | 1.5<br>2.1<br>3.15<br>6.3<br>8.4 | V    |
| V <sub>IL</sub> | Maximum Low–Level Voltage ON/OFF Control Inputs     | R <sub>on</sub> = Per Spec                      | 2.0<br>3.0<br>4.5<br>9.0<br>12.0 | 0.5<br>0.9<br>1.35<br>2.7<br>3.6 | 0.5<br>0.9<br>1.35<br>2.7<br>3.6 | 0.5<br>0.9<br>1.35<br>2.7<br>3.6 | V    |
| I <sub>in</sub> | Maximum Input Leakage Current ON/OFF Control Inputs | V <sub>in</sub> = V <sub>CC</sub> or GND        | 12.0                             | ± 0.1                            | ± 1.0                            | ± 1.0                            | μΑ   |
| Icc             | Maximum Quiescent Supply Current (per Package)      | $V_{in} = V_{CC}$ or GND $V_{IO} = 0 \text{ V}$ | 6.0<br>12.0                      | 2<br>4                           | 20<br>40                         | 40<br>160                        | μΑ   |

NOTE: Information on typical parametric values can be found in the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

<sup>†</sup>Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C

### DC ELECTRICAL CHARACTERISTICS Analog Section (Voltages Referenced to GND)

|                  |                                                                                    |                                                                                                                                  |                                    | Gu                        | aranteed Li              | mit                       |      |
|------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------|--------------------------|---------------------------|------|
| Symbol           | Parameter                                                                          | Test Conditions                                                                                                                  | v <sub>cc</sub><br>v               | – 55 to<br>25°C           | ≤ <b>85</b> °C           | ≤ 125°C                   | Unit |
| R <sub>on</sub>  | Maximum "ON" Resistance                                                            | $\begin{aligned} &V_{in} = V_{IH} \\ &V_{IS} = V_{CC} \text{ to GND} \\ &I_{S} \leq 2.0 \text{ mA (Figures 1, 2)} \end{aligned}$ | 2.0†<br>3.0†<br>4.5<br>9.0<br>12.0 | -<br>-<br>120<br>70<br>70 | -<br>160<br>85<br>85     | -<br>200<br>100<br>100    | Ω    |
|                  |                                                                                    | $V_{in} = V_{IH}$<br>$V_{IS} = V_{CC}$ or GND (Endpoints)<br>$I_{S} \le 2.0$ mA (Figures 1, 2)                                   | 2.0<br>3.0<br>4.5<br>9.0<br>12.0   | -<br>-<br>70<br>50<br>50  | -<br>-<br>85<br>60<br>60 | -<br>-<br>120<br>80<br>80 |      |
| ΔR <sub>on</sub> | Maximum Difference in "ON" Resistance Between Any Two Channels in the Same Package | $\begin{aligned} &V_{in} = V_{IH} \\ &V_{IS} = 1/2 \; (V_{CC} - GND) \\ &I_{S} \leq 2.0 \; mA \end{aligned}$                     | 2.0<br>4.5<br>9.0<br>12.0          | -<br>20<br>15<br>15       | -<br>25<br>20<br>20      | -<br>30<br>25<br>25       | Ω    |
| l <sub>off</sub> | Maximum Off–Channel Leakage<br>Current, Any One Channel                            | $V_{\text{in}} = V_{\text{IL}}$<br>$V_{\text{IO}} = V_{\text{CC}}$ or GND<br>Switch Off (Figure 3)                               | 12.0                               | 0.1                       | 0.5                      | 1.0                       | μΑ   |
| I <sub>on</sub>  | Maximum On–Channel Leakage<br>Current, Any One Channel                             | $V_{in} = V_{IH}$<br>$V_{IS} = V_{CC}$ or GND<br>(Figure 4)                                                                      | 12.0                               | 0.1                       | 0.5                      | 1.0                       | μΑ   |

<sup>†</sup>At supply voltage (V<sub>CC</sub>) approaching 3 V the analog switch–on resistance becomes extremely non–linear. Therefore, for low–voltage operation, it is recommended that these devices only be used to control digital signals.

NOTE: Information on typical parametric values can be found in the ON Semiconductor High–Speed CMOS Data Book (DL129/D).

### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , ON/OFF Control Inputs: $t_r = t_f = 6 \text{ ns}$ )

|                                        |                                                                                         |                                  | Gu                         | Guaranteed Limit           |                             |      |
|----------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------|----------------------------|----------------------------|-----------------------------|------|
| Symbol                                 | Parameter                                                                               | V <sub>CC</sub><br>V             | – 55 to<br>25°C            | ≤ 85°C                     | ≤ 125°C                     | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Analog Input to Analog Output (Figures 8 and 9)              | 2.0<br>3.0<br>4.5<br>9.0<br>12.0 | 40<br>30<br>10<br>10       | 50<br>40<br>13<br>13       | 60<br>50<br>15<br>15        | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, ON/OFF Control to Analog Output (Figures 10 and 11)          | 2.0<br>3.0<br>4.5<br>9.0<br>12.0 | 80<br>60<br>30<br>25<br>25 | 90<br>70<br>38<br>28<br>28 | 110<br>80<br>45<br>30<br>30 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, ON/OFF Control to Analog Output (Figures 10 and 1 1)         | 2.0<br>3.0<br>4.5<br>9.0<br>12.0 | 80<br>45<br>25<br>25<br>25 | 90<br>50<br>32<br>32<br>32 | 100<br>60<br>37<br>37<br>37 | ns   |
| С                                      | Maximum Capacitance  ON/OFF Control Input  Control Input = GND  Analog I/O  Feedthrough | _                                | 10<br>35<br>1.0            | 10<br>35<br>1.0            | 10<br>35<br>1.0             | pF   |

### NOTES:

- 1. For propagation delays with loads other than 50 pF, see the ON Semiconductor High-Speed CMOS Data Book (DL129/D).
- 2. Information on typical parametric values can be found in the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

|          |                                                         | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|---------------------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Switch) (Figure 13)* | 15                                      | pF |

<sup>\*</sup> Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ . For load considerations, see the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

### ADDITIONAL APPLICATION CHARACTERISTICS (Voltages Referenced to GND Unless Noted)

| Symbol | Parameter                                                             | Test Conditions                                                                                                                                                                                                                                                                                                             | V <sub>CC</sub>    | Limit*<br>25°C<br>54/74HC | Unit             |
|--------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------|------------------|
| BW     | Maximum On–Channel Bandwidth or Minimum Frequency Response (Figure 5) | $\begin{aligned} f_{in} &= 1 \text{ MHz Sine Wave} \\ &\text{Adjust } f_{in} \text{ Voltage to Obtain 0 dBm at V}_{OS} \\ &\text{Increase } f_{in} \text{ Frequency Until dB Meter Reads} - 3 \text{ dB} \\ &R_L = 50 \ \Omega, \ C_L = 10 \text{ pF} \end{aligned}$                                                        | 4.5<br>9.0<br>12.0 | 150<br>160<br>160         | MHz              |
| -      | Off–Channel Feedthrough Isolation<br>(Figure 6)                       | $\begin{split} f_{in} &\equiv \text{Sine Wave} \\ \text{Adjust } f_{in} &\text{ Voltage to Obtain 0 dBm at V}_{IS} \\ f_{in} &= 10 \text{ kHz}, \text{ R}_{L} = 600 \ \Omega, \text{ C}_{L} = 50 \text{ pF} \end{split}$                                                                                                    | 4.5<br>9.0<br>12.0 | - 50<br>- 50<br>- 50      | dB               |
|        |                                                                       | $f_{in}$ = 1.0 MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10 pF                                                                                                                                                                                                                                                                     | 4.5<br>9.0<br>12.0 | - 40<br>- 40<br>- 40      |                  |
| -      | Feedthrough Noise, Control to<br>Switch<br>(Figure 7)                 | $\begin{aligned} V_{in} &\leq 1 \text{ MHz Square Wave } (t_r = t_f = 6 \text{ ns}) \\ \text{Adjust R}_L \text{ at Setup so that } I_S &= 0 \text{ A} \\ R_L &= 600 \ \Omega, \ C_L = 50 \text{ pF} \end{aligned}$                                                                                                          | 4.5<br>9.0<br>12.0 | 60<br>130<br>200          | mV <sub>PP</sub> |
|        |                                                                       | $R_L = 10 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$                                                                                                                                                                                                                                                                          | 4.5<br>9.0<br>12.0 | 30<br>65<br>100           |                  |
| -      | Crosstalk Between Any Two<br>Switches<br>(Figure 12)                  | $ \begin{aligned} f_{in} &\equiv \text{Sine Wave} \\ \text{Adjust } f_{in} &\text{ Voltage to Obtain 0 dBm at V}_{IS} \\ f_{in} &= 10 \text{ kHz}, \text{ R}_L = 600 \ \Omega, \text{ C}_L = 50 \text{ pF} \end{aligned} $                                                                                                  | 4.5<br>9.0<br>12.0 | - 70<br>- 70<br>- 70      | dB               |
|        |                                                                       | $f_{in}$ = 1.0 MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10 pF                                                                                                                                                                                                                                                                     | 4.5<br>9.0<br>12.0 | - 80<br>- 80<br>- 80      |                  |
| THD    | Total Harmonic Distortion<br>(Figure 14)                              | $\begin{split} f_{in} = 1 \text{ kHz, } R_L = 10 \text{ k}\Omega \text{, } C_L = 50 \text{ pF} \\ \text{THD} = \text{THD}_{Measured} - \text{THD}_{Source} \\ V_{IS} = 4.0 \text{ V}_{PP} \text{ sine wave} \\ V_{IS} = 8.0 \text{ V}_{PP} \text{ sine wave} \\ V_{IS} = 11.0 \text{ V}_{PP} \text{ sine wave} \end{split}$ | 4.5<br>9.0<br>12.0 | 0.10<br>0.06<br>0.04      | %                |

<sup>\*</sup>Guaranteed limits not tested. Determined by design and verified by qualification.



Figure 1a. Typical On Resistance,  $V_{CC} = 2.0 \text{ V}$ 



Figure 1b. Typical On Resistance, V<sub>CC</sub> = 3.0 V



Figure 1c. Typical On Resistance,  $V_{CC} = 4.5 \text{ V}$ 



Vis, INPUT VOLTAGE (VOLTS), REFERENCED TO GROUND

Figure 1d. Typical On Resistance,  $V_{CC} = 6.0 \text{ V}$ 



Figure 1e. Typical On Resistance,  $V_{CC} = 9.0 \text{ V}$ 



Figure 1f. Typical On Resistance,  $V_{CC} = 12.0 \text{ V}$ 



Figure 2. On Resistance Test Set-Up





Figure 3. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up

Figure 4. Maximum On Channel Leakage Current, Test Set-Up



\*Includes all probe and jig capacitance.

Figure 5. Maximum On-Channel Bandwidth
Test Set-Up



\*Includes all probe and jig capacitance.

Figure 6. Off-Channel Feedthrough Isolation, Test Set-Up



\*Includes all probe and jig capacitance.

Figure 7. Feedthrough Noise, ON/OFF Control to Analog Out, Test Set-Up



Figure 8. Propagation Delays, Analog In to Analog Out



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 9. Propagation Delay Test Set-Up



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 11. Propagation Delay Test Set-Up



Figure 13. Power Dissipation Capacitance
Test Set-Up



Figure 10. Propagation Delay, ON/OFF Control to Analog Out



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 12. Crosstalk Between Any Two Switches, Test Set-Up



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 14. Total Harmonic Distortion, Test Set-Up



Figure 15. Plot, Harmonic Distortion

### **APPLICATION INFORMATION**

The ON/OFF Control pins should be at  $V_{CC}$  or GND logic levels,  $V_{CC}$  being recognized as logic high and GND being recognized as a logic low. Unused analog inputs/outputs may be left floating (not connected). However, it is advisable to tie unused analog inputs and outputs to  $V_{CC}$  or GND through a low value resistor. This minimizes crosstalk and feedthrough noise that may be picked—up by the unused I/O pins.

The maximum analog voltage swings are determined by the supply voltages  $V_{CC}$  and GND. The positive peak analog voltage should not exceed  $V_{CC}$ . Similarly, the negative peak analog voltage should not go below GND. In the example

below, the difference between  $V_{CC}$  and GND is twelve volts. Therefore, using the configuration in Figure 16, a maximum analog signal of twelve volts peak—to—peak can be controlled.

When voltage transients above  $V_{CC}$  and/or below GND are anticipated on the analog channels, external diodes (Dx) are recommended as shown in Figure 17. These diodes should be small signal, fast turn—on types able to absorb the maximum anticipated current surges during clipping. An alternate method would be to replace the Dx diodes with Mosorbs (Mosorb<sup>TM</sup> is an acronym for high current surge protectors). Mosorbs are fast turn—on devices ideally suited for precise DC protection with no inherent wear out mechanism.



Figure 16. 12 V Application



Figure 17. Transient Suppressor Application



a. Using Pull-Up Resistors

b. Using HCT Buffer

Figure 18. LSTTL/NMOS to HCMOS Interface



Figure 19. TTL/NMOS-to-CMOS Level Converter Analog Signal Peak-to-Peak Greater than 5 V (Also see HC4316A)



Figure 20. 4-Input Multiplexer

Figure 21. Sample/Hold Amplifier

### **PACKAGE DIMENSIONS**



G 🔫

**D** 14 PL (h) 0.13 (0.005) M

SEATING PLANE

PDIP-14 **N SUFFIX** CASE 646-06 ISSUE M



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INCHES    |       | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |
| Α   | 0.715     | 0.770 | 18.16       | 18.80 |  |
| В   | 0.240     | 0.260 | 6.10        | 6.60  |  |
| С   | 0.145     | 0.185 | 3.69        | 4.69  |  |
| D   | 0.015     | 0.021 | 0.38        | 0.53  |  |
| F   | 0.040     | 0.070 | 1.02        | 1.78  |  |
| G   | 0.100 BSC |       | 2.54        | BSC   |  |
| Н   | 0.052     | 0.095 | 1.32        | 2.41  |  |
| J   | 0.008     | 0.015 | 0.20        | 0.38  |  |
| K   | 0.115     | 0.135 | 2.92        | 3.43  |  |
| L   | 0.290     | 0.310 | 7.37        | 7.87  |  |
| M   |           | 10°   |             | 10°   |  |
| N   | 0.015     | 0.039 | 0.38        | 1.01  |  |

### **PACKAGE DIMENSIONS**

### SOIC-14 **D SUFFIX** CASE 751A-03 ISSUE F



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIM | ETERS | ERS INCHE |       |  |
|-----|--------|-------|-----------|-------|--|
| DIM | MIN    | MAX   | MIN       | MAX   |  |
| Α   | 8.55   | 8.75  | 0.337     | 0.344 |  |
| В   | 3.80   | 4.00  | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75  | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49  | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25  | 0.016     | 0.049 |  |
| G   | 1.27   | BSC   | 0.050     | BSC   |  |
| J   | 0.19   | 0.25  | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25  | 0.004     | 0.009 |  |
| M   | 0°     | 7°    | 0°        | 7°    |  |
| P   | 5.80   | 6.20  | 0.228     | 0.244 |  |
| R   | 0.25   | 0.50  | 0.010     | 0.019 |  |

### **PACKAGE DIMENSIONS**

### TSSOP-14 **DT SUFFIX** CASE 948G-01 **ISSUE O**



### NOTES:

- IES:
  DIMENSIONING AND TOLERANCING PER ANSI
  Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD FLASH,
  PROTRUSIONS OR GATE BURRS. MOLD FLASH
  OR GATE BURRS SHALL NOT EXCEED 0.15
- OR GATE BURRS SHALL NOT EXCEED 0.15
  (0.006) PER SIDE.
  (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD
  FLASH OR PROTRUSION. INTERLEAD FLASH OR
  PROTRUSION SHALL NOT EXCEED
  0.25 (0.010) PER SIDE.
  DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. SHALL BE 0.08 (0.003) TOTAL IN
  EXCESS OF THE K DIMENSION AT MAXIMUM
  MATERIAL CONDITION.
  TERMINAL NUMBERS ARE SHOWN FOR
  REFERENCE ONLY.
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN   | IETERS | INC       | HES   |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 4.90     | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |  |
| С   |          | 1.20   |           | 0.047 |  |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65 BSC |        | 0.026     | BSC   |  |
| Н   | 0.50     | 0.60   | 0.020     | 0.024 |  |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19     | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40     |        | 0.252 BSC |       |  |
| М   | 0°       | 8°     | 0°        | 8°    |  |

### **PACKAGE DIMENSIONS**

SO EIAJ-14 **F SUFFIX** CASE 965-01 ISSUE O



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI

  - J1ES:

    1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

    2. CONTROLLING DIMENSION: MILLIMETER.

    3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (9.00a) PER SIDE. (0.006) PER SIDE.
    4. TERMINAL NUMBERS ARE SHOWN FOR

  - 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

    5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALLB 60.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                | MILLIMETERS |       | INCHES    |       |
|----------------|-------------|-------|-----------|-------|
| DIM            | MIN         | MAX   | MIN       | MAX   |
| Α              |             | 2.05  |           | 0.081 |
| A <sub>1</sub> | 0.05        | 0.20  | 0.002     | 0.008 |
| ь              | 0.35        | 0.50  | 0.014     | 0.020 |
| c              | 0.18        | 0.27  | 0.007     | 0.011 |
| D              | 9.90        | 10.50 | 0.390     | 0.413 |
| Е              | 5.10        | 5.45  | 0.201     | 0.215 |
| е              | 1.27 BSC    |       | 0.050 BSC |       |
| HE             | 7.40        | 8.20  | 0.291     | 0.323 |
| 0.50           | 0.50        | 0.85  | 0.020     | 0.033 |
| Ŀ              | 1.10        | 1.50  | 0.043     | 0.059 |
| M              | 0 °         | 10 °  | 0 °       | 10 °  |
| $Q_1$          | 0.70        | 0.90  | 0.028     | 0.035 |
| 7              |             | 1 //2 |           | 0.056 |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

### PUBLICATION ORDERING INFORMATION

### Literature Fulfillment

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031

Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.