April 2016 # FAN7190\_F085 High-Current, High & Low-Side, Gate-Drive IC ### **Features** - Floating Channels for Bootstrap Operation to +600V - Typically 4.5A/4.5A Sourcing/Sinking Current Driving Capability - Common-Mode dv/dt Noise Canceling Circuit - Built-in Under-Voltage Lockout for Both Channels - Matched Propagation Delay for Both Channels - 3.3V and 5V Input Logic Compatible - Output In-phase with Input ## **Applications** - Diesel and gasoline Injectors/Valves - MOSFET-and IGBT high side driver applications ## Description The FAN7190\_F085 is a monolithic high- and low-side gate-drive IC, which can drive high speed MOSFETs and IGBTs that operate up to +600V. It has a buffered output stage with all NMOS transistors designed for high pulse current driving capability and minimum cross-conduction. Fairchild's high-voltage process and common-mode noise canceling techniques provide stable operation of the high-side driver under high dv/dt noise circumstances. An advanced level shift circuit offers high-side gate driver operation up to $V_S$ =-9.8V (typical) for $V_{BS}$ =15V. The UVLO circuit prevents malfunction when $V_{DD}$ and $V_{RS}$ are lower than the specified threshold voltage. The high current and low output voltage drop feature make this device suitable for magnetic- and piezo type injectors and general MOSFET/IGBT based high side driver applications. 8-Lead, SOIC, Narrow Body ## **Ordering Information** | Part Number | Package | Operating<br>Temperature Range | © Eco Status | Packing Method | | |----------------|---------|--------------------------------|--------------|----------------|--| | FAN7190M_F085 | 8-SOP | -40°C ~ 125°C | RoHS | Tube | | | FAN7190MX_F085 | 0-301 | -40 C ~ 125 C | 10113 | Tape & Reel | | ### Notes: - 1. These devices passed wave soldering test by JESD22A-111. - 2. A suffix as "...F085P" has been temporarily introduced in order to manage a double source strategy as Fairchild has officially announced in Aug 2014. # **Typical Application Circuit** Figure 1. Application Circuit for Half-Bridge # **Internal Block Diagram** Figure 2. Functional Block Diagram # **Pin Configurations** ## FAN7190M\_F085 FAN7190MX\_F085 FAN7190\_F085 Rev.01 Figure 3. Pin Assignments (Top View) # **Pin Definitions** | 8-Pin | Name | Description | | |-------|-----------------|----------------------------------------------|--| | 1 | HIN | Logic Input for High-Side Gate Driver Output | | | 2 | LIN | Logic Input for Low-Side Gate Driver Output | | | 3 | COM | Low-Side Driver Return | | | 4 | LO | Low-Side Driver Output | | | 5 | V <sub>DD</sub> | Low-Side and Logic Part Supply Voltage | | | 6 | V <sub>S</sub> | High-Voltage Floating Supply Return | | | 7 | НО | High-Side Driver Output | | | 8 | V <sub>B</sub> | High-Side Floating Supply | | ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. $-40^{\circ}\text{C} <= T_A <= 125^{\circ}\text{C}$ , unless otherwise specified. | Symbol | Characteristics | Min. | Max. | Unit | |-------------------------------------|------------------------------------------|---------------------|----------------------|------| | Vs | High-Side Floating Supply Offset Voltage | V <sub>B</sub> -25 | V <sub>B</sub> +0.3 | V | | V <sub>B</sub> | High-Side Floating Supply Voltage | -0.3 | 625.0 | V | | V <sub>HO</sub> | High-Side Floating Output Voltage HO | V <sub>S</sub> -0.3 | V <sub>B</sub> +0.3 | V | | V <sub>DD</sub> | Low-Side and Logic Fixed Supply Voltage | -0.3 | 25.0 | V | | V <sub>LO</sub> | Low-Side Output Voltage LO | -0.3 | V <sub>DD</sub> +0.3 | V | | V <sub>IN</sub> | Logic Input Voltage (HIN and LIN) | -0.3 | V <sub>DD</sub> +0.3 | V | | dV <sub>S</sub> /dt | Allowable Offset Voltage Slew Rate | | 50 | V/ns | | P <sub>D</sub> <sup>(3)(4)(5)</sup> | Power Dissipation | 8-SOP | 0.625 | W | | $\theta_{JA}$ | Thermal Resistance, Junction-to-Ambient | 8-SOP | 200 | °C/W | | TJ | Junction Temperature | | +150 | °C | | T <sub>STG</sub> | Storage Temperature | | +150 | °C | ### Notes: - 3. Mounted on 76.2 x 114.3 x 1.6mm PCB (FR-4 glass epoxy material). - 4. Refer to the following standards: - JESD51-2: Integral circuits thermal test method environmental conditions natural convection JESD51-3: Low effective thermal conductivity test board for leaded surface mount packages - 5. Do not exceed P<sub>D</sub> under any circumstances. # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Min. | Max. | Unit | |--------------------|------------------------------------------|--------------------|--------------------|------| | V <sub>B</sub> | High-Side Floating Supply Voltage | V <sub>S</sub> +10 | V <sub>S</sub> +22 | V | | $V_S$ | High-Side Floating Supply Offset Voltage | 6-V <sub>DD</sub> | 600 | V | | $V_{HO}$ | High-Side Output Voltage | Vs | V <sub>B</sub> | V | | $V_{DD}$ | Low-Side and Logic Supply Voltage | 10 | 22 | V | | $V_{LO}$ | Low-Side Output Voltage | COM | $V_{DD}$ | V | | $V_{IN}$ | Logic Input Voltage (HIN and LIN) | COM | $V_{DD}$ | V | | T <sub>A</sub> | Operating Ambient Temperature | -40 | +125 | °C | | T <sub>pulse</sub> | Minimum Pulse Width <sup>(6)</sup> | 80 | - | ns | ### Note: 6. Guaranteed by design. Refer to Figure 28, 29 and 30 on page 11 ## **Electrical Characteristics** $V_{BIAS}$ ( $V_{DD}$ , $V_{BS}$ )=15.0V, $V_{S}$ =COM, -40°C <= $T_{A}$ <= 125°C, unless otherwise specified. The $V_{IL}$ , $V_{IH}$ , and $I_{IN}$ parameters are referenced to COM and are applicable to the respective input signals HIN and LIN. The $V_{O}$ and $I_{O}$ parameters are referenced to COM and $V_{S}$ is applicable to the respective output signals HO and LO. | Symbol | Characteristics | Test Condition | Min. | Тур. | Max. | Unit | |------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------|------|------|------|------| | POWER S | SUPPLY SECTION (V <sub>DD</sub> AND V <sub>BS</sub> ) | | • | • | | | | V <sub>DDUV+</sub><br>V <sub>BSUV+</sub> | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage<br>Positive-going Threshold | | 7.8 | 8.8 | 9.8 | | | V <sub>DDUV-</sub><br>V <sub>BSUV-</sub> | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage<br>Negative-going Threshold | | 7.2 | 8.3 | 9.1 | V | | V <sub>DDUVH</sub><br>V <sub>BSUVH</sub> | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage<br>Lockout Hysteresis Voltage | | | 0.5 | | | | I <sub>LK</sub> | Offset Supply Leakage Current | V <sub>B</sub> =V <sub>S</sub> =600V | | | 50 | | | I <sub>QBS</sub> | Quiescent V <sub>BS</sub> Supply Current | V <sub>IN</sub> =0V or 5V | | 45 | 110 | μΑ | | $I_{QDD}$ | Quiescent V <sub>DD</sub> Supply Current | V <sub>IN</sub> =0V or 5V | | 75 | 150 | | | I <sub>PBS</sub> | Operating V <sub>BS</sub> Supply Current | f <sub>IN</sub> =20kHz, rms value | | 530 | 700 | μA | | I <sub>PDD</sub> | Operating V <sub>DD</sub> Supply Current | f <sub>IN</sub> =20kHz, rms value | | 530 | 750 | μΛ | | LOGIC IN | IPUT SECTION (HIN, LIN) | | | | | | | $V_{IH}$ | Logic "1" Input Voltage | | 2.5 | | | V | | $V_{IL}$ | Logic "0" Input Voltage | | | | 1.2 | V | | I <sub>IN+</sub> | Logic "1" Input Bias Current | V <sub>IN</sub> =5V | | 25 | 50 | | | I <sub>IN-</sub> | Logic "0" Input Bias Current | V <sub>IN</sub> =0V | | 1.0 | 2.0 | μA | | R <sub>IN</sub> | Input Pull-down Resistance | | 100 | 200 | | ΚΩ | | GATE DR | RIVER OUTPUT SECTION (HO, LO) | | | | • | | | V <sub>OH</sub> | High-level Output Voltage, V <sub>BIAS</sub> -V <sub>O</sub> | No Load | | | 1.5 | V | | V <sub>OL</sub> | Low-level Output Voltage, VO | No Load | | | 35 | mV | | I <sub>O+</sub> | Output High, Short-circuit Pulsed Current <sup>(6)</sup> | V <sub>O</sub> =0V, V <sub>IN</sub> =5V with PW<10μs | 3.5 | 4.5 | | | | I <sub>O-</sub> | Output Low, Short-circuit Pulsed Current <sup>(6)</sup> | V <sub>O</sub> =15V, V <sub>IN</sub> =0V with<br>PW<10μs | 3.5 | 4.5 | | А | | Vs | Allowable Negative V <sub>S</sub> Pin Voltage for HIN Signal Propagation to HO | | | -9.8 | -7.0 | ٧ | ### Note: 6. This parameter guaranteed by design. ## **Dynamic Electrical Characteristics** $V_{BIAS}$ ( $V_{DD}$ , $V_{BS}$ )=15.0V, $V_{S}$ =COM=0V, $C_{L}$ =1000pF and -40°C <= $T_{A}$ <= 125°C unless otherwise specified. | Symbol | Characteristics | Test Condition | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------|--------------------|------|------|------|------| | t <sub>on</sub> | Turn-on Propagation Delay | V <sub>S</sub> =0V | | 140 | 200 | 10 | | t <sub>off</sub> | Turn-off Propagation Delay | V <sub>S</sub> =0V | | 140 | 200 | | | MT | Delay Matching, HS & LS Turn-on/off | | | 0 | 50 | ns | | t <sub>r</sub> | Turn-on Rise Time | | | 25 | 50 | | | t <sub>f</sub> | Turn-off Fall Time | | | 20 | 45 | | # **Typical Characteristics** Figure 4. Turn-on Propagation Delay vs. Temperature Figure 6. Turn-on Rise Time vs. Temperature Figure 8. Turn-on Delay Matching vs. Temperature Figure 5. Turn-off Propagation Delay vs. Temperature Figure 7. Turn-off Fall Time vs. Temperature Figure 9. Turn-off Delay Matching vs. Temperature # Typical Characteristics (Continued) Figure 10. Quiescent V<sub>DD</sub> Supply Current vs. Temperature Figure 12. Operating V<sub>DD</sub> Supply Current vs. Temperature Figure 14. $V_{DD}$ UVLO+ vs. Temperature Figure 11. Quiescent V<sub>BS</sub> Supply Current vs. Temperature Figure 13. Operating V<sub>BS</sub> Supply Current vs. Temperature. Figure 15. V<sub>DD</sub> UVLO- vs. Temperature # Typical Characteristics (Continued) Figure 16. V<sub>BS</sub> UVLO+ vs. Temperature Figure 17. V<sub>BS</sub> UVLO- vs. Temperature Figure 18. High-Level Output Voltage vs. Temperature Figure 19. Low-Level Output Voltage vs. Temperature Figure 20. Logic High Input Voltage vs. Temperature Figure 21. Low Input Voltage vs. Temperature # **Typical Characteristics** (Continued) Figure 22. Logic Input High Bias Current vs. Temperature Figure 23. Allowable Negative V<sub>S</sub> Voltage vs. Temperature # **Switching Time Definitions** Figure 24. Switching Time Test Circuit (Referenced 8-SOP) Figure 25. Input/Output Timing Diagram Figure 26. Switching Time Waveform Definitions Figure 27. Delay Matching Waveform Definitions # **Switching Time Definitions** Figure 28. Short Pulse Width Test Circuit and Pulse Width Waveform Figure 29. Abnormal Output Waveform with short pulse width Figure 30. Recommendation of pulse width Output Waveform #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. $\begin{array}{lll} \mathsf{AccuPower^{\mathsf{TM}}} & \mathsf{F-PFS^{\mathsf{TM}}} \\ \mathsf{AttitudeEngine^{\mathsf{TM}}} & \mathsf{FRFET}^{\texttt{®}} \end{array}$ Awinda<sup>®</sup> Global Power Resource SM AX-CAP®\* GreenBridge™ BitSiC™ Green FPS™ Build it Now™ Green FPS™ e-Series™ Current Transfer Logic™ Making Small Speakers Sound Louder DEUXPEED® and Better™ Dual Cool™ MegaBuck™ EcoSPARK® MICROCOUPLER™ EfficientMax™ MicroFET™ ESBC™ MicroPak™ MicroPak2™ MicroPak2™ MillerDrive™ Fairchild Semiconductor® MotionMax™ MotionGrid® FACT Quiet Series™ FACT® FastvCore™ FETBench™ FPS™ MotionGrid® MTi® MTx® MVN® MVN® MVN® MWSaver® OptoHiT™ OPTOLOGIC® OPTOPLANAR® Power Supply WebDesigner™ PowerTrench® PowerTrench<sup>®</sup> PowerXS<sup>TM</sup> Programmable Active Droop™ QS™ Quiet Series™ RapidConfigure™ OFFT Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM® STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ SYSTEM GENERAL®\* TinyBoost® TinyBuck® TinyCalc™ TinyLogic® TinyPOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\* uSerDes™ SerDes\* UHC<sup>®</sup> Ultra FRFET™ UniFET™ Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™ Xsens™ 仙童® #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <a href="http://www.fairchildsemi.com">http://www.fairchildsemi.com</a>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. ### AUTHORIZED USE Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties. ### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. ### PRODUCT STATUS DEFINITIONS ### **Definition of Terms** | Sommation of Tormo | | | | | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Datasheet Identification | Product Status | Definition | | | | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | | | Rev. 177 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.