# Am9321 ### **Dual Demultiplexer/One-of-Four Decoder** ### Distinctive Characteristics Buai 1-of-4 Decoder Active LOW enable for each decoder - · Can be used as dual four channel Demultiplexer - 100% reliability assurance testing in compliance with MIL-STD-883 LOGIC SYMBOL #### **FUNCTIONAL DESCRIPTION** The Am9321 dual demultiplexer/one-of-four decoder consists of two identical independent decoders. Each decoder accepts two address inputs which select one-of-four mutually exclusive outputs. An active LOW enable is also provided on each decoder for expansion and demultiplexing applications. When this enable is at a HIGH logic level all the decoder outputs are forced HIGH. In the demultiplexing mode data is presented at the enable input and appears noninverted at the selected output. The Am9321 is an ideal MSI element for use in decoding in high-speed memory systems. VCC Pin 16 GND - Pin 8 ### LOGIC DIAGRAM Note: Only one decoder shown ### **Am9321 ORDERING INFORMATION** | Package<br>Type | Temperature<br>Range | Order<br>Number | |-------------------|----------------------|-----------------| | Molded DIP | 0°C to +75°C | 9321PC | | Hermetic DIP | 0°C to +75°C | 9321DC | | Dice | 0°C to +75°C | 9321XC | | Hermetic DIP | -55°C to +125°C | 9321DM | | Hermetic Flat Pak | 55°C to +125°C | 9321FM | | Dice | -55°C to +125°C | 9321XM | ### **CONNECTION DIAGRAM** Top View Note: Pin 1 is marked for orientation. MAXIMUm. .: ATINGS (Above which the useful life may be impaired) -65°C Storage Temperature -55°C Temperature (Ambient) Under Bias -0. Supply Voltage to Ground Potential (Pin 16 to Pin 8) Continuous -0.5 V to DC Voltage Applied to Outputs for High Output State -0.5° DC Input Voltage Output Current, Into Outputs -30mA DC Input Current # ELECTRICAL CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (Unless Otherwise Noted) V<sub>CC</sub> = 5.0V ±5% TA = 0°C to +75°C 9321XC TA = -55°C to +125°C VCC = 5.0V ±10% 9321XM | arameters | Description | Test Conditions | Min. | Typ.(Note 1) | Max. | | |------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|--------------|------|--| | <b>v</b> <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = MIN., I <sub>OH</sub> = -0.8mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | 2.4 | 3.6 | | | | VOL | Output LOW Voltage | V <sub>CC</sub> = MIN., I <sub>OL</sub> = 16.0mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | 0.2 | 0.4 | | | V <sub>IH</sub> | Input HIGH Level | Guaranteed input logic HIGH voltage for all inputs | 2.0 | | | | | VIL | Input LOW Level | Guaranteed input logic LOW voltage for all inputs | | | 0.8 | | | HL | Unit Load<br>Input LOW Current | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 0.4V | | -1.0 | -1.6 | | | чн | Unit Load<br>Input HIGH Current | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 2.4V | | 6.0 | 40 | | | Input HIGH Current | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 5.5V | | | 1.0 | | | | ¹sc | Output Short Circuit Current | V <sub>CC</sub> = MAX., V <sub>OUT</sub> = 0.0V | -20 | -40 | -70 | | | Icc | Power Supply Current | V <sub>CC</sub> = MAX. | | 30 | 50 | | Notes: 1. Typical limits are at V<sub>CC</sub> = 5.0 V, 25°C ambient and maximum feeding. ### Switching Characteristics (TA = 25°C) | Description | Test Conditions | Min. | Тур. | Max. | |----------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Turn Off Delay A Input to Output | | | 13 | 20 | | Turn On Delay A Input to Output | VCC = 5.0 V | | 10 | 21 | | Turn Off Delay E Input to Output | C <sub>L</sub> = 15pF | | 9 | 14 | | Turn On Delay E Input to Output | | | 10 | 18 | | | Turn Off Delay A Input to Output Turn On Delay A Input to Output Turn Off Delay E Input to Output | Turn Off Delay A Input to Output Turn On Delay A Input to Output Turn On Delay E Input to Output CC = 5.0V Turn Off Delay E Input to Output | Turn Off Delay A Input to Output Turn On Delay A Input to Output VCC = 5.0V Turn Off Delay E Input to Output CL = 15pF | Turn OH Delay A Input to Output | Notes: 1. Maximum current defined by DC Input Voltage. 2. Pulse tested. ### **PERFORMANCE CURVES** ### Input/Output Characteristics to +150 to +125 5 V to + + V<sub>CC</sub> m √ to +5. 30, to +5.0 Unit Volti Volti Volti Am Am Am #### Input ### Output ### VOUT - OUTPUT VOLTAGE - VOLTS ### DEFINITION OF TERMS ### SUBSCRIPT TERMS: # HIGH, applying to a HIGH-signal level or when used with $V_{CC}$ to indicate high $V_{CC}$ value. l Input LLOW, applying to a LOW signal level or when used with $V_{CC}$ to policate low $V_{CC}$ value. Output. ### FUNCTIONAL TERMS: Units annels of communication are selected which connect certain awares of information to certain destinations e.g., the distribution as timing signals; the interconnection between arithmetic registers. The out The logic HIGH or LOW output drive capability in terms all put Unit Loads. hit load One T<sup>2</sup>L gate input load. In the HIGH state it is equal $0.40\mu$ A at 2.4V and in the LOW state it is equal to -1.6mA 0.4V. ### **OPERATIONAL TERMS:** I<sub>OH</sub> Output HIGH current, forced out of output in V<sub>OH</sub> test. I<sub>OL</sub> Output LOW current, forced into output in V<sub>OL</sub> test. I<sub>CC</sub> The current drawn by the device under a ±5.0V power supply, bias input terminals grounded and output terminals open. Negative Current Current flowing out of the device. Positive Current Current flowing into the device. VIH Minimum logic HIGH input voltage. VII Maximum logic LOW input voltage. V<sub>OH</sub> Minimum logic HIGH output voltage with output HIGH current I<sub>OH</sub> flowing out of output. ${ m V_{OL}}$ Maximum logic LOW output voltage with output LOW current ${ m I_{OL}}$ into output. SWITCHING TERMS: (All switching times are measured at the 1.5V logic level) tpLH The propagation delay measured from the input transition to a corresponding output signal LOW-HIGH transition. tpHL The propagation delay measured from the input transition to a corresponding output signal HIGH-LOW transition. 2-119 ### MSI INTERFACING RULES | Interfacing | Equivalent<br>Input Unit Load | | | |-----------------------------------------|-------------------------------|-----|--| | Digital Family | HIGH | LOW | | | Advanced Micro Devices 9300/2500 Series | 1 | 1 | | | FSC Series 9300 | 1 | 1 | | | Advanced Micro Devices 54/7400 Series | 1 | 1 | | | TI Series 54/7400 | 1 | 1 | | | Signetics Series 8200 | 2 | 2 | | | National Series DM 75/85 | 1 | 1 | | | DT1 Series 930 | 12 | 1 | | # TRUTH TABLE For Each Decoder | | Inputs | | Outputs | | | | |---|------------|----------------|---------|---|---|---| | Ē | <b>A</b> 0 | A <sub>1</sub> | ō | Ī | Ž | ž | | | L | L | L | н | н | н | | L | н | L | н | L | н | н | | L | L | н | н | н | L | н | | Ĺ | н | н | н | н | н | L | | н | х | × | lн | н | н | н | H = HiGH Voltage Level L = LOW Voltage Level X = Don't Care ### **LOADING RULES** | | Pin No.'s | Input<br>Unit Load | Fanout | | |----------------------------|-----------|--------------------|----------------|---------------| | Input/Output | | | Output<br>HIGH | Output<br>LOW | | E Decoder 1 | 1 | 1 | | _ | | Ao | 2 | 1 | | | | A1 | 3 | 1 | | | | ō<br>1 | 4 | - | 20 | 10 | | | 5 | _ | 20 | 10 | | <u> </u> | 6 | | 20 | 10 | | 3 | 7 | | 20 | 10 | | GND | 8 | - | _ | _ | | 3 <sub>out</sub> Decoder 2 | 9 | | 20 | 10 | | | 10 | | 20 | 10 | | ī<br>ī | 11 | _ | 20 | 10 | | ő | 12 | | 20 | 10 | | A1 | 13 | 1 | | | | | 14 | 1 | _ | - | | A <sub>0</sub> | 15 | 1 | | - | | vcc | 16 | | | | ### INPUT/OUTPUT INTERFACE CONDITIONS ### Voltage Interface Conditions -- LOW & HIGH ### Current Interface Conditions — LOW ### Current Interface Conditions - HIGH # SWITCHING CHARACTERISTICS (Typical) ### Address Input to Output Other Conditions: E = LOW ### **Enable Input to Output** # BASIC DEMULTIPLEXER/DECODER APPLICATIONS | tress | Output<br>Channel | | |-------|-------------------|--| | Aı | | | | 0 | E | | | 0 | F | | | 1 | G | | | 1 | н | | | | <b>A1</b> | | **Dual 4 Output Demultiplexer** A 2-Bit Data Field D<sub>0</sub>, D<sub>1</sub> is routed to one of four channels E, F, G, H under control of the address Field A. ### ADDITIONAL APPLICATIONS ### ONE-OUT-OF-THIRTY-TWO DECODER Am9321 Dual 1-of-4 Decoder can be used with other decoders such as the Am9301 1-of-10 Decoder or Am9311 1-of-16 Decoder to build large decoding trees or to form multi channel Demultiplexers. 2-122 Advanced Micro Devices can not assume responsibility for use of any circuitry described other than circuitry entirely embodied in an Advanced Micro Devices product. 10-3 Figure 75. Stop Grant and Stop Clock Modes, Part 2 21850E/0-November 1998 # INIT-Initiated Transition from Protected Mode to Real Mode INIT is typically asserted in response to a BIOS interrupt that writes to an I/O port. This interrupt is often in response to a Ctrl-Alt-Del keyboard input. The BIOS writes to a port (similar to port 64h in the keyboard controller) that asserts INIT. INIT is also used to support 80286 software that must return to Real mode after accessing extended memory in Protected mode. The assertion of INIT causes the processor to empty its pipelines, initialize most of its internal state, and branch to address FFFF\_FFF0h—the same instruction execution starting point used after RESET. Unlike RESET, the processor preserves the contents of its caches, the floating-point state, the MMX state, Model-Specific Registers (MSRs), the CD and NW bits of the CR0 register, the time stamp counter, and other specific internal resources. Figure 76 shows an example in which the operating system writes to an I/O port, causing the system logic to assert INIT. The sampling of INIT asserted starts an extended microcode sequence that terminates with a code fetch from FFFF\_FFFOh, the reset location. INIT is sampled on every clock edge but is not recognized until the next instruction boundary. During an I/O write cycle, it must be sampled asserted a minimum of three clock edges before BRDY# is sampled asserted if it is to be recognized on the boundary between the I/O write instruction and the following instruction. If INIT is asserted synchronously, it can be asserted for a minimum of one clock. If it is asserted asynchronously, it must have been negated for a minimum of two clocks, followed by an assertion of a minimum of two clocks. Figure 76. INIT-Initiated Transition from Protected Mode to Real Mode 21850E/0-November 1998 # **6** Power-on Configuration and Initialization On power-on the system logic must reset the AMD-K6-2 processor by asserting the RESET signal. When the processor samples RESET asserted, it immediately flushes and initializes all internal resources and its internal state, including its pipelines and caches, the floating-point state, the MMX and 3DNow! states, and all registers. Then the processor jumps to address FFFF FFF0h to start instruction execution. # 6.1 Signals Sampled During the Falling Transition of RESET FLUSH# FLUSH# is sampled on the falling transition of RESET to determine if the processor begins normal instruction execution or enters Tri-State Test mode. If FLUSH# is High during the falling transition of RESET, the processor unconditionally runs its Built-In Self Test (BIST), performs the normal reset functions, then jumps to address FFFF\_FFF0h to start instruction execution. (See "Built-In Self-Test (BIST)" on page 217 for more details.) If FLUSH# is Low during the falling transition of RESET, the processor enters Tri-State Test mode. (See "Tri-State Test Mode" on page 218 and "FLUSH# (Cache Flush)" on page 103 for more details.) **BF[2:0]** The internal operating frequency of the processor is determined by the state of the bus frequency signals BF[2:0] when they are sampled during the falling transition of RESET. The frequency of the CLK input signal is multiplied internally by a ratio defined by BF[2:0]. (See "BF[2:0] (Bus Frequency)" on page 92 for the processor-clock to bus-clock ratios.) **BRDYC#** BRDYC# is sampled on the falling transition of RESET to configure the drive strength of A[20:3], ADS#, HITM#, and W/R#. If BRDYC# is Low during the fall of RESET, these outputs are configured using higher drive strengths than the standard strength. If BRDYC# is High during the fall of RESET, the standard strength is selected. (See "BRDYC# (Burst Ready Copy)" on page 95 for more details.) 21850E/0-November 1998 # **6.2 RESET Requirements** During the initial power-on reset of the processor, RESET must remain asserted for a minimum of 1.0 ms after CLK and $V_{CC}$ reach specification. (See "CLK Switching Characteristics" on page 255 for clock specifications. See "Electrical Data" on page 247 for $V_{CC}$ specifications.) During a warm reset while CLK and $V_{\rm CC}$ are within specification, RESET must remain asserted for a minimum of 15 clocks prior to its negation. # 6.3 State of Processor After RESET # **Output Signals** Table 31 shows the state of all processor outputs and bidirectional signals immediately after RESET is sampled asserted. **Table 31. Output Signal State After RESET** | Signal | State | Signal | State | |------------------|----------|----------|----------| | A[31:3], AP | Floating | LOCK# | High | | ADS#, ADSC# | High | M/IO# | Low | | АРСНК# | High | PCD | Low | | BE[7:0]# | Floating | РСНК# | High | | BREQ | Low | PWT | Low | | CACHE# | High | SCYC | Low | | D/C# | Low | SMIACT# | High | | D[63:0], DP[7:0] | Floating | TDO | Floating | | FERR# | High | VCC2DET | Low | | HIT# | High | VCC2H/L# | Low | | HITM# | High | W/R# | Low | | HLDA | Low | _ | _ | # **Registers** Table 32 on page 175 shows the state of all architecture registers and Model-Specific Registers (MSRs) after the processor has completed its initialization due to the recognition of the assertion of RESET.