# ±15 V Operation Digital Potentiometer AD7376\* #### **FEATURES** 128 Position Potentiometer Replacement 10 k $\Omega$ , 50 k $\Omega$ , 100 k $\Omega$ , 1 M $\Omega$ Power Shutdown: Less than 1 $\mu$ A 3-Wire SPI Compatible Serial Data Input +5 V to +30 V Single Supply Operation ±5 V to ±15 V Dual Supply Operation Midscale Preset #### **APPLICATIONS** Mechanical Potentiometer Replacement Instrumentation: Gain, Offset Adjustment Programmable Voltage-to-Current Conversion Programmable Filters, Delays, Time Constants Line Impedance Matching Power Supply Adjustment #### **GENERAL DESCRIPTION** The AD7376 provides a single channel, 128-position digitallycontrolled variable resistor (VR) device. This device performs the same electronic adjustment function as a potentiometer or variable resistor. These products were optimized for instrument and test equipment applications where a combination of high voltage with a choice between bandwidth or power dissipation are available as a result of the wide selection of end-to-end terminal resistance values. The AD7376 contains a fixed resistor with a wiper contact that taps the fixed resistor value at a point determined by a digital code loaded into the SPI-compatible serial-input register. The resistance between the wiper and either endpoint of the fixed resistor varies linearly with respect to the digital code transferred into the VR latch. The variable resistor offers a completely programmable value of resistance between the A terminal and the wiper or the B terminal and the wiper. The fixed A to B terminal resistance of 10 k $\Omega$ , 50 k $\Omega$ , 100 k $\Omega$ or 1 M $\Omega$ has a nominal temperature coefficient of -300 ppm/°C. The VR has its own VR latch which holds its programmed resistance value. The VR latch is updated from an internal serial-to-parallel shift register which is loaded from a standard 3-wire serial-input digital interface. Seven data bits make up the data word clocked into the serial data input register (SDI). Only the last seven bits of the data word loaded are transferred into the 7-bit VR latch when the $\overline{\text{CS}}$ strobe is returned to logic high. A serial data output pin (SDO) at the opposite end of the serial register allows simple daisy-chaining in multiple VR applications without additional external decoding logic. The reset ( $\overline{RS}$ ) pin forces the wiper to the midscale position by loading $40_H$ into the VR latch. The $\overline{SHDN}$ pin forces the resistor \*Patent Number: 5495245 #### REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. #### **FUNCTIONAL BLOCK DIAGRAM** to an end-to-end open circuit condition on the A terminal and shorts the wiper to the B terminal, achieving a microwatt power shutdown state. When shutdown is returned to logic high, the previous latch settings put the wiper in the same resistance setting prior to shutdown as long as power to $V_{\rm DD}$ is not removed. The digital interface is still active in shutdown so that code changes can be made that will produce a new wiper position when the device is taken out of shutdown. The AD7376 is available in both surface mount (SOL-16) and the 14-lead plastic DIP package. For ultracompact solutions selected models are available in the thin TSSOP package. All parts are guaranteed to operate over the extended industrial temperature range of $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ . For operation at lower supply voltages (+3 V to +5 V), see the AD8400/AD8402/AD8403 products. Figure 1. Detail Timing Diagram The last seven data bits clocked into the serial input register will be transferred to the VR 7-bit latch when $\overline{CS}$ returns to logic high. Extra data bits are ignored. # AD7376-SPECIFICATIONS # **ELECTRICAL CHARACTERISTICS** ( $V_{DD}/V_{SS} = \pm 15 \text{ V} \pm 10\% \text{ or } \pm 5 \text{ V} \pm 10\%, V_A = +V_{DD}, V_B = V_{SS}/0 \text{ V}, -40^{\circ}\text{C} < T_A < +85^{\circ}\text{C}$ unless otherwise noted.) | Parameter | Sym bol | Conditions | M in | Typ <sup>1</sup> | Max | Units | |---------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|----------|---------------| | DC CHARACTERISTICS RHEOSTAT M | ODE (Specific | ations Apply to All VRs) | | | | | | Resistor Differential NL <sup>2</sup> | R-DNL | $R_{WB}, V_A = NC$ | -1 | ±0.25 | +1 | LSB | | Resistor Nonlinearity <sup>2</sup> | R-INL | $R_{WB}$ , $V_A = NC$ | -1 | ±0.5 | +1 | LSB | | Nominal Resistor Tolerance | ΔR | $T_A = +25^{\circ}C$ | -30 | | 30 | % | | Resistance Temperature Coefficient | R <sub>AB</sub> /ΔT | $V_{AB} = V_{DD}$ , Wiper = No Connect | 20 | -300 | | ppm/°C | | Wiper Resistance | R <sub>w</sub> | $I_{W} = \pm 15 \text{ V/R}_{NOMINAL}$ | | 120 | 200 | $\Omega$ | | - | | | | 200 | 200 | Ω | | Wiper Resistance | R <sub>w</sub> | $I_{W} = \pm 5 \text{ V/R}_{\text{NOMINAL}}$ | | 200 | | 22 | | DC CHARACTERISTICS POTENTIOME | İ. | R MODE (Specifications Apply to All VRs) | | | | | | Resolution | N | | 7 | | | Bits | | Integral Nonlinearity <sup>3</sup> | INL | | -1 | $\pm 0.5$ | +1 | LSB | | Differential Nonlinearity <sup>3</sup> | DNL | | -1 | $\pm 0.1$ | +1 | LSB | | Voltage Divider Temperature Coefficient | $\Delta V_w/\Delta T$ | $Code = 40_{H}$ | | 5 | | ppm/°C | | Full-Scale Error | V <sub>WFSE</sub> | $Code = 7F_H$ | -2 | -0.5 | +0 | LSB | | Zero-Scale Error | V <sub>wzse</sub> | $Code = 00_{H}$ | 0 | +0.5 | +1 | LSB | | DESIGNAD TERMINALS | | | | | | | | RESISTOR TERMINALS | 37 | | 3.7 | | ,, | 37 | | Voltage Range <sup>+</sup> | V <sub>A, B, W</sub> | | V <sub>ss</sub> | . ~ | $V_{DD}$ | V | | Capacitance <sup>5</sup> A, B | C <sub>A,B</sub> | $f = 1 \text{ MHz}$ , Measured to GND, Code = $40_H$ | | 45 | | pF | | Capacitance <sup>5</sup> W | Cw | $f = 1 \text{ MHz}$ , Measured to GND, Code = $40_H$ | | 60 | | pF | | Shutdown Supply Current <sup>6</sup> | I <sub>A_SD</sub> | $V_A = V_{DD}$ , $V_B = 0$ V, SHDN = 0 | | 0.01 | 1 | μΑ | | Shutdown Wiper Resistance | $R_{W\_SD}$ | $V_A = V_{DD}, V_B = 0 V, SHDN = 0, V_{DD} = +15 V$ | | 170 | 400 | Ω | | Common-Mode Leakage | I <sub>CM</sub> | $V_A = V_B = V_W$ | | 1 | | nA | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | | N. | V = 15 V = 15 V | 2.1 | | | v | | Input Logic High | V <sub>IH</sub> | $V_{DD} = +5 \text{ V or } +15 \text{ V}$ | 2.4 | | | | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = +5 \text{ V or } +15 \text{ V}$ | | | 0.8 | V | | Output Logic High | V <sub>OH</sub> | $R_L = 2.2 \text{ k}\Omega \text{ to +5 V}$ | 4.9 | | | V | | Output Logic Low <sup>7</sup> | V <sub>oL</sub> | $I_{OL} = 1.6 \text{ mA}, V_{LOGIC} = +5 \text{ V}, V_{DD} = +15 \text{ V}$ | | | 0.4 | V | | Input Current | $I_{1L}$ | $V_{1N} = 0 \text{ V or } +15 \text{ V}$ | | | ±1 | μΑ | | Input Capacitance <sup>5</sup> | C <sub>IL</sub> | | | 5 | | pF | | POWER SUPPLIES | | | | | | | | Power Supply Range | $V_{DD}/V_{SS}$ | Dual Supply Range | ±4.5 | | ±16.5 | V | | Power Supply Range | V <sub>DD</sub> | Single Supply Range, $V_{SS} = 0$ | 4.5 | | 28 | v | | Supply Current | | $V_{\text{IH}} = +5 \text{ V or } V_{\text{IL}} = 0 \text{ V}, V_{\text{DD}} = +5 \text{ V}$ | 1.5 | 0.0001 | | m A | | Supply Current | I <sub>DD</sub> | | | | 2 | | | 11.7 | $I_{DD}$ | $V_{1H} = +5 \text{ V or } V_{1L} = 0 \text{ V}, V_{DD} = +15 \text{ V}$ | | 0.75 | | m A | | Supply Current | I <sub>ss</sub> | $V_{lH} = +5 \text{ V or } V_{lL} = 0 \text{ V}, V_{SS} = -5 \text{ V or } -15 \text{ V}$ | | 0.02 | 0.1 | m A | | Power Dissipation <sup>8</sup> | P <sub>DISS</sub> | $V_{IH} = +5 \text{ V or } V_{IL} = 0 \text{ V}, V_{DD} = +15 \text{ V}, V_{SS} = -15 \text{ V}$ | | 11 | 30 | m W | | Power Supply Sensitivity | PSS | $\Delta V_{DD} = +5 \text{ V} \pm 10\%$ , or $\Delta V_{SS} = -5 \text{ V} \pm 10\%$ | | 0.05 | 0.15 | %/% | | | PSS | $\Delta V_{DD} = +15 \text{ V} \pm 10\% \text{ or } \Delta V_{SS} = -15 \text{ V} \pm 10\%$ | | 0.01 | 0.02 | %/% | | DYNAMIC CHARACTERISTICS <sup>5, 9, 10</sup> | | | | | | | | Bandwidth –3 dB | BW_10K | $R_{AB} = 10 \text{ k}\Omega$ , $Code = 40_H$ | | 520 | | kHz | | Bandwidth –3 dB | BW_50K | $R_{AB} = 50 \text{ k}\Omega$ , $Code = 40_{H}$ | | 125 | | kHz | | Bandwidth –3 dB | BW_100K | $R_{AB} = 30 \text{ k}\Omega$ , $Code = 40H$ | | 60 | | kHz | | Total Harmonic Distortion | _ | | | 0.005 | | % | | | THD <sub>w</sub> | $V_A = 1 \text{ V rms}, V_B = 0 \text{ V}, f = 1 \text{ kHz}$<br>$V_A = 10 \text{ V}, V_B = 0 \text{ V}, \pm 1 \text{ LSB Error Band}$ | | | | | | V <sub>W</sub> Settling Time | t <sub>s</sub> | | | 4 | | μs<br>«Valtt» | | Resistor Noise Voltage | e <sub>N_WB</sub> | $R_{WB} = 25 \text{ k}\Omega, f = 1 \text{ kHz}, \overline{RS} = 0$ | | 14 | | nV√Hz | | INTERFACE TIMING CHARACTERIS | ΓICS (Applies | I . | | | | | | Input Clock Pulsewidth | t <sub>CH</sub> , t <sub>CL</sub> | Clock Level High or Low | 120 | | | ns | | Data Setup Time | t <sub>DS</sub> | | 30 | | | ns | | Data Hold Time | t <sub>DH</sub> | | 20 | | | ns | | CLK to SDO Propagation Delay <sup>12</sup> | teD | $R_L = 2.2 \text{ k}\Omega, C_L < 20 \text{ pF}$ | 10 | | 100 | ns | | CS Setup Time | t <sub>CSS</sub> | | 120 | | | ns | | CS High Pulsewidth | t <sub>CSW</sub> | | 150 | | | ns | | Reset Pulsewidth | t <sub>RS</sub> | | 120 | | | ns | | CLK Rise to CS Rise Hold Time | | | 120 | | | | | | t <sub>CSH</sub> | | 120 | | | ns | | CS Rise to Clock Rise Setup | t <sub>CS1</sub> | | 120 | | | ns | -2 - REV. 0 #### NOTES Specifications subject to change without notice. #### ABSOLUTE MAXIMUM RATINGS #### $(T_A = +25$ °C, unless otherwise noted) | $V_{DD}$ to GND0.3 V, +30 V | |-------------------------------------------------------------| | $V_{SS}$ to GND +0.3 V, -16.5 V | | $V_{DD}$ to $V_{SS}$ 0.3 V, +44 V | | $V_A$ , $V_B$ , $V_W$ to GND $V_{SS}$ , $V_{DD}$ | | $A_X - B_X$ , $A_X - W_X$ , $B_X - W_X$ $\pm 20 \text{ mA}$ | | Digital Input Voltages to GND 0 V, V <sub>DD</sub> + 0.3 V | | Digital Output Voltage to GND 0 V, +30 V | | Operating Temperature Range40°C to +85°C | | Maximum Junction Temperature (T <sub>J</sub> MAX)+150°C | | Storage Temperature | | Lead Temperature (Soldering, 10 sec)+300°C | | Package Power Dissipation $(T_J M AX - T_A)/\theta_{JA}$ | | Thermal Resistance $\hat{\theta}_{JA}$ | | P-DIP (N-14) | #### PIN CONFIGURATIONS #### **ORDERING GUIDE** | M odel | kΩ | Temperature<br>Range | Package<br>Description | Package<br>Options | |----------------------------------------------------|-------------------------|----------------------|------------------------|--------------------| | AD 7376AN 10 | 10 | -40°C to +85°C | PDIP-14 | N-14 | | AD7376AR10 | 10 | -40°C to +85°C | SOL-16 | R-16 | | AD7376ARU10 | 10 | -40°C to +85°C | TSSOP-14 | RU-14 | | AD7376AN50 | 50 | -40°C to +85°C | PDIP-14 | N-14 | | AD7376AR50 | 50 | -40°C to +85°C | SOL-16 | R-16 | | AD7376ARU50 | 50 | -40°C to +85°C | TSSOP-14 | RU-14 | | AD 7376AN 100 | 100 | -40°C to +85°C | PDIP-14 | N-14 | | AD7376AR100 | 100 | -40°C to +85°C | SOL-16 | R-16 | | AD 7376ARU 100 | 100 | -40°C to +85°C | TSSOP-14 | RU-14 | | AD 7376AN 1M | 1,000 | -40°C to +85°C | PDIP-14 | N-14 | | AD7376AR1M | 1,000 | -40°C to +85°C | SOL-16 | R-16 | | AD7376ARU1M | 1,000 | -40°C to +85°C | TSSOP-14 | RU-14 | | Die Size: 101.6 mil × 127.6 mil, 2.58 mm × 3.24 mm | | | | | | Number Transistors | Number Transistors: 840 | | | | #### CAUTION. ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7376 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. $<sup>^{1}</sup>$ T ypicals represent average readings at +25 °C, $V_{DD} = +15$ V, and $V_{SS} = -15$ V. Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. See Figure 27. Test Circuit. <sup>&</sup>lt;sup>3</sup>INL and DNL are measured at $V_W$ with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. $V_A = V_{DD}$ and $V_B = 0$ V. DNL specification limits of $\pm 1$ LSB maximum are Guaranteed Monotonic operating conditions. See Figure 26. Test Circuit. <sup>&</sup>lt;sup>4</sup>Resistor terminals A, B, W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>5</sup>Guaranteed by design and not subject to production test. <sup>&</sup>lt;sup>6</sup>Measured at the A terminal. A terminal is open circuit in shutdown mode. $<sup>^{7}</sup>I_{OL} = 200 \,\mu\text{A}$ for the 50 k $\Omega$ version operating at $V_{DD} = +5 \,\text{V}$ . $<sup>^8</sup>P_{DISS}$ is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation. <sup>&</sup>lt;sup>9</sup>Bandwidth, noise and settling time are dependent on the terminal resistance value chosen. The lowest R value results in the fastest settling time and highest bandwidth. The highest R value results in the minimum overall power consumption. $<sup>^{10}</sup>$ All dynamic characteristics use $V_{DD} = +15 \text{ V}$ and $V_{SS} = -15 \text{ V}$ . <sup>&</sup>lt;sup>11</sup>See timing diagram for location of measured values. All input control voltages are specified with $t_R = t_F = 1$ ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of 1.6 V. Switching characteristics are measured using both $V_{DD} = +5$ V or +15 V. $<sup>^{12}</sup>$ Propagation delay depends on value of $V_{DD}$ , $R_L$ and $C_L$ see Applications section. ### AD7376-Typical Performance Characteristics Figure 2. Wiper To End Terminal Percent Resistance vs. Code Figure 3. Resistance Step Position Nonlinearity Error vs. Code Figure 4. Relative Resistance Step Change from Ideal vs. Code Figure 5. Nominal Resistance vs. Temperature Figure 6. Resistance Linearity vs. Conduction Current Figure 7. Resistance Nonlinearity Error vs. Supply Voltage Figure 8. Potentiometer Divider Nonlinearity Error vs. Supply Voltage Figure 9. $\Delta V_{WB}/\Delta T$ Potentiometer Mode Tempco -4- Figure 10. Wiper Contact Resistance vs. Temperature REV. 0 ### AD7376 Figure 11. Potentiometer Divider Nonlinearity Error vs. Code Figure 12. Potentiometer Divider Differential Nonlinearity Error vs. Code Figure 13. $\Delta R_{WB}/\Delta T$ Rheostat Mode Tempco Figure 14. 10 k $\Omega$ Gain vs. Frequency vs. Code Figure 15. 1 $M\Omega$ Gain vs. Frequency vs. Code Figure 16. Midscale Transition Glitch Figure 17. 50 k $\Omega$ Gain vs. Frequency vs. Code Figure 18. Large Signal Settling Time Figure 19. Total Harmonic Distortion Plus Noise vs. Frequency REV. 0 -5- ### AD7376 Figure 20. 100 k $\Omega$ Gain vs. Frequency vs. Code Figure 21. -3 dB Bandwidth vs. Nominal Resistance Figure 22. Clock Feedthrough Figure 23. Gain Flatness vs Frequency vs. Nominal Resistance $R_{AB}$ Figure 24. Power Supply Rejection vs. Frequency Figure 25. Incremental Wiper Contact Resistance vs. Common-Mode Voltage Figure 26. Supply Current (I<sub>DD</sub>, I<sub>SS</sub>) vs. Temperature Figure 27. $I_{A\_SD}$ Shutdown Current vs. Temperature Figure 28. I<sub>DD</sub> Supply Current vs. Input Clock Frequency Figure 29. Input Logic Threshold Voltage vs. V<sub>DD</sub> Supply Voltage Figure 30. Supply Current (IDD) vs. Logic Voltage #### PARAMETRIC TEST CIRCUITS Figure 31. Potentiometer Divider Nonlinearity Error Test Circuit (INL, DNL) Figure 32. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL) Figure 33. Wiper Resistance Test Circuit Figure 34. Power Supply Sensitivity Test Circuit (PSS, PSRR) Figure 35. Inverting Programmable Gain Test Circuit Figure 36. Noninverting Programmable Gain Test Circuit Figure 37. Gain vs. Frequency Test Circuit REV. 0 -7- Figure 38. Incremental ON Resistance Test Circuit Figure 39. Common-Mode Leakage Current Test Circuit #### **OPERATION** The AD7376 provides a 128-position digitally-controlled variable resistor (VR) device. Changing the programmed VR settings is accomplished by clocking in a 7-bit serial data word into the SDI (Serial Data Input) pin, while $\overline{CS}$ is active low. When $\overline{CS}$ returns high the last seven bits are transferred into the RDAC latch setting the new wiper position. The exact timing requirements are shown in Figure 1. The AD7376 resets to a midscale by asserting the $\overline{RS}$ pin, simplifying initial conditions at power-up. Both parts have a power shutdown $\overline{SHDN}$ pin which places the RDAC in a zero power consumption state where terminal A is open circuited and the wiper W is connected to B, resulting in only leakage currents being consumed in the VR structure. In shutdown mode the VR latch settings are maintained so that, returning to operational mode from power shutdown, the VR settings return to their previous resistance values. Figure 40. AD7376 Equivalent RDAC Circuit # PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation The nominal resistance of the RDAC between terminals A and B are available with values of 10 k $\Omega$ , 50 k $\Omega$ , 100 k $\Omega$ and 1 M $\Omega$ . The final three characters of the part number determine the nominal resistance value, e.g., 10 k $\Omega$ = 10; 50 k $\Omega$ = 50; 100 k $\Omega$ = 100; 1 M $\Omega$ = 1M. The nominal resistance (R<sub>AB</sub>) of the VR has 128 contact points accessed by the wiper terminal, plus the B terminal contact. The 7-bit data word in the RDAC latch is decoded to select one of the 128 possible settings. The wiper's first connection starts at the B terminal for data 00<sub>H</sub>. This B-terminal connection has a wiper contact resistance of 120 $\Omega$ . The second connection (10 k $\Omega$ part) is the first tap point located at 198 $\Omega$ (= R<sub>BA</sub> [nominal resistance]/128 + R<sub>W</sub> = 78 $\Omega$ + 120 $\Omega$ ) for data 01<sub>H</sub>. The third connection is the next tap point representing $156 + 120 = 276 \Omega$ for data $02_H$ . Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10041 $\Omega$ . The wiper does not directly connect to the B terminal. See Figure 40 for a simplified diagram of the equivalent RDAC circuit. The general transfer equation that determines the digitally programmed output resistance between W and B is: $$R_{WB}(D) = (D)/128 \times R_{BA} + R_{W}$$ (1) where D is the data contained in the 7-bit VR latch, and $R_{BA}$ is the nominal end-to-end resistance. For example, when $V_B=0\ V$ and A-terminal is open circuit, the following output resistance values will be set for the following VR latch codes (applies to the $10\ k\Omega$ potentiometer). Table I. | D<br>(DEC) | $R_{WB}$ ( $\Omega$ ) | Output State | |------------|-----------------------|-------------------------------------------| | 127 | 10041 | Full-Scale | | 64 | 5120 | Midscale ( $\overline{RS} = 0$ Condition) | | 1 | 276 | 1 LSB | | 0 | 198 | Zero-Scale (Wiper Contact Resistance) | Note that in the zero-scale condition a finite wiper resistance of 120 $\Omega$ is present. Care should be taken to limit the current flow between W and B in this state to a maximum value of 5 mA to avoid degradation or possible destruction of the internal switch contact Like the mechanical potentiometer the RDAC replaces, it is totally symmetrical. The resistance between the wiper W and terminal A also produces a digitally controlled resistance $R_{WA}$ . When these terminals are used the B-terminal should be tied to the wiper. Setting the resistance value for $R_{WA}$ starts at a maximum value of resistance and decreases as the data loaded in the latch is increased in value. The general transfer equation for this operation is: $$R_{WA}(D) = (128-D)/128 \times R_{BA} + R_W \tag{2}$$ where D is the data contained in the 7-bit RDAC latch, and $R_{BA}$ is the nominal end-to-end resistance. For example, when $V_A = 0 \text{ V}$ and B-terminal is tied to the wiper W the following output resistance values will be set for the following RDAC latch codes. -8- Table II. | D<br>(DEC) | R <sub>WA</sub><br>(Ω) | Output State | |------------|------------------------|-------------------------------------------| | 127 | 74 | Full-Scale | | 64 | 5035 | Midscale ( $\overline{RS} = 0$ Condition) | | 1 | 9996 | 1 LSB | | 0 | 10035 | Zero-Scale | The typical distribution of $R_{BA}$ from device to device matching is process lot dependent having a $\pm 30\%$ variation. The change in RBA with temperature has a -300 ppm/°C temperature coefficient. ## PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation The digital potentiometer easily generates an output voltage proportional to the input voltage applied to a given terminal. For example connecting A-terminal to +5 V and B-terminal to ground produces an output voltage at the wiper which can be any value starting at zero volts up to 1 LSB less than +5 V. Each LSB of voltage is equal to the voltage applied across terminal AB divided by the 128-position resolution of the potentiometer divider. The general equation defining the output voltage with respect to ground for any given input voltage applied to terminals AB is: $$V_W(D) = D/128 \times V_{AB} + V_B$$ Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Here the output voltage is dependent on the ratio of the internal resistors, not the absolute value; therefore, the drift improves to 5 ppm/°C. Figure 41. Block Diagram #### **DIGITAL INTERFACING** The AD7376 contains a standard three-wire serial input control interface. The three inputs are clock (CLK), $\overline{CS}$ and serial data input (SDI). The positive-edge sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation they should be debounced by a flip-flop or other suitable means. When $\overline{CS}$ is taken active low the clock loads data into the serial register on each positive clock edge, see Table III. The last seven bits clocked into the serial register will be transferred to the 7-bit RDAC latch, see Figure 41. Extra data bits are ignored. The serial-data-output (SDO) pin contains an open drain n-channel FET. This output requires a pull-up resistor in order to transfer data to the next package's SDI pin. This allows for daisy chaining several RDACs from a single processor serial data line. Clock period needs to be increased when using a pull-up resistor to the SDI pin of the following device in the series. Capacitive loading at the daisy chain node SDO-SDI between devices must be accounted for to successfully transfer data. When daisy chaining is used, the $\overline{CS}$ should be kept low until all the bits of every package are clocked into their respective serial registers insuring that the data bits are in the proper decoding location. This would require 14 bits of data when two AD7376 RDACs are daisy chained. During shutdown (SHDN) the SDO output pin is forced to the off (logic high state) to disable power dissipation in the pull up resistor. See Figure 42 for equivalent SDO output circuit schematic. Table III. Input Logic Control Truth Table | | | | • | | |-----|----|----|------|-------------------------------------------------------------------------------------------------------| | CLK | CS | RS | SHDN | Register Activity | | L | L | Н | Н | Enables SR, enables SDO pin. | | P | L | Н | Н | Shifts one bit in from the SDI pin. The seventh previously entered bit is shifted out of the SDO pin. | | X | P | Н | Н | Loads SR data into 7-bit RDAC latch. | | X | Н | Н | Н | No Operation. | | X | X | L | Н | Sets 7-bit RDAC latch to midscale, wiper centered, and SDO latch cleared. | | X | Н | P | Н | Latches 7-bit RDAC latch to 40 <sub>H</sub> . | | X | Н | Н | L | Opens circuits resistor A-terminal, connects W to B, turns off SDO output transistor. | #### NOTE P = positive edge, X = don't care, SR = shift register. REV. 0 –9– ### AD7376 The data setup and data hold times in the specification table determine the data valid time requirements. The last seven bits of the data word entered into the serial register are held when $\overline{CS}$ returns high. At the same time $\overline{CS}$ goes high it transfers the 7-bit data to the VR latch. Figure 42. Detail SDO Output Schematic of the AD7376 All digital inputs are protected with a series input resistor and parallel Zener ESD structure shown in Figure 43. Applies to digital input pins CS, SDI, SDO, RS, SHDN, CLK Figure 43. Equivalent ESD Protection Circuit Figure 44. Equivalent ESD Protection Analog Pins -10- REV. 0 #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). 16-Lead Wide Body SOIC (R-16) REV. 0 -11-