# NAND512R3A2C NAND512R4A2C NAND512W3A2C 512-Mbit, 528-byte/264-word page, 1.8 V/3 V, SLC NAND flash memories Not For New Design #### **Features** - High density NAND flash memories - 512-Mbit memory array - Cost effective solutions for mass storage applications - NAND interface - x8 or x16 bus width - Multiplexed address/ data - Supply voltage: 1.8 V, 3 V - Page size - x8 device: (512 + 16 spare) bytesx16 device: (256 + 8 spare) words - Block size - x8 device: (16K + 512 spare) bytes x16 device: (8K + 256 spare) words - Page read/program - Random access: - 12 μs (3 V)/15 μs (1.8 V) (max) - Sequential access: - 30 ns (3 V)/50 ns (1.8 V) (min) - Page program time: 200 μs (typ) - Copy back program mode - Fast block erase: 2 ms (typ) - Status register - Electronic signature - Chip Enable 'don't care' - Security features - OTP area - Serial number (unique ID) option - Hardware data protection - Program/erase locked during power transitions - Data integrity - 100,000 program/erase cycles (with ECC) - 10 years data retention - RoHS compliant packages - Development tools - Error correction code models - Bad blocks management and wear leveling algorithms - Hardware simulation models Table 1. Device summary | Reference | Root part number | |-------------|------------------| | | NAND512R3A2C | | NAND512-A2C | NAND512R4A2C | | | NAND512W3A2C | Contents NAND512-A2C # **Contents** | 1 | Desc | ription | |---|------|---------------------------------| | 2 | Mem | ory array organization12 | | 3 | Sign | al descriptions | | | 3.1 | Inputs/outputs (I/O0-I/O7) | | | 3.2 | Inputs/outputs (I/O8-I/O15) | | | 3.3 | Address Latch Enable (AL) | | | 3.4 | Command Latch Enable (CL) | | | 3.5 | Chip Enable (E) | | | 3.6 | Read Enable (R) | | | 3.7 | Write Enable ( $\overline{W}$ ) | | | 3.8 | Write Protect (WP) | | | 3.9 | Ready/Busy (RB) | | | 3.10 | V <sub>DD</sub> supply voltage | | | 3.11 | V <sub>SS</sub> ground | | 4 | Bus | operations | | | 4.1 | Command input | | | 4.2 | Address input | | | 4.3 | Data input | | | 4.4 | Data output | | | 4.5 | Write protect | | | 4.6 | Standby | | 5 | Com | mand set | | 6 | Devi | ce operations | | | 6.1 | Pointer operations | | | 6.2 | Read memory array | | | | 6.2.1 Random read | | | | 6.2.2 Page read | | | | 6.2.3 Sequential row read | | | 6.3 | Page program | | | | | | | | |----|-------|-----------------------------------------------|--|--|--|--|--|--|--| | | 6.4 | Copy back program 26 | | | | | | | | | | 6.5 | Block erase | | | | | | | | | | 6.6 | Reset | | | | | | | | | | 6.7 | Read status register | | | | | | | | | | | 6.7.1 Write protection bit (SR7) | | | | | | | | | | | 6.7.2 P/E/R controller bit (SR6) | | | | | | | | | | | 6.7.3 Error bit (SR0) | | | | | | | | | | | 6.7.4 SR5, SR4, SR3, SR2 and SR1 are reserved | | | | | | | | | | 6.8 | Read electronic signature | | | | | | | | | 7 | Softv | vare algorithms | | | | | | | | | | 7.1 | Bad block management | | | | | | | | | | 7.2 | NAND flash memory failure modes | | | | | | | | | | 7.3 | Garbage collection | | | | | | | | | | 7.4 | Wear-leveling algorithm | | | | | | | | | | 7.5 | Error correction code | | | | | | | | | | 7.6 | Hardware simulation models | | | | | | | | | | | 7.6.1 Behavioral simulation models | | | | | | | | | | | 7.6.2 IBIS simulations models | | | | | | | | | 8 | Prog | ram and erase times and endurance cycles | | | | | | | | | 9 | Maxi | mum ratings | | | | | | | | | 10 | DC a | nd AC parameters | | | | | | | | | | 10.1 | Ready/Busy signal electrical characteristics | | | | | | | | | | 10.2 | Data protection | | | | | | | | | 11 | Pack | age mechanical | | | | | | | | | 12 | Orde | Ordering information | | | | | | | | | 13 | Revi | vision history | | | | | | | | List of tables NAND512-A2C # List of tables | l able 1. | Device summary | . 1 | |-----------|----------------------------------------------------------------------------------------|-----| | Table 2. | Product description | . 7 | | Table 3. | Signal names | . 8 | | Table 4. | Valid blocks | 12 | | Table 5. | Bus operations | 18 | | Table 6. | Address insertion, x8 devices | 18 | | Table 7. | Address insertion, x16 devices | 18 | | Table 8. | Address definition | 19 | | Table 9. | Commands | 20 | | Table 10. | Copy back program addresses | 26 | | Table 11. | Status register bits | 28 | | Table 12. | Electronic signature | 29 | | Table 13. | NAND flash failure modes | 31 | | Table 14. | Program, erase times and program erase endurance cycles | 34 | | Table 15. | Absolute maximum ratings | 34 | | Table 16. | Operating and AC measurement conditions | 35 | | Table 17. | Capacitance | 35 | | Table 18. | DC characteristics, 1.8 V devices | 36 | | Table 19. | DC characteristics, 3 V devices | 37 | | Table 20. | AC characteristics for command, address, data input | 37 | | Table 21. | AC characteristics for operations | 38 | | Table 22. | TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, mechanical data | 49 | | Table 23. | VFBGA55 8 x 10 x 1.05 mm - 6 x 8 +7 active ball array, 0.8 mm pitch, mechanical data . | 51 | | Table 24. | VFBGA63 9 x 11 x 1.05 mm - 6 x 8 +15 active ball array, 0.8 mm pitch, mechanical data | 52 | | Table 25. | Ordering information scheme | 53 | | Table 26. | Document revision history | 54 | NAND512-A2C List of figures # **List of figures** | Figure 1. | Logic diagram | . 7 | |------------|--------------------------------------------------------------------------------------|-----| | Figure 2. | Logic block diagram | . 8 | | Figure 3. | TSOP48 connections - x8 devices | | | Figure 4. | VFBGA55 connections - x8 devices (top view through package) | 10 | | Figure 5. | VFBGA63 connections - x8 devices (top view through package) | 11 | | Figure 6. | Memory array organization | 13 | | Figure 7. | Pointer operations | | | Figure 8. | Pointer operations for programming | 22 | | Figure 9. | Read (A,B,C) operations | 23 | | Figure 10. | Sequential row read operations | 24 | | Figure 11. | Sequential row read block diagrams | 24 | | Figure 12. | Read block diagrams | 24 | | Figure 13. | Page program operation | 25 | | Figure 14. | Copy back operation | 26 | | Figure 15. | Block erase operation | 27 | | Figure 16. | Bad block management flowchart | 31 | | Figure 17. | Garbage collection | 32 | | Figure 18. | Error detection | 33 | | Figure 19. | Equivalent testing circuit for AC characteristics measurement | 36 | | Figure 20. | Command Latch AC waveforms | 39 | | Figure 21. | Address Latch AC waveforms | 39 | | Figure 22. | Data Input Latch AC waveforms | 40 | | Figure 23. | Sequential data output after read AC waveforms | 40 | | Figure 24. | Read status register AC waveforms | 41 | | Figure 25. | Read electronic signature AC waveforms | | | Figure 26. | Page read A/read B operation AC waveforms | 42 | | Figure 27. | Read C operation, one page AC waveforms | 43 | | Figure 28. | Page program AC waveforms | | | Figure 29. | Block erase AC waveforms | | | Figure 30. | Reset AC waveforms | 45 | | Figure 31. | Program/erase enable waveforms | | | Figure 32. | Program/erase disable waveforms | | | Figure 33. | Ready/Busy AC waveform | | | Figure 34. | Ready/Busy load circuit | | | Figure 35. | Resistor value versus waveform timings for Ready/Busy signal | | | Figure 36. | Data protection | | | Figure 37. | TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package outline | | | Figure 38. | VFBGA55 8 x 10 x 1.05 mm - 6 x 8 +7 active ball array, 0.8 mm pitch, package outline | 50 | | Figure 39. | VFBGA63 9 x 11 x 1.05 mm - 6 x 8 +15, 0.8 mm pitch, package outline | 52 | 5/55 Description NAND512-A2C # 1 Description The NAND flash 528-byte/ 264-word page is a family of non-volatile flash memories that uses the single level cell (SLC) NAND technology. It is referred to as the small page family. The NAND512R3A2C, NAND512R4A2C, and NAND512W3A2C have a density of 512 Mbits and operate with either a 1.8 V or 3 V voltage supply. The size of a page is either 528 bytes (512 + 16 spare) or 264 words (256 + 8 spare) depending on whether the device has a x8 or x16 bus width. The address lines are multiplexed with the Data Input/Output signals on a multiplexed x8 or x16 input/output bus. This interface reduces the pin count and makes it possible to migrate to other densities without changing the footprint. To extend the lifetime of NAND flash devices it is strongly recommended to implement an error correction code (ECC). The use of ECC correction allows to achieve up to 100,000 program/erase cycles for each block. A write protect pin is available to give a hardware protection against program and erase operations. The devices feature an open-drain Ready/Busy output that can be used to identify if the program/erase/read (P/E/R) controller is currently active. The use of an open-drain output allows the ready/busy pins from several memories to be connected to a single pull-up resistor. A Copy Back command is available to optimize the management of defective blocks. When a page program operation fails, the data can be programmed in another page without having to resend the data to be programmed. The devices are available in the TSOP48 (12 x 20 mm), VFBGA55 (8 x 10 x 1.05 mm) and VFBGA63 (9 x 11 x 1.05 mm) packages and in two different versions: - No option (Chip Enable 'care', sequential row read enabled): the sequential row read feature allows to download up to all the pages in a block with one read command and addressing only the first page to read - With Chip Enable 'don't care' feature. This enables the sharing of the bus between more active memories that are simultaneously active as Chip Enable transitions during latency do not stop read operations. Program and erase operations are not interrupted by Chip Enable transitions. They also come with the following security features: - OTP (one time programmable) area, which is a restricted access area where sensitive data/code can be stored permanently. The access sequence and further details about this feature are subject to an NDA (non disclosure agreement) - Serial number (unique identifier) option, which enables each device to be uniquely identified. It is subject to an NDA and is, therefore, not described in the datasheet. For more details about these security features, contact your nearest Numonyx sales office. For information on how to order these devices refer to *Table 25: Ordering information scheme*. Devices are shipped from the factory with block 0 always valid and the memory content bits, in valid blocks, erased to '1'. See *Table 2: Product description*, for all the devices available in the family. NAND512-A2C Description Table 2. Product description | | | | | | | | | Timings | | | | | | | | | | | | | | | | | | | | | |-------------|--------------|---------|--------------|----------------|----------------|-------------------|-------------------------|--------------------------|------------------------|-----------------------|-------------|-------------|---------------|---------|-------------|------------|-----------|-------------|-------------|-------|---|------------|--------------|-------|-------|--------|------|-------------------| | Reference | Part number | Density | Bus<br>width | Page<br>size | | Operating voltage | Random<br>access<br>Max | Sequential access<br>Min | Page<br>program<br>Typ | Block<br>erase<br>Typ | Package | | | | | | | | | | | | | | | | | | | | NAND512R3A2C | | x8 | 512+16 | 512+16 16K+512 | 16K+512 | 2+16 16K+512 | 6 16K+512 | 16K+512 | 16K+512 | 16K+512 | | 1.7 to 1.95 V | 15 µs | 50 ns | | | | | | | | | | | | | | | NAND512-A2C | NAND512W3A2C | 512 | хо | bytes bytes , , , | bytes bytes | ytes bytes | tes bytes | bytes bytes | bytes bytes | bytes | , | 32 pages x | 2.7 to 3.6 V | 12 µs | 30 ns | 200 µs | 2 ms | TSOP48<br>VFBGA55 | | | NAND512R4A2C | Mbits | x16 | 256+8<br>words | | 8K+256 | 8K+256 | | 1.7 to 1.95 V | 15 µs | 50 ns | | 1 | VFBGA63 | | | | | | | | | | | | | | | Figure 1. Logic diagram Description NAND512-A2C Table 3. Signal names | Signal | Function | Direction | |-----------------|------------------------------------------------------------------------------|--------------| | I/O8-15 | Data input/outputs for x16 devices | I/O | | 1/00-7 | Data input/outputs, address inputs, or command inputs for x8 and x16 devices | I/O | | AL | Address Latch Enable | Input | | CL | Command Latch Enable | Input | | Ē | Chip Enable | Input | | R | Read Enable | Input | | RB | Ready/Busy (open-drain output) | Output | | W | Write Enable | Input | | WP | Write Protect | Input | | V <sub>DD</sub> | Supply voltage | Power supply | | V <sub>SS</sub> | Ground | Ground | | NC | Not connected internally | - | | DU | Do not use | - | Figure 2. Logic block diagram NAND512-A2C **Description** AI07585C Figure 3. TSOP48 connections - x8 devices 9/55 **N** numonyx Description NAND512-A2C NAND512-A2C Description Figure 5. VFBGA63 connections - x8 devices (top view through package) Numonyx 11/55 AI07586B # 2 Memory array organization The memory array is made up of NAND structures where 16 cells are connected in series. The memory array is organized in blocks where each block contains 32 pages. The array is split into two areas, the main area and the spare area. The main area of the array is used to store data whereas the spare area is typically used to store error correction codes, software flags or bad block identification. In x8 devices the pages are split into a main area with two half pages of 256 bytes each and a spare area of 16 bytes. In the x16 devices the pages are split into a 256-word main area and an 8-word spare area. Refer to *Figure 6: Memory array organization*. #### **Bad blocks** The NAND flash 528-byte/ 264-word page devices may contain bad blocks, that is blocks that contain one or more invalid bits whose reliability is not guaranteed. Additional bad blocks may develop during the lifetime of the device. The bad block information is written prior to shipping (refer to Section 7.1: Bad block management for more details). *Table 4* shows the minimum number of valid blocks in each device. The values shown include both the bad blocks that are present when the device is shipped and the Bad Blocks that could develop later on. These blocks need to be managed using bad blocks management, block replacement or error correction codes (refer to Section 7: Software algorithms). Table 4. Valid blocks | Density of device | Min | Max | |-------------------|------|------| | 512 Mbits | 4016 | 4096 | Figure 6. Memory array organization Signal descriptions NAND512-A2C # 3 Signal descriptions See Figure 1: Logic diagram, and Table 3: Signal names, for a brief overview of the signals connected to this device. ## **3.1** Inputs/outputs (I/O0-I/O7) Input/outputs 0 to 7 are used to input the selected address, output the data during a read operation or input a command or data during a write operation. The inputs are latched on the rising edge of Write Enable. I/O0-I/O7 are left floating when the device is deselected or the outputs are disabled. ## 3.2 Inputs/outputs (I/O8-I/O15) Input/outputs 8 to 15 are only available in x16 devices. They are used to output the data during a read operation or input data during a write operation. Command and address inputs only require I/O0 to I/O7. The inputs are latched on the rising edge of Write Enable. I/O8-I/O15 are left floating when the device is deselected or the outputs are disabled. ## 3.3 Address Latch Enable (AL) The Address Latch Enable activates the latching of the address inputs in the command interface. When AL is High, the inputs are latched on the rising edge of Write Enable. # 3.4 Command Latch Enable (CL) The Command Latch Enable activates the latching of the command inputs in the command interface. When CL is High, the inputs are latched on the rising edge of Write Enable. # 3.5 Chip Enable $(\overline{E})$ The Chip Enable input activates the memory control logic, input buffers, decoders and read circuitry. When Chip Enable is Low, $V_{II}$ , the device is selected. If Chip Enable goes High (V<sub>IH</sub>) while the device is busy programming or erasing, the device remains selected and does not go into standby mode. While the device is busy reading: - the Chip Enable input should be held Low during the whole busy time (t<sub>BLBH1</sub>) for devices that do not feature the Chip Enable don't care option. Otherwise, the read operation in progress is interrupted and the device goes into standby mode. - for devices that feature the Chip Enable don't care option, the Chip Enable going High during the busy time (t<sub>BLBH1</sub>) will not interrupt the read operation and the device will not go into standby mode. NAND512-A2C Signal descriptions # 3.6 Read Enable $(\overline{R})$ The Read Enable, $\overline{R}$ , controls the sequential data output during read operations. Data is valid $t_{RLQV}$ after the falling edge of $\overline{R}$ . The falling edge of $\overline{R}$ also increments the internal column address counter by one. # 3.7 Write Enable $(\overline{W})$ The Write Enable input, $\overline{W}$ , controls writing to the command interface, input address and data latches. Both addresses and data are latched on the rising edge of Write Enable. During power-up and power-down a recovery time of $10 \, \mu s$ (min) is required before the command interface is ready to accept a command. It is recommended to keep Write Enable High during the recovery time. # 3.8 Write Protect (WP) The Write Protect pin is an input that gives a hardware protection against unwanted program or erase operations. When Write Protect is Low, $V_{\rm IL}$ , the device does not accept any program or erase operations. It is recommended to keep the Write Protect pin Low, V<sub>IL</sub>, during power-up and power-down. # 3.9 Ready/Busy ( $\overline{RB}$ ) The Ready/Busy output, $R\overline{B}$ , is an open-drain output that can be used to identify if the P/E/R controller is currently active. When Ready/Busy is Low, $V_{OL}$ , a read, program or erase operation is in progress. When the operation completes Ready/Busy goes High, $V_{OH}$ . The use of an open-drain output allows the Ready/Busy pins from several memories to be connected to a single pull-up resistor. A Low will then indicate that one, or more, of the memories is busy. During power-up and power-down a recovery time of 10 $\mu s$ (min) is required before the command interface is ready to accept a command. During the recovery time the $R\overline{B}$ signal is Low, $V_{OI}$ . Refer to the Section 10.1: Ready/Busy signal electrical characteristics for details on how to calculate the value of the pull-up resistor. # 3.10 V<sub>DD</sub> supply voltage V<sub>DD</sub> provides the power supply to the internal core of the memory device. It is the main power supply for all operations (read, program and erase). An internal voltage detector disables all functions whenever $V_{DD}$ is below the $V_{LKO}$ threshold (see *Figure 36: Data protection*) to protect the device from any involuntary program/erase operations during power-transitions. Each device in a system should have $V_{DD}$ decoupled with a 0.1 $\mu F$ capacitor. The PCB track widths should be sufficient to carry the required program and erase currents numonyx 15/55 Signal descriptions NAND512-A2C # 3.11 V<sub>SS</sub> ground Ground, $V_{\mbox{\footnotesize{SS}},}$ is the reference for the power supply. It must be connected to the system ground. NAND512-A2C Bus operations # 4 Bus operations There are six standard bus operations that control the memory. Each of these is described in this section, see *Table 5: Bus operations*, for a summary. ## 4.1 Command input Command Input bus operations are used to give commands to the memory. Command are accepted when Chip Enable is Low, Command Latch Enable is High, Address Latch Enable is Low and Read Enable is High. They are latched on the rising edge of the Write Enable signal. Only I/O0 to I/O7 are used to input commands. See Figure 20 and Table 20 for details of the timings requirements. ### 4.2 Address input Address input bus operations are used to input the memory address. Three bus cycles are required to input the addresses for the 128-Mbit and 256-Mbit devices and four bus cycles are required to input the addresses for the 512-Mbit and 1-Gbit devices (refer to *Table 6* and *Table 7*, Address Insertion). The addresses are accepted when Chip Enable is Low, Address Latch Enable is High, Command Latch Enable is Low and Read Enable is High. They are latched on the rising edge of the Write Enable signal. Only I/O0 to I/O7 are used to input addresses. See Figure 21 and Table 20 for details of the timings requirements. ## 4.3 Data input Data Input bus operations are used to input the data to be programmed. Data is accepted only when Chip Enable is Low, Address Latch Enable is Low, Command Latch Enable is Low and Read Enable is High. The data is latched on the rising edge of the Write Enable signal. The data is input sequentially using the Write Enable signal. See Figure 22, Table 20, and Table 21 for details of the timings requirements. ## 4.4 Data output Data Output bus operations are used to read: the data in the memory array, the status register, the electronic signature and the serial number. Data is output when Chip Enable is Low, Write Enable is High, Address Latch Enable is Low, and Command Latch Enable is Low. The data is output sequentially using the Read Enable signal. See Figure 23 and Table 21 for details of the timings requirements. Bus operations NAND512-A2C ## 4.5 Write protect Write protect bus operations are used to protect the memory against program or erase operations. When the Write Protect signal is Low the device will not accept program or erase operations and so the contents of the memory array cannot be altered. The Write Protect signal is not latched by Write Enable to ensure protection even during power-up. ## 4.6 Standby When Chip Enable is High the memory enters standby mode, the device is deselected, outputs are disabled and power consumption is reduced. Table 5. Bus operations | Bus operation | Ē | AL | CL | R | W | WP | I/O0 - I/O7 | I/O8 - I/O15 <sup>(1)</sup> | |---------------|-----------------|-----------------|----------|-----------------|-----------------|------------------|-------------|-----------------------------| | Command input | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | Rising | X <sup>(2)</sup> | Command | Х | | Address input | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | Rising | Х | Address | Х | | Data input | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | Rising | Х | Data input | Data input | | Data output | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | Falling | V <sub>IH</sub> | Х | Data output | Data output | | Write protect | Х | Х | Х | Х | Х | $V_{IL}$ | Х | Х | | Standby | V <sub>IH</sub> | Х | Х | Х | Х | Х | Х | Х | <sup>1.</sup> Only for x16 devices. Table 6. Address insertion, x8 devices<sup>(1)(2)</sup> | Bus<br>cycle | 1/07 | 1/06 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 | 1/00 | |-----------------|-----------------|----------|----------|-----------------|----------|-----------------|-----------------|------| | 1 <sup>st</sup> | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 2 <sup>nd</sup> | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | | 3 <sup>rd</sup> | A24 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | | 4 <sup>th</sup> | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IL</sub> | $V_{IL}$ | V <sub>IL</sub> | V <sub>IL</sub> | A25 | <sup>1.</sup> A8 is set Low or High by the 00h or 01h command, see Section 6.1: Pointer operations. Table 7. Address insertion, x16 devices<sup>(1)(2)</sup> | Bus<br>cycle | I/O8-<br>I/O15 | I/O7 | 1/06 | I/O5 | 1/04 | I/O3 | I/O2 | I/O1 | 1/00 | |--------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------| | 1 <sup>st</sup> | Х | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 2 <sup>nd</sup> | Х | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | | 3 <sup>rd</sup> | Х | A24 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | | 4 <sup>th(4)</sup> | Х | V <sub>IL</sub> A25 | <sup>1.</sup> A8 is don't care in x16 devices. <sup>2.</sup> WP must be V<sub>IH</sub> when issuing a program or erase command. <sup>2.</sup> Any additional address input cycles is ignored. <sup>2.</sup> Any additional address input cycle is ignored. NAND512-A2C Bus operations Table 8. Address definition | Address | Definition | |-----------|-----------------------------------------------------------------------------------| | A0 - A7 | Column address | | A9 - A25 | Page address | | A9 - A13 | Address in block | | A14 - A25 | Block address | | A8 | A8 is set Low or High by the 00h or 01h command, and is don't care in x16 devices | Numonyx 19/55 Command set NAND512-A2C #### 5 Command set All bus write operations to the device are interpreted by the command interface. The commands are input on I/O0-I/O7 and are latched on the rising edge of Write Enable when the Command Latch Enable signal is High. Device operations are selected by writing specific commands to the command register. The two-step command sequences for program and erase operations are imposed to maximize data security. The commands are summarized in Table 9. Table 9. Commands | Command | Bus v | Command | | | |---------------------------|---------------------------------------------|---------|-----------------------|----------------------| | Command | 1 <sup>st</sup> cycle 2 <sup>nd</sup> cycle | | 3 <sup>rd</sup> cycle | accepted during busy | | Read A | 00h | _ | _ | | | Read B <sup>(3)</sup> | 01h | _ | _ | | | Read C | 50h | _ | _ | | | Read Electronic Signature | 90h | - | _ | | | Read Status Register | 70h | - | _ | Yes | | Page Program | 80h | 10h | _ | | | Copy Back Program | 00h | 8Ah | (10h) <sup>(4)</sup> | | | Block Erase | 60h | D0h | - | | | Reset | FFh | - | - | Yes | The bus cycles are only shown for issuing the codes. The cycles required to input the addresses or input/output data are not shown. <sup>2.</sup> Any undefined command sequence is ignored by the device. <sup>3.</sup> The Read B command (code 01h) is not used in x16 devices. <sup>4.</sup> The Program Confirm command (code 10h) is no more necessary for NAND512-A2C devices. It is optional and has been maintained for backward compatibility. NAND512-A2C Device operations ## 6 Device operations ### 6.1 Pointer operations As the NAND flash memories contain two different areas for x16 devices and three different areas for x8 devices (see *Figure 7*) the read command codes (00h, 01h, 50h) are used to act as pointers to the different areas of the memory array (they select the most significant column address). The Read A and Read B commands act as pointers to the main memory area. Their use depends on the bus width of the device. - In x16 devices the Read A command (00h) sets the pointer to area A (the whole of the main area) that is words 0 to 255. - In x8 devices the Read A command (00h) sets the pointer to area A (the first half of the main area) that is bytes 0 to 255, and the Read B command (01h) sets the pointer to area B (the second half of the main area) that is bytes 256 to 511. In both the x8 and x16 devices the Read C command (50h), acts as a pointer to area C (the spare memory area) that is bytes 512 to 527 or words 256 to 263. Once the Read A and Read C commands have been issued the pointer remains in the respective areas until another pointer code is issued. However, the Read B command is effective for only one operation, once an operation has been executed in area B the pointer returns automatically to area A. The pointer operations can also be used before a program operation, that is the appropriate code (00h, 01h or 50h) can be issued before the program command 80h is issued (see *Figure 8*). Device operations NAND512-A2C Figure 8. Pointer operations for programming ## 6.2 Read memory array Each operation to read the memory area starts with a pointer operation as shown in the Section 6.1: Pointer operations. Once the area (main or spare) has been selected using the Read A, Read B or Read C commands four bus cycles (for 512-Mbit and 1-Gbit devices) or three bus cycles (for 128-Mbit and 256-Mbit devices) are required to input the address (refer to Table 6 and Table 7) of the data to be read. The device defaults to read A mode after power-up or a reset operation. When reading the spare area addresses: - A0 to A3 (x8 devices) - A0 to A2 (x16 devices) are used to set the start address of the spare area while addresses: - A4 to A7 (x8 devices) - A3 to A7 (x16 devices) are ignored. Once the Read A or Read C commands have been issued they do not need to be reissued for subsequent read operations as the pointer remains in the respective area. However, the Read B command is effective for only one operation, once an operation has been executed in area B the pointer returns automatically to area A and so another Read B command is required to start another read operation in area B. Once a Read command is issued two types of operations are available: random read and page read. #### 6.2.1 Random read Each time the command is issued the first read is random read. NAND512-A2C Device operations ### 6.2.2 Page read After the random read access the page data is transferred to the page buffer in a time of $t_{WHBH}$ (refer to *Table 21* for value). Once the transfer is complete the Ready/Busy signal goes High. The data can then be read out sequentially (from selected column address to last column address) by pulsing the Read Enable signal. #### 6.2.3 Sequential row read After the data in last column of the page is output, if the Read Enable signal is pulsed and Chip Enable remains Low, then the next page is automatically loaded into the page buffer and the read operation continues. A sequential row read operation can only be used to read within a block. If the block changes a new read command must be issued. Refer to Figure 10: Sequential row read operations and Figure 11: Sequential row read block diagrams for details about sequential row read operations. To terminate a sequential row read operation, set to High the Chip Enable signal for more than t<sub>EHEL</sub>. Sequential row read is not available when the Chip Enable don't care option is enabled. Numonyx 23/55 Device operations NAND512-A2C Figure 10. Sequential row read operations Figure 11. Sequential row read block diagrams Figure 12. Read block diagrams <sup>1.</sup> Highest address depends on device density. NAND512-A2C Device operations ### 6.3 Page program The page program operation is the standard operation to program data to the memory array. The main area of the memory array is programmed by page, however partial page programming is allowed where any number of bytes (1 to 528) or words (1 to 264) can be programmed. The maximum number of consecutive partial page program operations allowed in the same page is three. After exceeding this a Block Erase command must be issued before any further program operations can take place in that page. Before starting a page program operation a pointer operation can be performed to point to the area to be programmed. Refer to the *Section 6.1: Pointer operations* and *Figure 8* for details. Each page program operation consists of five steps (see *Figure 13*): - 1. One bus cycle is required to setup the Page Program command - 2. Four bus cycles are then required to input the program address (refer to *Table 6* and *Table 7*) - 3. The data is then input (up to 528 bytes/264 words) and loaded into the page buffer - 4. One bus cycle is required to issue the confirm command to start the P/E/R controller - 5. The P/E/R controller then programs the data into the array. Once the program operation has started the status register can be read using the Read Status Register command. During program operations the status register only flags errors for bits set to '1' that have not been successfully programmed to '0'. During the program operation, only the Read Status Register and Reset commands are accepted, all other commands are ignored. Once the program operation has completed the P/E/R controller bit SR6 is set to '1' and the Ready/Busy signal goes High. The device remains in read status register mode until another valid command is written to the command interface. Figure 13. Page program operation Before starting a page program operation a pointer operation can be performed. Refer to Section 6.1: Pointer operations for details. Device operations NAND512-A2C ### 6.4 Copy back program The copy back program operation is used to copy the data stored in one page and reprogram it in another page. The copy back program operation does not require external memory and so the operation is faster and more efficient because the reading and loading cycles are not required. The operation is particularly useful when a portion of a block is updated and the rest of the block needs to be copied to the newly assigned block. If the copy back program operation fails an error is signalled in the status register. However as the standard external ECC cannot be used with the copy back operation bit error due to charge loss cannot be detected. For this reason it is recommended to limit the number of copy back operations on the same data and or to improve the performance of the ECC. The copy back program operation requires two steps: - The source page must be read using the Read A command (one bus write cycle to setup the command and then 4 bus write cycles to input the source page address). This operation copies all 264 words/ 528 bytes from the page into the page buffer - When the device returns to the ready state (Ready/Busy High), the second bus write cycle of the command is given with the 4 bus cycles to input the target page address. Refer to *Table 10* for the addresses that must be the same for the source and target pages - 3. The Program Confirm command (code 10h) is no more necessary on NAND512-A2C devices. It is optional and has been maintained for backward compatibility. After a copy back program operation, a partial-page program is not allowed in the target page until the block has been erased. See Figure 14 for an example of the copy back operation. Table 10. Copy back program addresses | Density | Same address for source and target pages | |-----------|------------------------------------------| | 512 Mbits | A25 | Figure 14. Copy back operation The Program Confirm command (code 10h) is no more necessary on NAND512-A2C devices. It is optional and has been maintained for backward compatibility. NAND512-A2C Device operations #### 6.5 Block erase Erase operations are done one block at a time. An erase operation sets all of the bits in the addressed block to '1'. All previous data in the block is lost. An erase operation consists of three steps (refer to Figure 15): - 1. One bus cycle is required to setup the Block Erase command - 2. Only three bus cycles for 512-Mbit and 1-Gbit devices, or two for 128-Mbit and 256-Mbit devices are required to input the block address. The first cycle (A0 to A7) is not required as only addresses A14 to A25 are valid, A9 to A13 are ignored. In the last address cycle I/O2 to I/O7 must be set to $V_{\rm IL}$ . - 3. One bus cycle is required to issue the confirm command to start the P/E/R controller. Once the erase operation has completed the status register can be checked for errors. Figure 15. Block erase operation #### 6.6 Reset The Reset command is used to reset the command interface and status register. If the Reset command is issued during any operation, the operation will be aborted. If it was a program or erase operation that was aborted, the contents of the memory locations being modified will no longer be valid as the data will be partially programmed or erased. If the device has already been reset then the new Reset command will not be accepted. The Ready/Busy signal goes Low for $t_{BLBH4}$ after the Reset command is issued. The value of $t_{BLBH4}$ depends on the operation that the device was performing when the command was issued, refer to *Table 21* for the values. Device operations NAND512-A2C ### 6.7 Read status register The device contains a status register which provides information on the current or previous program or erase operation. The various bits in the status register convey information and errors on the operation. The status register is read by issuing the Read Status Register command. The status register information is present on the output data bus (I/O0-I/O7) on the falling edge of Chip Enable or Read Enable, whichever occurs last. When several memories are connected in a system, the use of Chip Enable and Read Enable signals allows the system to poll each device separately, even when the Ready/Busy pins are common-wired. It is not necessary to toggle the Chip Enable or Read Enable signals to update the contents of the status register. After the Read Status Register command has been issued, the device remains in read status register mode until another command is issued. Therefore if a Read Status Register command is issued during a random read cycle a new read command must be issued to continue with a page read. The status register bits are summarized in *Table 11: Status register bits*. Refer to *Table 11* in conjunction with the following text descriptions. #### 6.7.1 Write protection bit (SR7) The write protection bit can be used to identify if the device is protected or not. If the write protection bit is set to '1' the device is not protected and program or erase operations are allowed. If the write protection bit is set to '0' the device is protected and program or erase operations are not allowed. #### 6.7.2 P/E/R controller bit (SR6) The program/erase/read controller bit indicates whether the P/E/R controller is active or inactive. When the P/E/R controller bit is set to '0', the P/E/R controller is active (device is busy); when the bit is set to '1', the P/E/R controller is inactive (device is ready). #### 6.7.3 Error bit (SR0) The error bit is used to identify if any errors have been detected by the P/E/R controller. The error bit is set to '1' when a program or erase operation has failed to write the correct data to the memory. If the error bit is set to '0' the operation has completed successfully. #### 6.7.4 SR5, SR4, SR3, SR2 and SR1 are reserved Table 11. Status register bits | Bit | Name | Logic level | Definition | |-------------------------|-----------------------------------------|-------------|---------------------------------| | SR7 | Write protection | '1' | Not protected | | SICI | Write protection '1' Not protected | Protected | | | SR6 | Program/ erase/ read controller | '1' | P/E/R C inactive, device ready | | SINO | 6 Program/ erase/ read controlle | | P/E/R C active, device busy | | SR5, SR4, SR3, SR2, SR1 | Reserved | Don't care | | | SR0 | Generic error | '1' | Error – operation failed | | Sixo | Jeneno enoi | '0' | No error – operation successful | NAND512-A2C Device operations ## 6.8 Read electronic signature The device contains a manufacturer code and device code. To read these codes two steps are required: - 1. first use one bus write cycle to issue the Read Electronic Signature command (90h), followed by an address input of 00h - 2. then perform two bus read operations the first reads the manufacturer code and the second, the device code. Further bus read operations are ignored. Refer to Table 12: Electronic signature, for information on the addresses. Table 12. Electronic signature | Part number | Manufacturer code | Device code | |--------------|-------------------|-------------| | NAND512R3A2C | 20h | 36h | | NAND512W3A2C | 2011 | 76h | | NAND512R4A2C | 0020h | 0046h | Numonyx 29/55 Software algorithms NAND512-A2C # 7 Software algorithms This section gives information on the software algorithms that Numonyx recommends to implement to manage the bad blocks and extend the lifetime of the NAND device. NAND flash memories are programmed and erased by Fowler-Nordheim tunneling using a high voltage. Exposing the device to a high voltage for extended periods can cause the oxide layer to be damaged. For this reason, the number of program and erase cycles is limited (see *Table 14: Program, erase times and program erase endurance cycles* for value) and it is recommended to implement garbage collection, a wear-leveling algorithm and an error correction code, to extend the number of program and erase cycles and increase the data retention. To help integrate a NAND memory into an application Numonyx can provide a full range of software solutions: file system, sector management, drivers, and code management. Contact the nearest Numonyx sales office or visit www.numonyx.com for more details. ### 7.1 Bad block management Devices with bad blocks have the same quality level and the same AC and DC characteristics as devices where all the blocks are valid. A bad block does not affect the performance of valid blocks because it is isolated from the bit line and common source line by a select transistor. The devices are supplied with all the locations inside valid blocks erased (FFh). The bad block information is written prior to shipping. Any block where the 6th byte (x8 device)/1st word (x16 device) in the spare area of the 1st page does not contain FFh is a bad block. The bad block information must be read before any erase is attempted as the bad block information may be erased. For the system to be able to recognize the bad blocks based on the original information it is recommended to create a bad block table following the flowchart shown in *Figure 16*. # 7.2 NAND flash memory failure modes Over the lifetime of the device additional bad blocks may develop. To implement a highly reliable system, all the possible failure modes must be considered: - Program/erase failure: in this case the block has to be replaced by copying the data to a valid block. These additional bad blocks can be identified as attempts to program or erase them will give errors in the status register. - As the failure of a page program operation does not affect the data in other pages in the same block, the block can be replaced by re-programming the current data and copying the rest of the replaced block to an available valid block. The Copy Back Program command can be used to copy the data to a valid block. See Section 6.4: Copy back program for more details - Read failure: in this case, ECC correction must be implemented. To efficiently use the memory space, it is mandatory to recover single-bit errors, which occur during read operations, by using ECC without replacing the whole block. Refer to *Table 13* for the procedure to follow if an error occurs during an operation. NAND512-A2C Software algorithms Table 13. NAND flash failure modes | Operation | Procedure | | | |-----------|-------------------|--|--| | Erase | Block Replacement | | | | Program | Block Replacement | | | | Read | ECC | | | Figure 16. Bad block management flowchart Numonyx 31/55 Software algorithms NAND512-A2C ### 7.3 Garbage collection When a data page needs to be modified, it is faster to write to the first available page, and the previous page is marked as invalid. After several updates it is necessary to remove invalid pages to free some memory space. To free this memory space and allow further program operations it is recommended to implement a garbage collection algorithm. In a garbage collection software the valid pages are copied into a free area and the block containing the invalid pages is erased (see *Figure 17*). Figure 17. Garbage collection ## 7.4 Wear-leveling algorithm For write-intensive applications, it is recommended to implement a wear-leveling algorithm to monitor and spread the number of write cycles per block. In memories that do not use a wear-leveling algorithm not all blocks get used at the same rate The wear-leveling algorithm ensures that equal use is made of all the available write cycles for each block. There are two wear-leveling levels: - First level wear-leveling, new data is programmed to the free blocks that have had the fewest write cycles - Second level wear-leveling, long-lived data is copied to another block so that the original block can be used for more frequently-changed data. The second level wear-leveling is triggered when the difference between the maximum and the minimum number of write cycles per block reaches a specific threshold. #### 7.5 Error correction code An error correction code (ECC) can be implemented in the NAND flash memories to identify and correct errors in the data. For every 2048 bits in the device the implementation of 22 bits of ECC (16 bits for line parity plus 6 bits for column parity) is required. NAND512-A2C Software algorithms An ECC model is available in VHDL or Verilog. Contact the nearest Numonyx sales office for more details. New ECC generated during read XOR previous ECC with new ECC NO NO >1 bit All result = zero = zero YES YES 22 bit data = 0 11 bit data = 1 bit data = 1 Correctable Error **ECC Error** No Error ai08332 Figure 18. Error detection #### 7.6 Hardware simulation models #### 7.6.1 Behavioral simulation models Denali software corporation models are platform independent functional models designed to assist customers in performing entire system simulations (typical VHDL/Verilog). These models describe the logic behavior and timings of NAND flash devices, and so allow software to be developed before hardware. #### 7.6.2 IBIS simulations models IBIS (I/O buffer information specification) models describe the behavior of the I/O buffers and electrical characteristics of flash devices. These models provide information such as AC characteristics, rise/fall times and package mechanical data, all of which are measured or simulated at voltage and temperature ranges wider than those allowed by target specifications. IBIS models are used to simulate PCB connections and can be used to resolve compatibility issues when upgrading devices. They can be imported into SPICETOOLS. # 8 Program and erase times and endurance cycles The program and erase times and the number of program/erase cycles per block are shown in *Table 14*. Table 14. Program, erase times and program erase endurance cycles | Parameters | | Unit | | | |-------------------------------------------|---------|------|-----|--------| | Parameters | Min | Тур | Max | Unit | | Page program time | | 200 | 500 | μs | | Block erase time | | 2 | 3 | ms | | Program/erase cycles per block (with ECC) | 100,000 | | | cycles | | Data retention | 10 | | | years | # 9 Maximum ratings Stressing the device above the ratings listed in *Table 15: Absolute maximum ratings*, may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 15. Absolute maximum ratings | Symbol | Parameter | | Value | | Unit | |--------------------------------|-----------------------------------|---------------|-------------|-------|------| | Symbol Farameter | | Min | Max | J.III | | | T <sub>BIAS</sub> | Temperature under bias | | - 50 | 125 | °C | | T <sub>STG</sub> | Storage temperature | | <b>- 65</b> | 150 | °C | | T <sub>LEAD</sub> | Lead temperature during soldering | | | 260 | °C | | V <sub>IO</sub> <sup>(1)</sup> | Input or output voltage | 1.8 V devices | - 0.6 | 2.7 | V | | , IO, | input of output voltage | 3 V devices | - 0.6 | 4.6 | V | | | Cumplicicaltage | 1.8 V devices | - 0.6 | 2.7 | V | | V <sub>DD</sub> | Supply voltage | 3 V devices | - 0.6 | 4.6 | V | <sup>1.</sup> Minimum voltage may undershoot to -2 V for less than 20 ns during transitions on input and I/O pins. Maximum voltage may overshoot to $V_{DD}$ + 2 V for less than 20 ns during transitions on I/O pins. # 10 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow, are derived from tests performed under the measurement conditions summarized in *Table 16: Operating and AC measurement conditions*. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 16. Operating and AC measurement conditions | Parameter | | NANE | NAND flash | | | |---------------------------------------------------------------------|---------------|------|-------------------------------------------------|-------|--| | Farameter | | Min | Max | Units | | | Supply voltage (V | 1.8 V devices | 1.7 | 1.95 | V | | | Supply voltage (V <sub>DD</sub> ) | 3 V devices | 2.7 | in Max 7 1.95 7 3.6 10 85 30 50 V <sub>DD</sub> | V | | | Ambient temperature (T <sub>A</sub> ) | Grade 6 | -40 | 85 | °C | | | Load capacitance (C <sub>L</sub> ) (1 TTL GATE and C <sub>L</sub> ) | 1.8 V devices | 30 | | pF | | | | 3 V devices | 50 | | pF | | | Input pulges voltages | 1.8 V devices | 0 | $V_{DD}$ | V | | | Input pulses voltages | 3 V devices | 0.4 | Max 1.95 3.6 85 0 V <sub>DD</sub> 2.4 9 | V | | | Input and output timing ref. voltages | 1.8 V devices | 0.9 | | V | | | input and output timing rei. voltages | 3 V devices | 1.5 | | V | | | Input rise and fall times | | 5 | | ns | | | Output circuit resistors, R <sub>ref</sub> | | 8. | 35 | kΩ | | Table 17. Capacitance<sup>(1)(2)</sup> | Symbol | Parameter | Test conditions | Тур | Max | Unit | |------------------|--------------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input capacitance | $V_{IN} = 0 V$ | | 10 | pF | | C <sub>I/O</sub> | Input/output capacitance | V <sub>IL</sub> = 0 V | | 10 | pF | <sup>1.</sup> $T_A = 25$ °C, f = 1 MHz. $C_{IN}$ and $C_{I/O}$ are not 100% tested. <sup>2.</sup> Input/output capacitances double on stacked devices. Table 18. DC characteristics, 1.8 V devices<sup>(1)</sup> | Symbol | Parameter | | Test conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------|-----------------|------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | I <sub>DD1</sub> | 0 | Sequential read | $t_{RLRL}$ minimum<br>$\overline{E} = V_{IL}$ , $I_{OUT} = 0$ mA | - | 8 | 15 | mA | | I <sub>DD2</sub> | Operating current | Program | - | _ | 8 | 15 | mA | | I <sub>DD3</sub> | 1 | Erase | _ | _ | 8 | 15 | mA | | I <sub>DD5</sub> | Standby current (CMOS) | | $\overline{E} = V_{DD} - 0.2,$ $\overline{WP} = 0/V_{DD}$ | - | 10 | 50 | μA | | I <sub>LI</sub> | Input leakage current | | $V_{IN} = 0$ to $V_{DD}$ max | _ | - | ±10 | μΑ | | I <sub>LO</sub> | Output leakage current | | $V_{OUT} = 0$ to $V_{DD}$ max | _ | _ | ±10 | μΑ | | V <sub>IH</sub> | Input high voltage | | - | V <sub>DD</sub> - 0.4 | _ | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input low voltage | | - | -0.3 | _ | 0.4 | V | | V <sub>OH</sub> | Output high voltage level | | I <sub>OH</sub> = -100 μA | V <sub>DD</sub> -0.1 | _ | - | V | | V <sub>OL</sub> | Output low voltage level | | I <sub>OL</sub> = 100 μA | - | _ | 0.1 | V | | I <sub>OL</sub> (RB) | Output low current (RB) | | V <sub>OL</sub> = 0.1 V | 3 | 4 | | mA | | V <sub>LKO</sub> | V <sub>DD</sub> supply voltage<br>program loc | | - | _ | _ | 1.1 | V | <sup>1.</sup> Leakage currents double on stacked devices. Figure 19. Equivalent testing circuit for AC characteristics measurement Table 19. DC characteristics, 3 V devices<sup>(1)</sup> | Symbol | Parameter | | Test conditions | Min | Тур | Max | Unit | |----------------------|------------------------------------------------|-----------------|---------------------------------------------------------------|------|-----|----------------------|------| | I <sub>DD1</sub> | 0 | Sequential read | $t_{RLRL}$ minimum<br>$\overline{E} = V_{IL,} I_{OUT} = 0$ mA | - | 10 | 20 | mA | | I <sub>DD2</sub> | Operating current | Program | - | _ | 10 | 20 | mA | | I <sub>DD3</sub> | | Erase | - | _ | 10 | 20 | mA | | I <sub>DD4</sub> | Standby current (TTL), | | $\overline{E}=V_{IH}, \overline{WP}=0V/V_{DD}$ | _ | _ | 1 | mA | | I <sub>DD5</sub> | Standby current (CMOS) | | E=V <sub>DD</sub> -0.2, WP=0/V <sub>DD</sub> | _ | 10 | 50 | μA | | ILI | Input leakage current | | V <sub>IN</sub> = 0 to V <sub>DD</sub> max | _ | _ | ±10 | μA | | I <sub>LO</sub> | Output leakage current | | V <sub>OUT</sub> = 0 to V <sub>DD</sub> max | _ | _ | ±10 | μA | | V <sub>IH</sub> | Input high voltage | | _ | 2.0 | - | V <sub>DD</sub> +0.3 | V | | V <sub>IL</sub> | Input low voltage | | - | -0.3 | - | 0.8 | V | | V <sub>OH</sub> | Output high voltage level | | I <sub>OH</sub> = -400 μA | 2.4 | _ | - | V | | V <sub>OL</sub> | Output low voltage level | | I <sub>OL</sub> = 2.1 mA | _ | - | 0.4 | V | | I <sub>OL</sub> (RB) | Output low current (RB) | | V <sub>OL</sub> = 0.4 V | 8 | 10 | | mA | | V <sub>LKO</sub> | V <sub>DD</sub> supply voltage<br>program locl | | _ | _ | _ | 1.5 | V | <sup>1.</sup> Leakage currents double on stacked devices. Table 20. AC characteristics for command, address, data input | Symbol | Alt.<br>symbol | Parameter | 1.8 V<br>devices | 3 V<br>devices | Unit | | | |--------------------|--------------------|-----------------------------------------------------------|---------------------|----------------|------|----|----| | t <sub>ALLWH</sub> | + | Address Latch Low to Write Enable High | Al actus time | Min | 25 | 15 | no | | t <sub>ALHWH</sub> | t <sub>ALS</sub> | Address Latch High to Write Enable High | AL setup time | IVIIII | | | ns | | t <sub>CLHWH</sub> | 4 | Command Latch High to Write Enable High | Cl. actus time | Min | 25 | 15 | 20 | | t <sub>CLLWH</sub> | t <sub>CLS</sub> | Command Latch Low to Write Enable High | CL setup time | | | | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Valid to Write Enable High | Data setup time Min | | 20 | 15 | ns | | t <sub>ELWH</sub> | t <sub>CS</sub> | Chip Enable Low to Write Enable High | | Min | 30 | 20 | ns | | t <sub>WHALH</sub> | - t <sub>ALH</sub> | Write Enable High to Address Latch High | AL hold time | Min | 10 | 5 | 20 | | t <sub>WHALL</sub> | | Write Enable High to Address Latch Low | AL noid time | | | | ns | | t <sub>WHCLH</sub> | | Write Enable High to Command Latch High | OL baldina | Min | 10 | 5 | | | t <sub>WHCLL</sub> | t <sub>CLH</sub> | Write Enable High to Command Latch Low | CL hold time | | | | ns | | t <sub>WHDX</sub> | t <sub>DH</sub> | Write Enable High to Data Transition | Data hold time Min | | 10 | 5 | ns | | t <sub>WHEH</sub> | t <sub>CH</sub> | Write Enable High to Chip Enable High | E hold time | Min | 10 | 5 | ns | | t <sub>WHWL</sub> | t <sub>WH</sub> | Write Enable High to Write Enable Low | W High hold time | Min | 15 | 10 | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write Enable Low to Write Enable High | W pulse width | Min | 25 | 15 | ns | | t <sub>WLWL</sub> | t <sub>WC</sub> | Write Enable Low to Write Enable Low Write cycle time Min | | Min | 45 | 30 | ns | Table 21. AC characteristics for operations | Symbol | Alt.<br>symbol | | 1.8 V<br>devices | 3 V<br>devices | Unit | | | |---------------------|-------------------|-----------------------------------------|---------------------------------|----------------|------|-----|----| | t <sub>ALLRL1</sub> | + | Address Latch Low to | Read electronic signature | Min | 10 | 10 | ns | | t <sub>ALLRL2</sub> | t <sub>AR</sub> | Read Enable Low | Read cycle | | 10 | 10 | ns | | t <sub>BHRL</sub> | t <sub>RR</sub> | Ready/Busy High to Re | ead Enable Low | Min | 20 | 20 | ns | | t <sub>BLBH1</sub> | | | Read busy time | Max | 15 | 12 | μs | | t <sub>BLBH2</sub> | t <sub>PROG</sub> | | Program busy time | Max | 500 | 500 | μs | | t <sub>BLBH3</sub> | t <sub>BERS</sub> | | Erase busy time | Max | 3 | 3 | ms | | | | Ready/Busy Low to Ready/Busy High | Reset busy time, during ready | Max | 5 | 5 | μs | | t | t | | Reset busy time, during read | Max | 5 | 5 | μs | | t <sub>BLBH4</sub> | t <sub>RST</sub> | | Reset busy time, during program | Max | 10 | 10 | μs | | | | | Reset busy time, during erase | Max | 500 | 500 | μs | | t <sub>CLLRL</sub> | t <sub>CLR</sub> | Command Latch Low t | o Read Enable Low | Min | 10 | 10 | ns | | t <sub>DZRL</sub> | t <sub>IR</sub> | Data Hi-Z to Read Ena | Min | 0 | 0 | ns | | | t <sub>EHQZ</sub> | t <sub>CHZ</sub> | Chip Enable High to O | Max | 30 | 30 | ns | | | t <sub>ELQV</sub> | t <sub>CEA</sub> | Chip Enable Low to Ou | Max | 45 | 35 | ns | | | t <sub>RHRL</sub> | t <sub>REH</sub> | Read Enable High to<br>Read Enable Low | Read Enable High hold time | Min | 15 | 10 | ns | | t <sub>RHQZ</sub> | t <sub>RHZ</sub> | Read Enable High to C | Max | 30 | 30 | ns | | | t <sub>EHQX</sub> | T <sub>OH</sub> | Chip Enable High or R | Min | 10 | 10 | ns | | | t <sub>RLRH</sub> | t <sub>RP</sub> | Read Enable Low to<br>Read Enable High | I Read Enable builse width | | 25 | 15 | ns | | t <sub>RLRL</sub> | t <sub>RC</sub> | Read Enable Low to<br>Read Enable Low | I Read Cycle time | | 50 | 30 | ns | | t <sub>RLQV</sub> | t <sub>REA</sub> | Read Enable Low to<br>Output Valid | | | 30 | 18 | ns | | t <sub>WHBH</sub> | t <sub>R</sub> | Write Enable High to<br>Ready/Busy High | | | 15 | 12 | μs | | t <sub>WHBL</sub> | t <sub>WB</sub> | Write Enable High to R | Max | 100 | 100 | ns | | | t <sub>WHRL</sub> | t <sub>WHR</sub> | Write Enable High to R | Min | 60 | 60 | ns | | | t <sub>VHWH</sub> | t <sub>WW</sub> | Write protection time | Min | 100 | 100 | ns | | <sup>1.</sup> ES = electronic signature. <sup>2.</sup> During a program/erase enable operation, $t_{VHWH}$ is the delay from $\overline{WP}$ High to $\overline{W}$ High. During a program/erase disable operation, $t_{VLWH}$ is the delay from $\overline{WP}$ Low to $\overline{W}$ High. Figure 20. Command Latch AC waveforms Figure 21. Address Latch AC waveforms Figure 22. Data Input Latch AC waveforms Figure 23. Sequential data output after read AC waveforms 1. CL = Low, AL = Low, $\overline{W} = High$ . - tCLLRL-CL ↓ tWHCLL tCLHWH 4 -tWHEH E tELWH -tWLWH $\overline{\mathsf{W}}$ - tELQV tWHRL tEHQZ→ R tDZRL · tDVWH+ -tWHDX tRLQV tRHQZ▶ (Data Setup time) (Data Hold time) tRHQX Status Register Output 70h I/O tEHQX ai08032c Figure 24. Read status register AC waveforms <sup>1.</sup> Refer to *Table 12* for the values of the manufacturer and device codes. Numonyx 41/55 Command Code Address N Input CL E tEHQZ tWLWL W tWHBL → d tALLRL2 tRLRL (Read Cycle time) tWHBH 🕹 tRHQZ $\overline{\mathsf{R}}$ tRLRH→ tBLBH1 RB Add.N cycle 1 00h or 01h I/O Data Output Busy from Address N to Last Byte or Word in Page Figure 26. Page read A/read B operation AC waveforms ai08033c Figure 27. Read C operation, one page AC waveforms 1. A0-A7 is the address in the spare memory area, where A0-A3 are valid and A4-A7 are don't care. Figure 28. Page program AC waveforms Figure 29. Block erase AC waveforms Figure 30. Reset AC waveforms Numonyx 45/55 Figure 31. Program/erase enable waveforms Figure 32. Program/erase disable waveforms ### 10.1 Ready/Busy signal electrical characteristics *Figure 33*, *Figure 34* and *Figure 35* show the electrical characteristics for the Ready/Busy signal. The value required for the resistor R<sub>P</sub> can be calculated using the following equation: $$R_{p}min = \frac{(V_{DDmax} - V_{OLmax})}{I_{OI} + I_{L}}$$ So, $$R_{P}min(1.8V) = \frac{1.85V}{3mA + I_{L}}$$ $$R_{P}min(3V) = \frac{3.2V}{8mA + I_{L}}$$ where $I_L$ is the sum of the input currents of all the devices tied to the Ready/Busy signal. $R_P$ max is determined by the maximum value of $t_r$ . Figure 33. Ready/Busy AC waveform Figure 34. Ready/Busy load circuit Numonyx 47/55 Figure 35. Resistor value versus waveform timings for Ready/Busy signal 1. T = 25°C. #### 10.2 Data protection The Numonyx NAND device is designed to guarantee data protection during power transitions. A $V_{DD}$ detection circuit disables all NAND operations, if $V_{DD}$ is below the $V_{LKO}$ threshold. In the $V_{DD}$ range from $V_{LKO}$ to the lower limit of nominal range, the $\overline{WP}$ pin should be kept Low ( $V_{IL}$ ) to guarantee hardware protection during power transitions as shown in the figure below (*Figure 36*). Ai13188 V<sub>DD</sub> Nominal Range V<sub>LKO</sub> Locked Locked Figure 36. Data protection 48/55 № numonyx NAND512-A2C Package mechanical # 11 Package mechanical To meet environmental requirements, Numonyx offers these devices in RoHS compliant packages, which have a lead-free second-level interconnect. The category of second-level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. RoHS compliant specifications are available at www.numonyx.com. DI E1 E1 E1 E1 E1 E1 E1 ENDRE Figure 37. TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package outline Table 22. TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, mechanical data | Cumbal | | millimeters | | inches | | | |--------|-------|-------------|-------|--------|-------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.20 | | | 0.047 | | A1 | 0.10 | 0.05 | 0.15 | 0.004 | 0.002 | 0.006 | | A2 | 1.00 | 0.95 | 1.05 | 0.039 | 0.037 | 0.041 | | В | 0.22 | 0.17 | 0.27 | 0.009 | 0.007 | 0.011 | | С | | 0.10 | 0.21 | | 0.004 | 0.008 | | СР | | | 0.08 | | | 0.003 | | D1 | 12.00 | 11.90 | 12.10 | 0.472 | 0.468 | 0.476 | | E | 20.00 | 19.80 | 20.20 | 0.787 | 0.779 | 0.795 | | E1 | 18.40 | 18.30 | 18.50 | 0.724 | 0.720 | 0.728 | | е | 0.50 | _ | - | 0.020 | _ | _ | | L | 0.60 | 0.50 | 0.70 | 0.024 | 0.020 | 0.028 | | L1 | 0.80 | | | 0.031 | | | | α | 3° | 0° | 5° | 3° | 0° | 5° | Numonyx 49/55 <sup>1.</sup> Drawing is not to scale. Package mechanical NAND512-A2C D D2 D1 SD 0 SE E2 E1 FΕ FE1 0 FD1 ddd 🖁 A2 Figure 38. VFBGA55 8 x 10 x 1.05 mm - 6 x 8 +7 active ball array, 0.8 mm pitch, package outline 1. Drawing is not to scale. BGA-Z61 NAND512-A2C Package mechanical Table 23. VFBGA55 8 x 10 x 1.05 mm - 6 x 8 +7 active ball array, 0.8 mm pitch, mechanical data | Symbol | | millimeters | ; | | inches | | | |--------|-------|-------------|-------|-------|--------|-------|--| | Symbol | Тур | Min | Max | Тур | Min | Max | | | А | | | 1.05 | | | 0.041 | | | A1 | | 0.25 | | | 0.010 | | | | A2 | 0.65 | | | 0.026 | | | | | b | 0.45 | 0.40 | 0.50 | 0.018 | 0.016 | 0.020 | | | D | 8.00 | 7.90 | 8.10 | 0.315 | 0.311 | 0.319 | | | D1 | 4.00 | | | 0.157 | | | | | D2 | 5.60 | | | 0.220 | | | | | ddd | | | 0.10 | | | 0.004 | | | E | 10.00 | 9.90 | 10.10 | 0.394 | 0.390 | 0.398 | | | E1 | 5.60 | | | 0.220 | | | | | E2 | 8.80 | | | 0.346 | | | | | е | | 0.80 | • | | 0.031 | | | | FD | 2.00 | | | 0.079 | | | | | FD1 | 1.20 | | | 0.047 | | | | | FE | 2.20 | | | 0.087 | | | | | FE1 | 0.60 | | | 0.024 | | | | | SD | 0.40 | | 0.016 | | | | | | SE | 0.40 | | | 0.016 | | | | Package mechanical NAND512-A2C Figure 39. VFBGA63 9 x 11 x 1.05 mm - 6 x 8 +15, 0.8 mm pitch, package outline 1. Drawing is not to scale. Table 24. VFBGA63 9 x 11 x 1.05 mm - 6 x 8 +15 active ball array, 0.8 mm pitch, mechanical data | Ob. a l | | millimeters | | | | | |---------|-------|-------------|-------|-------|-------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.05 | | | 0.041 | | A1 | | 0.25 | | | 0.010 | | | A2 | 0.65 | | | 0.026 | | | | b | 0.45 | 0.40 | 0.50 | 0.018 | 0.016 | 0.020 | | D | 9.00 | 8.90 | 9.10 | 0.354 | 0.350 | 0.358 | | D1 | 4.00 | | | 0.157 | | | | D2 | 7.20 | | | 0.283 | | | | ddd | | | 0.10 | | | 0.004 | | E | 11.00 | 10.90 | 11.10 | 0.433 | 0.429 | 0.437 | | E1 | 5.60 | | | 0.220 | | | | E2 | 8.80 | | | 0.346 | | | | е | | 0.80 | • | | 0.031 | | | FD | 2.50 | | | 0.098 | | | | FD1 | 0.90 | | | 0.035 | | | | FE | 2.70 | | | 0.106 | | | | FE1 | 1.10 | | | 0.043 | | | | SD | | 0.40 | | 0.016 | | | | SE | 0.40 | | | 0.016 | | | ## 12 Ordering information E = RoHS compliant package, standard packing F = RoHS compliant package, tape & reel packing Note: Not all combinations are necessarily available. For a list of available devices or for further information on any aspect of these products, please contact your nearest Numonyx sales office. V numonyx 53/55 Revision history NAND512-A2C # 13 Revision history Table 26. Document revision history | Date | Revision | Changes | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 26-Oct-2006 | 0.1 | Initial release. | | | 08-Feb-2007 | Datasheet status upgraded to 'full datasheet'. USOP48 package removed. Data integrity of 100,000 specified for ECC implemented. t <sub>WHBH1</sub> removed from <i>Table 21: AC characteristics for open</i> | | | | 19-Mar-2008 | 2 | Added: t <sub>VHWH</sub> and t <sub>VLWH</sub> in <i>Table 21: AC characteristics for operations</i> , note 2 below the same table, <i>Figure 31: Program/erase enable waveforms</i> and <i>Figure 32: Program/erase disable waveforms</i> . Modified: <i>Section 3.9: Ready/Busy (RB)</i> , procedure for program failure in <i>Table 13: NAND flash failure modes</i> , maximum value for V <sub>LKO</sub> in <i>Table 19: DC characteristics</i> , <i>3 V devices</i> and <i>Figure 24: Read status register AC waveforms</i> . Minor text changes. | | | 14-May-2008 | 3 | Applied Numonyx branding. | | | 24-Sep-2008 | 4 | Added the sequential row read option and the package VFBGA55 throughout the document. | | | 09-Jun-2009 | 5 | Document status upgraded from 'full datasheet' to 'not for new design'. Added security features on the cover page and in Section 1: Description. Updated Figure 33: Ready/Busy AC waveform and Figure 35: Resistor value versus waveform timings for Ready/Busy signal. References to ECOPACK removed and replaced by RoHS compliance. Modified dimension A2 of the VFBGA55 and VFBGA63 packages in Table 23 and Table 24. Removed NAND512W4A2C root part number throughout the document. | | #### Please Read Carefully: INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH NUMONYX<sup>TM</sup> PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN NUMONYX'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NUMONYX ASSUMES NO LIABILITY WHATSOEVER, AND NUMONYX DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF NUMONYX PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Numonyx products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications. Numonyx may make changes to specifications and product descriptions at any time, without notice. Numonyx, B.V. may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Numonyx reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Contact your local Numonyx sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Numonyx literature may be obtained by visiting Numonyx's website at http://www.numonyx.com. Numonyx StrataFlash is a trademark or registered trademark of Numonyx or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 11/5/7, Numonyx B.V. All Rights Reserved.