# **Television Chroma System** #### Features: ## CA3070 - Voltage Controlled Oscillator - Keyed APC & ACC Detectors - **DC Hue Control** - Shunt Regulator #### CA3071 - ACC Controlled Chroma Amplifier - DC Chroma Gain Control - Color Killer - Amplifier Short-Circuit Protection ## CA3072 - Synchronous Detector with Color Difference Matrix - Emitter-Follower Output Amplifiers with Short-Circuit Protection File Number 468 # CA3070 Chroma Signal Processor Fig. 2 - Functional diagram of RCA-CA3070. The CA3070 is a complete subcarrier regeneration system with automatic phase control applied to the oscillator. An amplified chroma signal from the CA3071 is applied to terminals No. 13 and No. 14, which are the automatic phase control (APC) and the automatic chroma control (ACC) inputs. APC and ACC detection is keyed by the horizontal pulse which also inhibits the oscillator output amplifier during the burst interval. The ACC system uses a synchronous detector to develop a correction voltage at the differential output terminal Nos. 15 & 16. This control signal is applied to the input terminal Nos. 1 & 14 of the CA3071. The APC system also uses a synchronous detector. The APC error voltage is internally coupled to the 3.58 MHz oscillator at balance; the phase of the signal at terminal No. 13 is in quadrature with the oscillator. To accomplish phasing requirements, an RC phase shift network is used between the chroma input and terminal Nos. 13 and 14. The feedback loop of the oscillator is from terminal Nos. 7 and 8 back to No. 6. The same oscillator signal is available at terminal Nos. 7 and 8, but the dc output of the APC detector controls the relative signal levels at terminal Nos. 7 or 8. Because the output at terminal No. 8 is shifted in phase compared to the output at terminal No. 7, which is applied directly to the crystal circuit, control of the relative amplitudes at terminal Nos. 7 and 8 alters the phase in the feedback loop, thereby changing the frequency of the crystal oscillator. Balance adjustments of dc offsets are provided to establish an initial no-signal offset control in the ACC output, and a no-signal, on-frequency adjustment through the APC detector-amplifier circuit which controls the oscillator frequency. The oscillator output stage is differentially controlled at terminal Nos. 2 and 3 by the hue control input to terminal No. 1. The hue phase shift is accomplished by the external R, L, and C components that couple the oscillator output to the demodulator input terminals. The CA3070 includes a shunt regulator to establish a 12-volt dc supply. ## MAXIMUM RATINGS, Absolute Maximum-Values at TA = 25°C DC Supply Voltage and Current ..... See Charts Below Device Dissipation: Up to $T_A = +70^{\circ}C$ .... 530 mW Above $T_A = +70^{\circ}C$ ... Derate Linearly at 6.7 mW/°C Ambient Temperature Range: Operating ..... -40 to +85 °C Storage ..... -65 to +150 °C Lead Temperature (During Soldering): At distance 1/32 in. (3.17 mm) from seating plane for 10 s max. +265 °C With respect to terminal No.5 and with terminal No. 10 connected through 470Ω to +24 V. N1 Regulated voltage at terminal No. 10. N2 Controlled by max. input current. N3 Limited by dissipation. ## Maximum Voltage and Current Ratings at TA = +25°C | Voltage <b>▲</b> | | | | | | | |------------------|-------|-------|--|--|--|--| | Terminal | Min. | Max. | | | | | | No. | Volts | Volts | | | | | | 1 | 0 | * | | | | | | 2 | 0 | +16 | | | | | | 3 | 0 | +16 | | | | | | 4 | -5 | N2 | | | | | | 6 | _ | _ | | | | | | 7 | _ | _ | | | | | | 8 | | | | | | | | 10 | 0 | N3 | | | | | | 11 | 0 | N1 | | | | | | 12 | 0 | N1 | | | | | | 13 | 0 | N1 | | | | | | 14 | 0 | N1 | | | | | | 15 | 0 | +16 | | | | | | 16 | 0 | +16 | | | | | | Current | | | | | | |----------|----------------|----|--|--|--| | Terminal | l <sub>I</sub> | Io | | | | | No. | mA | mA | | | | | 1 | 20 | 1 | | | | | 2 | _ | | | | | | 3 | 1 | | | | | | 4 | 20 | 1 | | | | | 10 | N3 | 1 | | | | | 11 | _ | _ | | | | | 12 | - | _ | | | | | 13 | 20 | 1 | | | | | 14 | 20 | 1 | | | | Fig. 3 - Schematic diagram CA3070. ELECTRICAL CHARACTERISTICS, at $T_A = 25^{\circ}C$ and $V^+ = +24~V$ unless otherwise specified | CHARACTERISTICS | SYMBOLS | SPECIAL TEST CONDITIONS | LIMITS<br>CA3070 | | UNITS | TEST<br>CIRCUITS | | |--------------------------------|----------------------------------|------------------------------|------------------|------|-------|------------------|------| | | | | MIN. | TYP. | MAX. | | FIG. | | Static Characteristics | | | | | | | | | Voltage:<br>Hue Control | V <sub>1</sub> | Switch in position 2 | 6.9 | 7.7 | 8.6 | | 4c | | Oscillator Input | ٧6 | | _ | 2.8 | _ | | | | APC Input | V <sub>13</sub> | | | 6.5 | - | ] v | 4a | | Regulator | V <sub>10</sub> | V <sup>+</sup> = 21 V | 11 | 12.3 | 13.5 | <u> </u> | | | Regulator Change | V <sub>10</sub> | V <sup>+</sup> = 27 V | 0.2 | | +0.2 | | | | Horizontal Key Input | ٧4 | i <sub>4</sub> = -10 μA | 5 | - | _ | 1 | | | Currents:<br>Oscillator Output | 12 | | | 5.8 | _ | mA | 4c | | APC Output | 111, 112 | | - | 1.45 | | ] "" | 4b | | ACC Output | <sup>1</sup> 15, <sup>1</sup> 16 | | | 1.45 | | <u> </u> | | | Dynamic Characteristics | | | | | | | | | Oscillator Outputs: | | | | | | ŀ | | | Terminal No. 2 | V <sub>2</sub> | S <sub>1</sub> in position 1 | 0.75 | 1.0 | | ] | 5 | | Terminal No. 3 | ٧3 | S <sub>1</sub> in position 2 | 0.75 | 1.0 | _ | v <sub>p-p</sub> | | | ACC Detected Output | V <sub>16</sub> -V <sub>15</sub> | S <sub>1</sub> in position 1 | 115 | 150 | _ | mV | 5 | | Oscillator Pull-In Range | - | | - | ±400 | - | Hz | 5 | Fig. 4 - Static characteristics test circuits. NOTES: - I. ALL RESISTANCES IN OHMS. - 2. UNLESS OTHERWISE SPECIFIED ALL CAPACITANCES ARE IN MICROFARADS. - 3. v<sub>2</sub> 8 v<sub>3</sub> MEAS'D WITH LOW-CAPACITY SCOPE PROBE ≤ 20 pF. 92CM-17578RI Fig. 5 - CA3070 Dynamic test circuit. ## **Dynamic Test Initial Adjustments** - APC ADJUST: With S2 in "OFF" position adjust the "APC ADJ" potentiometer to set oscillator frequency at 3.579545MHz ±25 Hz. With S1 in position 1 measure frequency at terminal No. 2 output, using crystal probe shown in Fig. 6. - ACC ADJUST: With S2 in "OFF" position adjust "ACC ADJ" potentiometer to give an ACC output reading of 0±2 mV. # CRYSTAL (3.579545 MHz) 18 kΩ Cp 3-26 pF 51 Ω 92CS-17579 ## Procedure to Pull-in Range Measurement - 1. Set S1 in position 1 and connect the crystal probe to terminal No. 2. - 2. Turn S2 to "OFF" and set "APC ADJ," arm to ground. - Turn S2 to "ON" and gradually adjust "APC ADJ" until oscillator "locks" as witnessed by a sharp increase in ACC output voltage between terminal Nos. 15 and 16. - 4. Turn S2 to "OFF" and adjust capacitor Cp of crystal probe for maximum deflection on Ballantine Meter. - Switch Ballantine meter to "Amplifier" position and read oscillator frequency on counter. - Repeat steps 2 5 with "APC ADJ" arm set to terminal No. 10 instead of to ground. Fig. 6 - Crystal probe for frequency measurements. # CA3071 Chroma Amplifier The CA3071 is a combined two-stage chroma amplifier and functional control circuit. The input signal is received from the video amplifier and applied to terminal No. 2 of the input amplifier stage. The first amplifier stage is part of the ACC system and is controlled by differential adjustment from the ACC input terminal Nos. 1 and 14. The output of the 1st amplifier is directed to terminal No. 6 from where the signal may be applied to the ACC detection system of the CA3070 or an equivalent circuit. The output at terminal No. 6 is also applied to terminal No. 7 which is the input to the 2nd amplifier stage. Another output of the 1st amplifier at terminal No. 13 is directed to the killer adjustment circuit. The dc voltage level at terminal No. 13 rises as the ACC differential voltage decreases with a reduction in the burst amplitude. At a pre-set condition determined by the killer adjustment resistor the killer circuit is activated and causes the 2nd chroma amplifier stage to be cut off. The 2nd chroma amplifier stage is also gain controlled by the adjustment of dc voltage at terminal No. 10. The output of the 2nd chroma amplifier stage is available at terminal No. 9. The typical output termination circuit that is shown, provides differential chroma drive signal to the demodulator circuit. Both amplifier outputs utilize emitter-followers with short-circuit protection. ## MAXIMUM RATINGS, Absolute Maximum-Values at $T_A = 25^{\circ}C$ | DC Supply Voltage (Terminal 8 | | |-------------------------------------------------------|----| | to Terminal 4) | C | | Device Dissipation: | | | Op to 1A = 170 C | ηW | | Above $T_A = +70^{\circ}C$ Derate Linearly at 6.7 mW/ | °C | | Ambient Temperature Range: | | | Operating | °C | | Storage | °C | | Lead Temperature (During Soldering): | | | At distance 1/32 in (3.17 mm) | | | from seating plane for 10 s max +265 | °C | # Maximum Voltage and Current Ratings @ T<sub>A</sub> = +25°C Current Voltage\* | Terminal<br>No. | l <sub>l</sub><br>mA | I <sub>O</sub><br>mA | |-----------------|----------------------|----------------------| | 1 | 5 | 1.0 | | 2 | 5 | 1.0 | | 3 | 10 | 10 | | 6 | 1.0 | 20 | | 7 | 5 | 1.0 | | 9 | 1.0 | 20 | | 12 | 1.0 | 5 | | 14 | 5 | 1.0 | | * 11111 | , | | <sup>\*</sup> With reference to terminal No. 4 and with +24 V on terminal No. 8 except for the rating given for terminal No. 8. | Terminal<br>No. | MIN<br>VOLTS | MAX<br>VOLTS | | | | | | | |-----------------|--------------|--------------|--|--|--|--|--|--| | 1 | -5 | +15 | | | | | | | | 2 | -5 | +5 | | | | | | | | 3 | 0 | +2 | | | | | | | | 6 | 0 | +24 | | | | | | | | 7 | -5 | +5 | | | | | | | | 8 | 0 | +30 | | | | | | | | 9 | 0 | +24 | | | | | | | | 10 | 0 | +24 | | | | | | | | 11 | 0 | +24 | | | | | | | | 12 | 0 | +20 | | | | | | | | 13 | 0 | +20 | | | | | | | | 14 | 5 | +15 | | | | | | | ## ELECTRICAL CHARACTERISTICS, at TA = 25° C | | | | | LIMIT | rs | | CURVES<br>& TEST | |----------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------|------|-------|----------|-----------|------------------| | CHARACTERISTICS | SYMBOLS | | | CA30 | 71 | UNITS | CIRCUITS | | | (Measure) | | MIN. | TYP. | MAX. | | FIG. | | Static Characteristics | | | | | 1 | | | | Voltages:<br>Bias Reference Terminal | V12 | S <sub>1</sub> Open, S <sub>2</sub> Open | _ | 17.3 | _ | | | | Ampl. No. 1 Chroma<br>Input | v <sub>2</sub> | S <sub>1</sub> Open, S <sub>2</sub> Open | - | 1.75 | - | | | | Ampl. No. 1 Chroma Output Balanced | V <sub>6</sub> | S <sub>1</sub> Open, S <sub>2</sub> Open | - | 20 | - | v | 8 | | Unbalanced | ٧6 | S <sub>1</sub> Open, S <sub>2</sub> Closed | - | 13.5 | <u> </u> | | 1 | | Ampl. No. 2 Chroma<br>Input | V <sub>7</sub> | S <sub>1</sub> Open, S <sub>2</sub> Open | - | 1.5 | | | | | Ampl. No. 2 Chroma<br>Output | V9 | S <sub>1</sub> Closed, S <sub>2</sub> Open | - | 20.6 | - | | | | Supply Current | ¹Τ | S <sub>1</sub> Open, S <sub>2</sub> Open | 17 | 24.5 | 31 | mA | | | Dynamic Characteristics | | | | | | | | | Amplifier No. 1 Voltage Gain | A <sub>V1</sub> | Eq = 30 mVRMS Measure v <sub>6</sub> | 14 | 1 - | - | dB | | | Amplifier No. 2 Voltage<br>Gain | A <sub>V2</sub> | Vg = 1.0 V (RMS) Measure v7 | - | 14 | - | dB | 9 | | Max. Chroma Output<br>Voltage | ٧g | | _ | 2 | _ | VRMS | 13 | | 10% Chroma Gain Control<br>Reference Voltage | V8-V10 | E <sub>g</sub> = 50 mV <sub>RMS</sub> , adjust Chroma<br>Gain Control to Change vg to<br>10% of Maximum Chroma<br>Output | 2.1 | 3.8 | 6.8 | v | | | Output Voltage, Killer Off | ٧g | S <sub>1</sub> in Position 2<br>E <sub>g</sub> = 50 mVRMS, adjust "Killer<br>Adjust" for an abrupt decrease<br>in Vg | | - | 12 | mV<br>RMS | 9 | | Output Voltage, Chroma Off | ٧9 | Eg = 50 m VRMS, adjust Chroma<br>control to min. Chroma Output | - | - | 12 | mV<br>RMS | | | Bandwidth:<br>Amplifier No. 1 | вw | | _ | 12 | - | | - | | Amplifier No. 2 | BW | | _ | 30 | - | MHz | 11, 12 | | Ampl. No. 1 input | r <sub>i</sub> l | | | 2 | ~ | kΩ | | | Impedance | cil | | - | 4 | - | pF | | | Ampl. No. 1 Output<br>Impedance | rol | | - | 85 | - | Ω | | | Ampl. No. 2 Input | r <sub>i</sub> 2 | | - | 2.1 | | kΩ | 9 | | Impedance | c <sub>i</sub> 2 | | - | 3.5 | _ | ρF | | | Ampl. No. 2 Output | ro2 | | _ | 85 | _ | Ω | | Fig. 8 - Static characteristics test circuit-CA3071. - I. SWITCH SI IN POSITION I UNLESS OTHERWISE NOTED IN TABLE OF DYNAMIC CHARACTERISTICS - 2. CHROMA GAIN CONTROL SET TO GROUND UNLESS OTHERWISE NOTED IN TABLE OF DYNAMIC CHARACTERISTICS - 3. ALL RESISTANCES IN OHMS - 4. ALL CAPACITANCES ARE IN MICROFARADS UNLESS OTHERWISE SPECIFIED 92CM-1758i Fig. 9 - Dynamic characteristics circuit-CA3071. Fig. 10-Schematic diagram for CA3071. Fig. 11 - CA3071 Wideband amplifier circuit. Fig. 12 – Frequency response for wideband amplifier CA3071. Fig. 13 — Typical CA3071 wideband amplifier linearity ## CA3072 Chroma Demodulator Fig. 14 - Functional diagram of RCA-CA3072. The CA3072 has two sets of synchronous detectors with matrix circuits to achieve the R-Y, G-Y, and B-Y color difference output signals. The chroma input signal is applied to terminal Nos. 3 and 4 while the oscillator injection signal is applied to terminal Nos. 6 and 7. The color difference signals, after matrix, have a fixed relationship of amplitude and phase nominally equal dc voltage levels. The outputs of the CA3072 are suitable for driving high level color difference or R, G, B output amplifiers. Emitter-follower output stages used to drive the high level color amplifiers have short-circuit protection. ## MAXIMUM RATINGS, Absolute Maximum-Values at $T_{\Delta} = 25^{\circ}$ C | DC Supply Voltage (Terminal 8 to Terminal 14) 27 | |--------------------------------------------------| | Reference Input Voltage | | Chroma Input Voltage | | Device Dissipation: | | Up to T <sub>A</sub> = +70°C 530 mW | | Above TA = +70°C Derate Linearly at 6.7 mW/°C | | Ambient Temperature Range: | | Operating | | Storage65 to +150°C | | Lead Temperature (During Soldering): | | At distance 1/32 in (3.17 mm) from seating plane | | for 10 c may +2650C | #### Maximum Voltage and Current Ratings at TA = +25°C | | Voltage | * | C | urren | t | |-----------------|--------------|--------------|-----------------|----------|----------| | Terminal<br>No. | MIN<br>VOLTS | MAX<br>VOLTS | Terminal<br>No. | II<br>mA | IO<br>mA | | 3 | 0 | +5 | 3 | - | | | 4 | 0 | +5 | 4 | - | | | 6 | 0 | +12 | 6 | - | _ | | 7 | 0 | +12 | 7 | - | - | | 8 | 0 | +27 | 8 | Ī | T - | | 9 | 0 | +20 | 9 | 1.0 | 20 | | 11 | 0 | +20 | 11 | 1.0 | 20 | | 13 | 0 | +20 | 13 | 1.0 | 20 | \*With reference to terminal No. 14 and with the voltage between terminal No. 8 and terminal No. 14 at +24 V except as given in rating for terminal No. 8. Fig. 15 - Static characteristics test circuit-CA3072. Fig. 16 - Dynamic characteristics test circuit for CA3072. ## ELECTRICAL CHARACTERISTICS, at TA = 25° C and V+ = +24 V unless otherwise specified | CHARACTERISTICS | SYMBOLS | SPECIAL TEST CONDITIONS | 1 | LIMITS<br>CA3072 | | UNITS | TEST<br>CIRCUITS | |-------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------|------------------|------|------------------|------------------| | | | | MIN. | TYP. | MAX. | | FIG. | | Static Characteristics | | | | | | | | | Supply Current<br>With Output Loads | ΙΤ | S <sub>1</sub> Closed | 16.5 | - | 26.5 | mA | | | With No Output Loads | | S <sub>1</sub> Open | <u> </u> | 9 | | | j | | G-Y, R-Y, B-Y Outputs | V9, V11, V13 | S <sub>1</sub> Closed | 13.2 | 14.7 | 15.8 | | 15 | | Chroma Inputs | V3, V4 | S <sub>1</sub> Open | _ | 3.3 | - | V | | | Reference Subcarrier | V6, V7 | S <sub>1</sub> Open | - | 6.2 | - | 1 | | | Dynamic Characteristics | | | | | | | | | Demodulator Unbalance | v9,v11,v13 | V3 = V4 = 0 | _ | - | 0.8 | Vp-p | | | Maximum Color Difference | V13 | V <sub>3</sub> = V <sub>4</sub> = 0.6 V <sub>P</sub> .p | - | - | | ] | | | Output Voltage | V11 | | 5.5 | - | - | ν <sub>p·p</sub> | | | | v9 | | 1.2 | <u> </u> | - | | 1 | | Chroma Input Sensitivity | V3 | 4.5.0 | - | 0.2 | 0.35 | | | | Relative R-Y Output | V11 | Adjust e <sub>c</sub> for 5.0 v <sub>p-p</sub> @ term<br>No. 13 (B-Y) | 3.5 | | 4.2 | | | | Relative G-Y Output | v9 | | 0.75 | - | 1.25 | | <u> </u> | | VDC Difference Between any two Output Terminals | V9 - V <sub>11</sub> <br> V9 - V <sub>13</sub> <br> V <sub>11</sub> - V <sub>13</sub> | e <sub>C</sub> = 0 | | - | 0.6 | v | 16 | | Input Impedance | r;6, 7 | | 1 - | 1.7 | - | kΩ | | | Reference Subcarrier Inputs | c;6, 7 | | ] - | 6 | - | pF | | | Input Impedance at | r <sub>i</sub> 3, 4 | | - | 0.95 | - | kΩ | | | Chroma Inputs | c <sub>i</sub> 3, 4 | | _ | 6 | - | pF | | | | r <sub>o</sub> 9, r <sub>o</sub> 11, | | | 180 | _ | Ω | 7 | | Output Resistance | r <sub>o</sub> 13 | | - | 180 | - | 75 | | # **Application Information** # TYPICAL APPLICATION CIRCUIT FOR THE CHROMA SYSTEM The circuit of Fig. 18 is a complete signal processing system for color TV. The RCA types CA3070, CA3071 and CA3072 monolithic integrated circuits are respectively used as the subcarrier regenerator, chroma amplifier, and chroma demodulator. The input to the system is the chroma signal which may be taken from the first or second video stage and is coupled into the CA3071 chroma amplifier through a bandpass filter. The outputs from the system are the color difference signals which are intended to drive high level amplifiers. Luminance mixing may be external to the picture tube or, the difference signals may be amplified and applied to the picture tube grid or cathode, where they are internally mixed with the luminance signal. Other input requirements to the system are the power supply voltage of +24 volts and the horizontal keying pulse. The power supply voltage should be maintained within ±3 volts of the recommended value of +24 volts. The total current for the system is approximately 70 milliamperes. The horizontal keying pulse input to the subcarrier regenerator is approximately +4 volts peak and centered on the burst as seen at terminal Nos. 13 and 14 of the CA3070. The pulse width should be maintained as close as possible to the recommended value of 4.5 microseconds. ## **CA3070 Circuit Operation** The CA3070 circuit as shown in Fig. 3, consists of an oscillator, automatic phase control (APC) detector, automatic chroma control (ACC) detector, gated oscillator output amplifier and a shunt regulator. The shunt regulator provides the necessary bias stability for the 3.579545 MHz oscillator, as well as the bias to all functions of the CA3070 circuit. The regulation voltage is nominally +12 volts as measured at terminal No. 10. Fig. 18 — Typical chroma system for color-TV receivers utilizing RCA-CA3070, CA3071, and CA3072. The APC and ACC detectors are synchronous detectors which are keyed by the horizontal input pulse. This form of detection eliminates the need for a burst separator as an individual amplifier stage. When a positive pulse is present at terminal No. 4, the oscillator output is cutoff and the oscillator drive signal is diverted to the APC and ACC detectors. Referring to Fig. 3, the APC detector (Qg & Q10) and the ACC detector (Q5 & Q6) are emitter driven from the oscillator transistor (Q17), when the oscillator output amplifier transistors (Q2 & Q3) are cutoff. The chroma signal is applied to terminal Nos. 13 and 14. There is oscillator current drive to the APC and ACC detectors during the keying interval; burst separation is effectively accomplished by the gating action of the detectors. A further advantage of the keying action is the high gain made possible as a result of the low average current flow of the APC and ACC detectors. High resistor values of 62 kilohms at the detector output terminals provide proper detector bias consistent with the duty factor of the keying pulse. For a wider keying pulse, it is necessary that smaller values of detector load resistors be In the absence of the keying pulse (line period), the resistor, R20, biases the oscillator's output amplifier transistors (Q2 & Q3) on by keeping their emitters at a higher potential than the base bias voltages of Q5, Q6, Q9, and Q10. The 3.58 MHz signal is now present at terminal Nos. 2 & 3. Photographs of oscilloscope traces for one line period at the terminal Nos. 1, 2, and 3 are shown in Fig. 19 The effect of the keying pulse is shown in Fig. 19a, and the cutoff of the oscillator output amplifier is shown in Fig. 19b and 19c. The oscillator section of the CA3070 consists of the loop formed by Q<sub>18</sub> and the emitter driven differential pair, Q<sub>13</sub> & Q14. The signal output from terminal Nos. 7 & 8 is coupled through the series tuned crystal circuit back through terminal No. 6 to Q16 & Q17. The collector of Q17 drives the oscillator output amplifier and the APC & ACC detectors. Q<sub>17</sub> is emitter coupled to transistor Q<sub>18</sub>. The oscillator frequency and phase control is accomplished by the differential drive from the APC detector to transistors Q12 & Q15 which control the balance of Q13 & Q14. The resulting phase of the feedback loop is determined by the relative amplitudes of the oscillator output signal at terminal Nos. 7 and 8. The 65 pF capacitor between terminal No. 7 and 8 provides the phase shifting component as the balance of Q<sub>13</sub> and Q<sub>14</sub> is varied. In this way the APC detector controls the crystal frequency at which the phase shift is cancelled in the feedback loop. The controls for the CA3070 subcarrier regenerator circuit are the APC balance, the ACC balance, and the hue control. The hue control is a dc balance adjustment of the oscillator output amplifier transistors Q<sub>2</sub> & Q<sub>3</sub>. A phase delay network between the output terminals Nos. 2 & 3 determines the range of the hue control, which for the value shown in Fig. 18, is approximately 90°. The ACC adjustment sets the initial balance of the ACC drive to the input of the CA3071 in Fig. 18 (terminal Nos. 1 and Fig. 19(a) - CA3070 terminal No. 1 7.5 V oscillator "gate off" pulse. Fig. 19(b) - CA3070 terminal No. 2, 3.5 $V_{p-p}$ oscillator output; one horizontal line, (gated off during burst). Fig. 19(c) - CA3070 terminal No. 3, 2.0 $V_{p-p}$ oscillator output; one horizontal line, (gated off during burst). 14 of the CA3071). The APC is a frequency adjustment of the oscillator through the balance control of the APC detector. As a setup adjustment, for both the ACC and APC, switch S1 is opened and S2 is closed. The chroma input to the system is removed and the dc voltage at terminal No. 6 of the CA3071 is noted. The switch S2 is then opened and the ACC adjusted to set the voltage at terminal No. 6 to that previously noted. Alternatively, the differential dc voltage at terminal Nos. 15 & 16 of the CA3070 may be set to 0 mV (±2 mV) when S1 and S2 are open, and the CA3071 is removed from the circuit. With the chroma signal still removed, the APC adjustment sets the frequency of the oscillator to 3.579545 MHz. Due to the gated off interval, a counter will not accurately record the frequency at the oscillator output amplifier terminals. Two simple and accurate methods are as follows: (1) a buffered crystal filter circuit, connected to the oscillator output amplifier terminals will continue to ring and fill the gated off window providing the proper interface to a counter; (2) the other method involves monitoring the demodulated output at the color difference output terminals of the CA3072. A zero beat signal, at the color difference outputs may be seen on an oscilloscope. When these adjustments are made, similar oscilloscope traces should be seen as shown in Fig. 20. Fig. 20(a) - CA3070 terminal No. 6, oscillator waveform 1.1 $V_{p-p}$ 3.58 MHz. Fig. 20(b) - CA3070 terminal No. 7, oscillator waveform 1.4 $V_{D^*D}$ 3.58 MHz. Fig. 20(c) - CA3070 terminal No. 8, oscillator waveform 1.6 $V_{p-p}$ 3.58 MHz. ## **CA3071 CIRCUIT OPERATION** The CA3071 is the basic amplifier and control circuit of the chroma system. It contains the gain control functions of the ACC loop, the color killer, and the dc chroma gain control. The CA3071 is a wide band amplifier having two stages of voltage gain. Curves of frequency-response and linearity are shown in Figs. 12 & 13 for the wideband circuits shown in Fig. 11. This is the same basic amplifier as the one in the system shown in Fig. 18 except for the omission of the tuned circuits and the ACC loop connection. The amplifiers have bandwidths of greater than 10 MHz. and are usable well beyond 30 MHz. The signal swing of the wide band amplifier is in excess of 5 V<sub>p-p-</sub>, even with the typical load coupling as shown in Fig. 18. Fig. 21 (a, b and c) show the oscilloscope traces for an NTSC signal at the chroma input. The overall frequency-response curves are shown in Fig. 22. CA3071 operation is as follows (Refer to Figs. 10 & 18), The input chroma signal is applied to terminal No. 2. This signal is amplified in a cascode differential circuit from $Q_{10}$ to $Q_{12}$ Fig. 21(a) - CA3071 chroma input 1.25 $V_{p-p}$ ; one horizontal line of NTSC input signal. Fig. 21(b) - CA3071 terminal No. 6, amplifier No. 1 chroma output 2.3 $V_{p-p}$ ; one horizontal line for 1.25 $V_{p-p}$ chroma input Fig. 21(c) - CA3071 terminal No. 9, amplifier No. 2 chroma output 5.5 $V_{p-p}$ ; one horizontal line for 1.25 $V_{p-p}$ chroma input Fig. 22(a) - Frequency response sweep curve between terminal Nos. 2 & 6 for CA3071. f = 250 KHz/div. Fig. 22(b) - Frequency response sweep curve between terminal No. 2 of CA3071 and terminal No. 3 of CA3072. f = 250 KHz/div. and the output is an emitter follower, Q<sub>14</sub> (Terminal No. 6.) The signal is divided in the Q<sub>9</sub> & Q<sub>12</sub> differential amplifier, depending on the applied ACC error signal amplitude at terminal Nos. 1 & 14. The ACC error signal is derived from terminal Nos. 15 & 16 of the CA3070 and after filtering, is applied to terminal Nos. 1 & 14 of the CA3071. At low signal drive, the 390 kilohm resistor at switch S1 (normally closed) unbalances the differential amplifier for high signal gain through $Q_{12}$ . As the burst level at the chroma input increases, the ACC drive changes differentially in a positive direction at terminal No. 14 and a negative direction at terminal No. 1. At strong signal levels the gain is reduced by diverting the balance of ac current in the differential amplifier from $Q_{12}$ to $Q_9$ , which is shunted to ac ground at terminal Nos. 12 and 13. The ACC loop is completed through the chroma signal at terminal No. 6 of the CA3071 to terminal No. 14 (input) of the CA3070. A typical ACC characteristic is shown in Fig. 23. The chroma signal is buffer connected from terminal No. 6 to terminal No. 7 of the CA3071 and is amplified in the 2nd Fig. 23 - Typical ACC characteristics for chroma system of Fig. 18 stage of voltage gain. Both the color killer adjustment and the dc chroma gain control are applied to the 2nd stage to control the chroma output at terminal No. 9. The color killer section of the CA3071 is a Schmitt trigger & amplifier circuit consisting of transistors $Q_1$ , $Q_2$ and $Q_3$ . Under maximum chroma output conditions, the diode $D_2$ is reversed biased, and the signal path is through $Q_15$ , $Q_4$ and $Q_5$ to terminal No. 9. When the color killer circuit is actuated, or the chroma gain control is adjusted to a higher positive voltage at terminal No. 10, the anode voltage of diode $D_2$ is increased to draw current from the signal path at the emitter of $Q_4$ . This decreases the chroma gain as the potential at terminal No. 10 is increased. When the potential at terminal No. 10 is the same as terminal No. 8, the chroma output at terminal 9 is cutoff. The color killer circuit provides an abrupt voltage swing at the anode of D<sub>2</sub> to cutoff the chroma output when the Schmitt trigger circuit is forward biased at terminal No. 13. In the circuit of Fig. 18, the color killer adjustment is a resistance divider circuit which establishes the threshold of burst level at which the killer operates the chroma amplifier. #### **CA3072 CIRCUIT OPERATION** The CA3072 is a chroma demodulator having full color difference signal demodulation capability. The chroma signal is applied to terminal Nos. 3 & 4 and the reference subcarrier signal is applied to terminals Nos. 6 & 7 of the CA3072. The output color difference signals are B-Y at terminal No. 13. R-Y at terminal No. 11, and G-Y at terminal No. 9. The typical level of differential chroma drive required at terminal Nos. 3 & 4 is 400 mV<sub>p-p</sub>. The amplitude of chroma at terminal No. 6 & 7 is approximately 1.0 volt at 104° relative phase difference which results in a B-Y output amplitude of 5Vp-p. The voltages of the R-Y & G-Y outputs are at 3.8 and 1.0 Vp-p respectively, when there is 5Vp-p output at B-Y. These comparative signals are based upon a complete phase rotation of the chroma relative to the subcarrier signal reference. The relative demodulation phase and amplitude ratios of the Fig. 18 circuit are shown in the oscilloscope trace photographs of Fig. 24. Using the hue control setting for B-Y phase at the B-Y output, the G-Y color-difference signal is approximately -104° and the R-Y color-difference signal is approximately +106°. Since the amplitude ratios are a function of the applied signal phase relationship, the NTSC color difference output signals are shown here primarily for phase reference conditions. Fig. 24(a) - CA3072 - terminal No. 3 or 4, chroma input signal, 220 mV<sub>D-D</sub>, one horizontal line Fig. 24(b) - CA3072 - terminal No. 6 or 7, reference subcarrier 1.2 V<sub>D-D</sub>,one horizontal line Fig. 24(c) - CA3072 terminal No. 13, 4.8 $v_{p-p}$ B-Y output, one horizontal line Fig. 24(d) - CA3072 - terminal No. 9, 1.2 $v_{p-p}$ G-Y output, one horizontal line Fig. 25 (a) - Circuit layout and template (printed circuit board) for TV chroma system CA3070, CA3071, and CA3072. Fig. 24(e) - CA3072 - terminal No. 11, 5.2 $v_{p-p}$ R-Y output, one horizontal line ## **CHROMA SYSTEM CONSTRUCTION** Fig. 25 shows the complete CA3070, CA3071 and CA3072 chroma system in the Fig. 18 circuit. Table I lists the dc terminal voltages for the system. The chroma gain and hue controls, as well as the switches S1 and S2 are removed. The template circuit board layout is also shown for duplication purposes. It should be noted that a few component values are modified in Fig. 18 from the dynamic circuit values of the data sheet. These are necessary for system matching and overall filter requirements. TABLE 1 TYPICAL CHROMA SYSTEM TERMINAL DC VOLTAGES (NO SIGNAL INPUT) | TERMINAL No. | DC ' | | | |--------------|--------|----------|--------| | TEHMINAL NO. | CA3070 | CA3071 | CA3072 | | 1 | 7.6 | 7.3 | - | | 2 | 11.5 | 1.7 | - | | 3 | 11.5 | _ | 3.3 | | 4 | -1.7 | 0 | 3.3 | | 5 | 0 | _ | - | | 6 | 2.8 | 11.4 | 5.9 | | 7 | 11.2 | 1.4 | 5.9 | | 8 | 11.2 | 23.0 | 24.0 | | 9 | - | VARIABLE | 14.7 | | 10 | 12.0 | VARIABLE | - | | 11 | 7.8 | VARIABLE | 14.7 | | 12 | 7.8 | 15.0 | - | | 13 | 6.7 | VARIABLE | 14.7 | | 14 | 6.7 | 71 | 0 | | 15 | 7.3 | - | - | | 16 | 7.1 | - | | (b) - Printed circuit board template (same size).