



**REQUIRES FEWER EXTERNAL PARTS** 

AUTOMATIC OFFSET ADJUSTMENT

FILTER RESET BY DIGITAL CONTROL

AUTOMATIC OVERLOAD RECOVERY

AUTOMATIC "QUIET" PATTERN GENERATION

LOW POWER DRAIN: 1.5mW FROM SINGLE 3.0-7.0V

SUPPLY

TIME CONSTANTS DETERMINED BY CLOCK FRE-QUENCY: NO CALIBRATION OR DRIFT PROBLEMS;



Slope Delta Demodulator (CVSD)

## Features

.

ALL DIGITAL

# Description

The HC-55536 is a CMOS integrated circuit used to convert serial NRZ digital data to an analog (voice) signal. Conversion is by delta demodulation, using the Continuously Variable Slope (CVSD) method of demodulation.

While signals are compatible with other CVSD circuits, the internal design is unique. The analog loop filters have been replaced by digital filters which use very low power and require no external timing components. This digital approach allows inclusion of many desirable features, which otherwise would be difficult to inplement. The device is usable from 9K bits/sec. to above 64K bits/sec. and may be easily configured with the HC-55564 CVSD for a complete transmit/receive voice channel.

The HC-55536 is available in a 14 pin ceramic DIP package.

SYLLABIC

BIGITAL

FILTER 4 0 mse

10

10 BIT

DAC

5 v DD

🕇 сівск

DIGITAL

MODUAL TOR +1

SIGNAL

EATIMATE

FILTER 1.0 mse

O DIGITAL GND (8)

3 81

ż<sub>0</sub>

# Applications

- VOICE DECODER FOR DIGITAL SYSTEMS AND SPEECH SYNTHESES
- VOICE MAIN
- AUDIO MANIPULATIONS; DELAY LINES, ECHO . GENERATION/SUPPRESSION, SPECIAL EFFECTS, ETC.
- PAGERS/SATELLITES •



### CAUTION: These devices are sensitive to electrostatic discharge. Users should follow standard IC Handling Procedures

8

#### **Absolute Maximum Ratings**

| Voltage at Any Pin              |                    | Operating Temperature Ranges            |
|---------------------------------|--------------------|-----------------------------------------|
| Maximum VDD Voltage             |                    | HC-55536-50°C to +75°C                  |
| Minimum V <sub>DD</sub> Voltage | +3.0V              | HC-55536-9 +85°C                        |
| Operating VDD Range             | +3.0V to +7.0V     | Storage Temperature Range65°C to +150°C |
| Junction Temperature            | 175 <sup>0</sup> C |                                         |

Electrical Specifications Unless Otherwise Specified: VDD = +5.0V; Bit Range = 16K Bits/sec; typical parameters are at +25ºC. Min-Max parameters are over operating temperature.

| PARAMETER                                 | MIN  | ТҮР  | MAX  | UNIT            | NOTE |  |
|-------------------------------------------|------|------|------|-----------------|------|--|
| Clock Sampling Rate                       | 9    | 16   | 64   | Kbps            | (1)  |  |
| Clock Duty Cycle                          | 30   |      | 70   | 0, <sup>0</sup> |      |  |
| Supply Voltage                            | +3,0 |      | +7.0 | v               |      |  |
| Supply Current                            |      | 0.3  | 1.5  | mA              |      |  |
| Logic "1" Input, VIH                      | 3.5  | 4.5  |      | v               | (2)  |  |
| Logic "O" Input , VIL                     |      |      | 1.5  | v               | (2)  |  |
| Audio Output Voltage                      |      | 0.5  | 1.2  | Vrms            | (3)  |  |
| Audio Output Impedance                    |      | 150  |      | kΩ              | (4)  |  |
| Syllabic Filter Time Constant             |      | 4.0  |      | ms              | (5)  |  |
| L.P. Signal estimate Filter Time Conatant |      | 1.0  |      | ms              | (5)  |  |
| Step Size Ratio                           |      | 24   |      | dB              | (6)  |  |
| Resolution                                |      | 0.1  |      | %               | (7)  |  |
| Minimum Step Size                         |      | 0.2  |      | °,0             | (8)  |  |
| Signal/Noise Ratio                        | 25   |      |      | dB              |      |  |
| Quieting Pattern Amplitude                | 20   | 10   |      | mVp-p           | (9)  |  |
| Clamping Threshold                        |      | 0.75 |      | F.S.            | (11) |  |

#### NOTES:

- 1. There is one NRZ data bit per clock period. Clock must be phased with digital data such that a positive clock transition occurs in the middle of each received data bit. Clock may be run at greater than 64Kbps or less than 9Kbps.
- 2. Logic inputs are CMOS compatible at supply voltage and are diode protected. Digital data input is NRZ at clock rate and changes with negative clock transitions.
- 3. This output includes a DC bias of  $V_{DD}/2$ ; therefore, an AC coupling capacitor is required unless the output filter also includes this bias.
- 4. Presents approximately 150K $\Omega$  in series with recovered audio voltage. Zero-signal reference is VDD/2.
- 5. Note that filter time cinstants are inversely proportional to clock rate. Both filters approximate single pole responses.

- 6. Step size compression ratio of the syllabic filter is defined as the ratio of the filter output, with an equal 1-0 bit density input to the filter, to its minimum output.
- 7. Minimum quantization voltage level expressed as a percentage of supply voltage,
- 8. The minimum step size between levels is twice the resolution.
- 9. The 'guieting' pattern or idle-channel audio output steps at ½ the bit rate, changing state on negative clock transitions.
- 10. The recovered signal will be clamped, and the computation will be inhibited, when the recovered singal reaches threequarters of full-scale value, and will unclamp when it falls below this value (positive or negative).



FIGURE 1 - TRANSFER FUNCTION FOR CVSD AT 16Kbps

# Die Characteristics

| Transistor Count                      |               | 1790      |
|---------------------------------------|---------------|-----------|
| Die Dimensions                        |               | 154 x 93  |
| Substrate Potential                   |               | +V        |
| Process                               |               | SAJI CMOS |
| Thermal Constants ( <sup>O</sup> C/W) | $\theta_{ja}$ | θjc       |
| Ceramic DIP, HC-55536                 | 75            | 15        |

FIG. 1. Illustrates the frequency response of the HC-55536 for varying input levels. To prevent slope overload (slew

rate limiting) do not exceed the DdB boundary. The fre-

quency response is directly proportional to the sampling rate. The output levels were measured after filtering.

TELECOM-MUNICATIONS

8

HC-55536

# Pin Description

| PIN NO.<br>14-LEAD DIP | SYMBOL       | DESCRIPTION                                                                                                                                    |
|------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                      | VDD          | Positive supply voltage.                                                                                                                       |
| 2                      | N.C.         | No internal connection is made to this pin.                                                                                                    |
| 3                      | Audio Out    | Recovered audio out. Presents approximately 150K $\Omega$ source with DC offset of VDD/2 should be externally AC couples.                      |
| 4                      | N.C.         | No internal connection is made to this pin.                                                                                                    |
| 5                      | N.C.         | No internal connection is made to this pin.                                                                                                    |
| 6, 7                   | N.C.         | No internal connection is made to these pins.                                                                                                  |
| 8                      | Digital GND. | Logic Ground.                                                                                                                                  |
| 9                      | Clock        | Sampling rote clock must be synchronized with the digital input data such that the data is valid at the positive clock transition.             |
| 10                     | N.C.         | No internal connection is made to this pin.                                                                                                    |
| 11                     | N.C.         | No internal connection is made to this pin.                                                                                                    |
| 12                     | Digital In   | Input for the received serial NRZ digital data.                                                                                                |
| 13                     | FZ           | Active low logic input. Activating this input resets the internal logic<br>and forces the recovered audio output into the "quieting" condition |
| 14                     | N.C.         | No internal connection is made to this pin.                                                                                                    |

NOTE: No active input should be left in a "floating condition".

