Direct Sequence Spread Spectrum Baseband Processor May 1997 ## Features | ٠ | Complete DSSS Baseband Processor | |---|--------------------------------------------------| | • | High Data Rateup to 4 MBPS | | • | Processing Gain up to 12dB | | • | Programmable PN Codeup to 16 Bits | | • | Ultra Small Package 7 x 7 x | | • | Single Supply Operation (33MHz Max) 2.7V to 5.5V | | • | Single Supply Operation (44MHz Max) 3.3V to 5.0V | | | Modulation Method DBPSK or DQPSK | - · Supports Full or Half Duplex Operations - On-Chip A/D Converters for I/Q Data (3-Bit, 44 MSPS) and RSSI (6-Bit, 2 MSPS) - Backward Compatible with HSP3824 ## **Applications** - Systems Targeting IEEE802.11 Standard - DSSS PCM CIA Wireless Transceiver - · Spread Spectrum WLAN RF Modems - TDMA Packet Protocol Radios - · Part 15 Compliant Radio Links - · Portable Bar Code Scanners/POS Terminal - · Portable PDA/Notebook Computer - · Wireless Digital Audio - · Wireless Digital Video - PCN/Wireless PBX ## Description The Harris HFA3824 Direct Sequence (DSSS) baseband processor is part of the PRISM™ 2.4GHz radio chipset, and contains all the functions necessary for a full or half duplex packet baseband transceiver. The HFA3824 has on-board ADC's for analog I and Q inputs, for which the HFA3724/6 IF QMODEM is recommended. Differential phase shift keying modulation schemes DBPSK and DQPSK, with optional data scrambling capability, are combined with a programmable PN sequence of up to 16 bits. Built-in flexibility allows the HFA3824 to be configured through a general purpose control bus, for a wide range of applications. A Receive Signal Strength Indicator (RSSI) monitoring function with on-board 6-bit 2 MSPS ADC provides Clear Channel Assessment (CCA) to avoid data collisions and optimize network throughput. The HFA3824 is housed in a thin plastic quad flat package (TQFP) suitable for PCMCIA board applications. ## Ordering Information | PART NO. | TEMP.<br>Range (°C) | PKG. TYPE | PKG. NO. | |---------------------|---------------------|---------------|----------| | HFA3824IV -40 to 85 | | 48 Ld TQFP | Q48.7x7 | | HFA3824IV96 | -40 to 85 | Tape and Reel | | #### Pinout Simplified Block Diagram HFA3824 (TQFP) 3-BIT A/D DE-SPREADER DEMOD. DATA TO NETWORK 48 47 46 45 44 43 42 41 40 39 38 37 RXCLK TEST CK PROCESSOR 3-BIT $Q_{IN}$ RXD TX PE MD\_RDY TXD 🗖 34 33 RX\_PE TXCLK T PRO-32 CCA TX\_RDY 🗖 CESSOR 6-RIT RSSI. GND 31 CTRL GND 🗖 30 MCLK VDD 🗖 29 **■** V<sub>DD</sub> R/W 28 RESET louT\_ cs $\Box$ 27 ANTSEL VDDA SPREADER 26 A/D CAL GND 🗖 T SD IN C DPSK Q<sub>OUT</sub>- | Table of Contents | PAGE | |-------------------------------------------------------------------|------| | Ordering Information | 1 | | Pinout | 1 | | Simplifies Block Diagram | 1 | | Typical Application Diagram | 3 | | Pin Description | 4 | | External Interfaces | 7 | | Control Port | 7 | | TX Port | 10 | | RX Port | 11 | | I/Q ADC Interface | 11 | | ADC Calibration Circuit and Registers | 12 | | RSSI ADC Interface | 12 | | Test Port | 12 | | Definitions | 13 | | External AGC Control | 13 | | Power Down Modes | 13 | | Reset | 14 | | Transmitter Description | 14 | | Header/Packet Description | 15 | | PN Generator Description | 17 | | Scrambler and Data Encoder Description | 17 | | Modulator Description | 18 | | Clear Channel Assessment (CCA) and Energy Detect (ED) Description | 18 | | Receiver Description | 19 | | Acquisition Description | 20 | | Two Antenna Acquisition | 20 | | One Antenna Acquisition | 20 | | Acquisition Signal Quality Parameters | 20 | | Procedure to Set Acq. Signal Quality Parameters | | | (Example) | | | PN Correlator Description | 22 | | Data Demodulation and Tracking | 00 | | Description | | | Procedure to Set Signal Quality Registers | | | Data Decoder and Descrambler Description | | | Demodulator Performance | 23 | | Overall Eb/N0 Versus BER Performance | 23 | | Clock Offset Tracking Performance | 24 | | Carrier Offset Frequency Performance | | | I/Q Amplitude Imbalance | 24 | | A Default Register Configuration | 24 | | Control Registers | 27 | | Waveforms | 40 | | Thin Plastic Quad Flatpack Packages (TQFP) | 41 | #### Typical Application Diagram HFA3724/6 **HFA3824** TUNE/SELECT (FILE# 4067) (FILE# 4308) (() HFA3424 (NOTE) (FILE# 4131) DATA TO MAC DPSK A/D DEMOD DE-SPREAD RXQ HFA3624 A/D UP/DOWN 802.11 CONVERTER ÷2 RSSI MAC-PHY 0°/90° A/D CCA (FILE# 4066) INTERFACE CTRL TXI SPREAD DPSK RFPA TXQ MOD. **\* HFA3925** (FILE# 4132) QUAD IF MODULATOR DSSS BASEBAND PROCESSOR DUAL SYNTHESIZER HFA3524 (FILE# 4062) PRISM™ CHIP SET FILE #4063 TYPICAL TRANSCEIVER APPLICATION CIRCUIT USING THE HFA3824 NOTE: Required for systems targeting 802.11 specifications. For additional information on the PRISM™ chip set, call (407) 724-7800 to access Harris' AnswerFAX system. When prompted, key in the four-digit document number (File #) of the data sheets you wish to receive. The four-digit file numbers are shown in Typical Application Diagram, and correspond to the appropriate circuit. ## Pin Description | NAME | PIN | TYPE I/O | DESCRIPTION | | |------------------------------|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | V <sub>DDA</sub><br>(Analog) | 10, 18, 20 | Power | DC power supply 2.7V - 5.5V (Not Hardwire Together On Chip). | | | V <sub>DD</sub> (Digital) | 7, 21, 29, 42 | Power | DC power supply 2.7V - 5.5V | | | GND (Analog) | 11, 15, 19 | Ground | DC power supply 2.7V - 5.5V, ground (Not Hardwire Together On Chip). | | | GND (Digital) | 6, 22, 31, 41 | Ground | DC power supply 2.7V - 5.5V, ground. | | | V <sub>REFN</sub> | 17 | I | "Negative" voltage reference for ADC's (I and Q) [Relative to V <sub>REFP</sub> ] | | | V <sub>REFP</sub> | 16 | I | "Positive" voltage reference for ADC's (I, Q and RSSI) | | | I <sub>IN</sub> | 12 | I | Analog input to the internal 3-bit A/D of the In-phase received data. | | | $Q_{IN}$ | 13 | I | Analog input to the internal 3-bit A/D of the Quadrature received data. | | | RSSI | 14 | I | Receive Signal Strength Indicator Analog input. | | | A/D_CAL | 26 | 0 | This signal is used internally as part of the I and Q ADC calibration circuit. When the ADC calibration circuit is active, the voltage references of the ADCs are adjusted to maintain the outputs of the ADCs in their optimum range. A logic 1 on this pin indicates that one or both of the ADC outputs are at their full scale value. This signal can be integrated externally as a control voltage for an external AGC. | | | TX_PE | 2 | | When active, the transmitter is configured to be operational, otherwise the transmitter is in standby mode. TX_PE is an input from the external Media Access Controller (MAC) or network processor to the HFA3824. The rising edge of TX_PE will start the internal transmit state machine and the falling edge will inhibit the state machine. TX_PE envelopes the transmit data. | | | TXD | 3 | I | TXD is an input, used to transfer serial Data or Preamble/Header information bits the MAC or network processor to the HFA3824. The data is received serially wi LSB first. The data is clocked in the HFA3824 at the falling edge of TXCLK. | | | TXCLK | 4 | 0 | TXCLK is a clock output used to receive the data on the TXD from the MAC or network processor to the HFA3824, synchronously. Transmit data on the TXD bus is clocked into the HFA3824 on the falling edge. The clocking edge is also programmable to be on either phase of the clock. The rate of the clock will be depending upon the modulation type and data rate that is programmed in the signalling field of the header. | | | TX_RDY | 5 | 0 | When the HFA3824 is configured to generate the preamble and Header information internally, TX_RDY is an output to the external network processor indicating that Preamble and Header information has been generated and that the HFA3824 is ready to receive the data packet from the network processor over the TXD serial bus. The TX_RDY returns to the inactive state when the TX_PE goes inactive indicating the end of the data transmission. TX_RDY is an active high signal. This signal is meaningful only when the HFA3824 generates its own preamble. | | | CCA | 32 | 0 | Clear Channel Assessment (CCA) is an output used to signal that the channel is clear to transmit. The CCA algorithm is user programmable and makes its decision as a function of RSSI, Energy detect (ED), Carrier Sense (CRS) and the CCA watch dog timer. The CCA algorithm and its programmable features are described in the data sheet. Logic 0 = Channel is clear to transmit. Logic 1 = Channel is NOT clear to transmit (busy). This polarity is programmable and can be inverted. | | | RXD | 35 | 0 | RXD is an output to the external network processor transferring demodulated Header information and data in a serial format. The data is sent serially with the LSB first. The data is frame aligned with MD_RDY. | | | RXCLK | 36 | 0 | RXCLK is the clock output bit clock. This clock is used to transfer Header information and data through the RXD serial bus to the network processor. This clock reflects the bit rate in use.RXCLK will be held to a logic "0" state during the acquisition process. RXCLK becomes active when the HFA3824 enters in the data mode. This occurs once bit sync is declared and a valid signal quality estimate is made, when comparing the programmed signal quality thresholds. | | ## Pin Description (Continued) | NAME | PIN | TYPE I/O | DESCRIPTION | | |------------------|--------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MD_RDY | 34 | 0 | MD_RDY is an output signal to the network processor, indicating a data packet is ready to be transferred to the processor. MD_RDY is an active high signal and it envelopes the data transfer over the RXD serial bus. MD_RDY returns to its inactive state when there is no more receiver data, when the programmable data length counter reaches its value or when the link has been interrupted. MD_RDY remains inactive during preamble synchronization. | | | RX_PE | 33 | I | When active, receiver is configured to be operational, otherwise receiver is in standby mode. This is an active high input signal. In standby, all A/D converters are disabled. | | | ANTSEL | 27 | 0 | The antenna select signal changes state as the receiver switches from antenna to an tenna during the acquisition process in the antenna diversity mode. | | | SD | 25 | I/O | SD is a serial bi-directional data bus which is used to transfer address and data to/from the internal registers. The bit ordering of an 8-bit word is MSB first. The first 8 bits during transfers indicate the register address immediately followed by 8 more bits representing the data that needs to be written or read at that register. | | | SCLK | 24 | I | SCLK is the clock for the SD serial bus. The data on SD is clocked at the rising edge SCLK is an input clock and it is asynchronous to the internal master clock (MCLK) The maximum rate of this clock is 11 MHz or one half the master clock frequency, whichever is lower. | | | AS | 23 | I | AS is an address strobe used to envelope the Address or the data on SD. Logic 1 = envelopes the address bits. Logic 0 = envelopes the data bits. | | | R/W | 8 | I | R/W is an input to the HFA3824 used to change the direction of the SD bus when ring or writing data on the SD bus. R/W must be set up prior to the rising edge of SC A high level indicates read while a low level is a write. | | | CS | 9 | l | $\overline{\text{CS}}$ is a Chip select for the device to activate the serial control port. The $\overline{\text{CS}}$ doesn't impact any of the other interface ports and signals, i.e. the TX or RX ports and interface signals. This is an active low signal. When inactive SD, SCLK, AS and R/ $\overline{\text{W}}$ become "don't care" signals. | | | TEST 0-7 | 37, 38, 39,<br>40, 43, 44,<br>45, 46 | I/O | This is a data port that can be programmed to bring out internal signals or data for monitoring. These bits are primarily reserved by the manufacturer for testing. A furthe description of the test port is given at the appropriate section of this data sheet. The direction of these pins are not established until programming of test registers is complete. | | | TEST_CK | 1 | 0 | This is the clock that is used in conjunction with the data that is being output from the test bus (TEST 0-7). | | | RESET | 28 | | Master reset for device. When active TX and RX functions are disabled. If RESET is kept low the HFA3824 goes into the power standby mode. RESET does not alter any of the configuration register values nor it presets any of the registers into default values. Device requires programming upon power-up. | | | MCLK | 30 | l | Master Clock for device. The maximum frequency of this clock is 44MHz. This is used internally to generate all other internal necessary clocks and is divided by 1, 2, 4, or 8 for the transceiver clocks. | | | lout | 48 | 0 | TX Spread baseband I digital output data. Data is output at the programmed chip rate | | | Q <sub>OUT</sub> | 47 | 0 | TX Spread baseband Q digital output data. Data is output at the programmed chip rate. | | NOTE: Total of 48 pins; ALL pins are used. #### External Interfaces There are three primary digital interface ports for the HFA3824 that are used for configuration and during normal operation of the device. These ports are: - The TX Port, which is used to accept the data that needs to be transmitted from the network processor. - The RX Port, which is used to output the received demodulated data to the network processor. - The Control Port, which is used to configure, write and/or read the status of the internal HFA3824 registers. In addition to these primary digital interfaces the device includes a byte wide parallel **Test Port** which can be configured to output various internal signals and/or data (i.e. PN acquisition indicator, Correlator magnitude output etc.). The device can also be set into various power consumption modes by external control. The HFA3824 contains three Analog to Digital (A/D) converters. The analog interfaces to the HFA3824 include, the In phase (I) and quadrature (Q) data component inputs, and the RF signal strength indicator input. A reference voltage divider is also required external to the device. FIGURE 2. EXTERNAL INTERFACE #### Control Port The serial control port is used to serially write and read data to/from the device. The serial control port is used to serially write and read data to/from the device. This serial port can operate up to a 11MHz rate or the maximum master clock rate of the device, MCLK (whichever is lower). MCLK must be running and RESET inactive during programming. This port is used to program and to read all internal registers. The first 8 bits always represent the address followed immediately by the 8 data bits for that register. The two LSBs of address are don't care. The serial transfers are accomplished through the serial data pin (SD). SD is a bidirectional serial data bus. An Address Strobe (AS), Chip Select (CS), and Read/Write (R/W) are also required as handshake signals for this port. The clock used in conjunction with the address and data on SD is SCLK. This clock is provided by the external source and it is an input to the HFA3824. The timing relationships of these signals are illustrated on Figure 3 and 4. AS is active high during the clocking of the address bits. $R/\overline{W}$ is high when data is to be read, and low when it is to be written. CS must be sampled high to initialize state machine. CS must be active (low) during the entire data transfer cycle. $\overline{CS}$ selects the device. The serial control port operates asynchronously from the TX and RX ports and it can accomplish data transfers independent of the activity at the other digital or analog ports. $\overline{CS}$ does not effect the TX or RX operation of the device; impacting only the operation of the Control port. The HFA3824 has 57 internal registers that can be configured through the control port. These registers are listed in the Configuration and Control Internal Register table. Table 1 lists the configuration register number, a brief name describing the register, and the HEX address to access each of the registers. The type indicates whether the corresponding register is Read only (R) or Read/Write (R/W). Some registers are two bytes wide as indicated on the table (high and low bytes). #### NOTES: - 1. These diagrams assume the HFA3824 always uses the rising edge of SCLK, the controller the falling edge. - 2. The $\overline{\text{CS}}$ is a synchronous interface in reference to SCLK. There is at least one clock required before $\overline{\text{CS}}$ transitions to its active state. FIGURE 3. CONTROL PORT READ TIMING NOTE: Using falling edge SCLK to generate address/control and data. FIGURE 4. CONTROL PORT WRITE TIMING TABLE 1. CONFIGURATION AND CONTROL INTERNAL REGISTER LIST | CONFIGURATION<br>REGISTER | NAME | ТҮРЕ | REGISTER<br>Address Hex | |---------------------------|------------------------------|------|-------------------------| | CR0 | Modern Config. Register A | R/W | 00 | | CR1 | Modern Config. Register B | R/W | 04 | | CR2 | Modern Config. Register C | R/W | 08 | | CR3 | Modern Config. Register D | R/W | 0C | | CR4 | Internal Test Register A | R/W | 10 | | CR5 | Internal Test Register B | R/W | 14 | | CR6 | Internal Test Register C | R | 18 | | CR7 | Modern Status Register A | R | 1C | | CR8 | Modern Status Register B | R | 20 | | CR9 | I/O Definition Register | R/W | 24 | | CR10 | RSSI Value Register | R | 28 | | CR11 | ADC_CAL_POS Register | R/W | 2C | | CR12 | ADC_CAL_NEG Register | R/W | 30 | | CR13 | TX_Spread Sequence (High) | R/W | 34 | | CR14 | TX_Spread Sequence (Low) | R/W | 38 | | CR15 | Scramble_Seed | R/W | 3C | | CR16 | Scramble_Tap (RX and TX) | R/W | 40 | | CR17 | CCA_Timer_TH | R/W | 44 | | CR18 | CCA_Cycle_TH | R/W | 48 | | CR19 | RSSI_TH | R/W | 4C | | CR20 | RX_Spread Sequence (High) | R/W | 50 | | CR21 | RX_Spread Sequence (Low) | R/W | 54 | | CR22 | RX_SQ1_ ACQ (High) Threshold | R/W | 58 | | CR23 | RX-SQ1_ ACQ (Low) Threshold | R/W | 5C | | CR24 | RX-SQ1_ ACQ (High) Read | R | 60 | TABLE 1. CONFIGURATION AND CONTROL INTERNAL REGISTER LIST (Continued) | CONFIGURATION<br>REGISTER | NAME | TYPE | REGISTER<br>Address Hex | |---------------------------|----------------------------------|-------------|-------------------------| | CR25 | RX-SQ1_ ACQ (Low) Read | R | 64 | | CR26 | RX-SQ1_ Data (High) Threshold | R/ <b>W</b> | 68 | | CR27 | RX-SQ1-SQ1_ Data (Low) Threshold | R/ <b>W</b> | 6C | | CR28 | RX-SQ1_ Data (High) Read | R | 70 | | CR29 | RX-SQ1_ Data (Low) Read | R | 74 | | CR30 | RX-SQ2_ACQ (High) Threshold | R/ <b>W</b> | 78 | | CR31 | RX-SQ2- ACQ (Low) Threshold | R/ <b>W</b> | 7C | | CR32 | RX-SQ2_ACQ (High) Read | R | 80 | | CR33 | RX-SQ2_ACQ (Low) Read | R | 84 | | CR34 | RX-SQ2_Data (High) Threshold | R/W | 88 | | CR35 | RX-SQ2_Data (Low) Threshold | R/ <b>W</b> | 8C | | CR36 | RX-SQ2_Data (High) Read | R | 90 | | CR37 | RX-SQ2_Data (Low) Read | R | 94 | | CR38 | RX_SQ_Read; Full Protocol | R | 98 | | CR39 | Modem Configuration Register E | R/W | 9C | | CR40 | Reserved (must load 00h) | w | <b>A</b> 0 | | CR41 | UW_Time Out_Length | R/ <b>W</b> | A4 | | CR42 | SIG_DBPSK Field | R/ <b>W</b> | <b>A</b> 8 | | CR43 | SIG_DQPSK Field | R/ <b>W</b> | AC | | CR44 | RX_SER_Field | R | В0 | | CR45 | RX_LEN Field (High) | R | B4 | | CR46 | RX_LEN Field (Low) | R | В8 | | CR47 | RX_CRC16 (High) | R | ВС | | CR48 | RX_CRC16 (Low) | R | C0 | | CR49 | UW (High) | R/ <b>W</b> | C4 | | CR50 | UW (Low) | R/W | C8 | | CR51 | TX_SER_F | R/ <b>W</b> | CC | | CR52 | TX_LEN (High) | R/W | D0 | | CR53 | TX_LEN (LOW) | R/W | D4 | | CR54 | TX_CRC16 (HIGH) | R | D8 | | CR55 | TX_CRC16 (LOW) | R | DC | | CR56 | TX_PREM_LEN | R/W | E0 | #### TX Port The transmit data port accepts the data that needs to be transmitted serially from an external data source. The data is modulated and transmitted as soon as it is received from the external data source. The serial data is input to the HFA3824 through TXD using the falling edge of TXCLK to clock it in the HFA3824. TXCLK is an output from the HFA3824. A timing scenario of the transmit signal handshakes and sequence is shown on timing diagram Figures 5 and 6. The external processor initiates the transmit sequence by asserting TX\_PE. TX\_PE envelopes the transmit data packet on TXD. The HFA3824 responds by generating TXCLK to input the serial data on TXD. TXCLK will run until TX\_PE goes back to its inactive state indicating the end of the data packet. There are two possible transmit scenarios. One scenario is when the HFA3824 internally generates the preamble and header information. During this mode the external source needs to provide only the data portion of the packet. The timing diagram of this mode is illustrated on Figure 6. When the HFA3824 generates the preamble internally, assertion of TX\_PE will initialize the generation of the preamble and header. TX\_RDY, which is an output from the HFA3824, is used to indicate to the external processor that the preamble has been generated and the device is ready to receive the data packet to be transmitted from the external processor. The TX\_RDY timing is programmable in case the external processor needs several clocks of advanced notice before actual data transmission is to begin. The second transmit scenario supported by the HFA3824 is when the preamble and header information are provided by the external data source. During this mode TX\_RDY is not required as part of the TX handshake. The HFA3824 will immediately start transmitting the data available on TXD upon assertion of TX\_PE. The timing diagram of this TX scenario, where the preamble and header are generated external to the HFA3824, is illustrated on Figure 5. One other signal that can be used for certain applications as part of the TX interface is the Clear Channel Assessment (CCA) signal which is an output from the HFA3824. The CCA is programmable and it is described with more detail in the Transmitter section of this document. CCA provides the indication that the channel is clear of energy and the transmission will not be subject to collisions. CCA can be monitored by the external processor to assist in deciding when to initiate transmissions. The CCA indication can bypassed or ignored by the external processor. The state of the CCA does not effect the transmit operation of the HFA3824. TX\_PE alone will always initiate the transmit state independent of the state of CCA. Signals TX\_RDY, TX\_PE and TXCLK can be set individually, by programming Configuration Register (CR) 9, as either active high or active low signals. The transmit port is completely independent from the operation of the other interface ports including the RX port, therefore supporting a full duplex mode. NOTE: Preamble/Header and Data is transmitted LSB first TX\_RDY is inactive Logic 0 when generated externally. TXD shown generated from rising edge TXCLK. FIGURE 5. TX PORT TIMING (EXTERNAL PREAMBLE) NOTE: Preamble/Header and Data is transmitted LSB first TX\_RDY is inactive Logic 0 when generated externally. TXD shown generated from rising edge TXCLK. FIGURE 6. TX PORT TIMING (INTERNAL PREAMBLE) #### RX Port The timing diagram Figure 7 illustrates the relationships between the various signals of the RX port. The receive data port serially outputs the demodulated data from RXD. The data is output as soon as it is demodulated by the HFA3824. RX\_PE must be at its active state throughout the receive operation. When RX\_PE is inactive the device's receive functions, including acquisition, will be in a stand by mode. RXCLK is an output from the HFA3824 and is the clock for the serial demodulated data on RXD. MD\_RDY is an output from the HFA3824 and it envelopes the valid data on RXD. The HFA3824 can be also programmed to ignore error detections during the CCITT - CRC 16 check of the header fields. If programmed to ignore errors the device continues to output the demodulated data in its entirety regardless of the CCITT - CRC 16 check result. This option is programmed through CR 2, bit 5. Note that RXCLK becomes active after acquisition, well before valid data begins to appear on RXD and MD\_RDY is asserted. MD\_RDY returns to its inactive state under the following conditions: - The number of data symbols, as defined by the length field in the protocol, has been received and output through RXD in its entirety (normal condition). - · PN tracking is lost during demodulation. - RX\_PE is deactivated by the external controller. MD\_RDY and RXCLK can be configured through CR 9, bit 6-7 to be active low, or active high. Energy Detect (ED) pin 45 (Test port), and Carrier Sense (CRS) pin 46 (Test port), are available outputs from the HFA3824 and can be useful signals for an effective RX interface design. Use of these signals is optional. CRS and ED are further described within this document. The receive port is completely independent from the operation of the other interface ports including the TX port, supporting therefore a full duplex mode. #### I/Q ADC Interface The PRISM baseband processor chip (HFA3824) includes two 3-bit Analog to Digital converters (ADCs) that sample the analog input from the IF down converter. The I/Q ADC clock, MCLK, samples at twice the chip rate. The maximum sampling rate is 44MHz (power supply: 3.3V to 5.0V) or 33MHz (power supply 2.7V to 5.5V). The interface specifications for the I and Q ADCs are listed in Table 2. TABLE 2. I. Q. ADC SPECIFICATIONS | PARAMETER | MIN | TYP | MAX | |----------------------------------------------|------|-------|-------| | Full Scale Input Voltage (V <sub>P-P</sub> ) | 0.25 | 0.50 | 1.0 | | Input Bandwidth (-0.5dB) | - | 20MHz | - | | Input Capacitance (pF) | - | 5 | - | | Input Impedance (DC) | 5kΩ | - | - | | FS (Sampling Frequency) | - | - | 44MHz | The voltages applied to pin 16, $V_{REFP}$ and pin 17, $V_{REFN}$ set the references for the internal I and Q ADC converters. In addition, $V_{REFP}$ is also used to set the RSSI ADC converter reference. For a nominal $500 \text{mV}_{P-P}$ , the suggested $V_{REFP}$ voltage is 1.75V, and the suggested $V_{REFN}$ is 0.93V. $V_{REFN}$ should never be less than 0.25V. Since these ADCs are intended to sample AC voltages, their inputs are biased internally and they should be capacitively coupled. The ADC section includes a compensation (calibration) circuit that automatically adjusts for temperature and component variations of the RF and IF strips. The variations in gain of limiters, AGC circuits, filters etc. can be compensated for up to ±4dB. Without the compensation circuit, the ADCs could see a loss of up to 1.5 bits of the 3 bits of quantization. The ADC calibration circuit adjusts the ADC reference voltages to maintain optimum quantization of the IF input over this variation range. It works on the principle of setting the reference to insure that the signal is at full scale (saturation) a certain percentage of the time. Note that this is not an AGC and it will compensate only for slow variations in signal levels (several seconds). NOTE: MD RDY active after CRC16. FIGURE 7. RX PORT TIMING The procedure for setting the ADC references to accommodate various input signal voltage levels is to set the reference voltages so that the ADC calibration circuit is operating at half scale. This leaves the maximum amount of adjustment room for circuit tolerances. Figure 8 illustrates the suggested interface configuration for the ADCs and the reference circuits. ## ADC Calibration Circuit and Registers The ADC compensation or calibration circuit is designed to optimize ADC performance for the I and Q inputs by maintaining the full 3-bit resolution of the outputs. There are two registers (CR 11 AD\_CAL\_POS and CR 12 AD\_CAL\_NEG) that set the parameters for the internal I and Q ADC calibration circuit. Both I and Q ADC outputs are monitored by the ADC calibration circuit and if either has a full scale value, a 24-bit accumulator is incremented as defined by parameter AD\_CAL\_POS. If neither has a full scale value, the accumulator is decremented as defined by parameter AD\_CAL\_NEG. A loop gain reduction is accomplished by using only the 5 MSBs out of the 24 bits to drive a D/A converter that adjusts the ADCs reference. The compensation adjustment is updated at 2kHz rate for a 2 MBPS operation. The ADC calibration circuit is only intended to remove slow component variations. The ratio of the values from the two registers CR11 and CR12 set the probability that either the I or Q ADC converter will be at the saturation. The probability is set by (AD\_CAL\_POS)/(AD\_CAL\_NEG). This also sets the levels so that operation with either NOISE or DPSK is approximately the same. It is assumed that the RF and IF sections of the receiver have enough gain to cause limiting on thermal noise. This will keep the levels at the ADC approximately same regardless of whether signal is present or not. The ADC calibration voltage is automatically held during transmit in half duplex operation. The ADC calibration circuit operation can be defined through CR 1, bits 1 and 0. Table 3 illustrates the possible configurations. TABLE 3. ADC CALIBRATION | CR 1<br>BIT 0 | CR 1<br>BIT 1 | ADC CALIBRATION CIRCUIT CONFIGURATION | | |---------------|---------------|----------------------------------------------|--| | 0 | 0 | Automatic real time adjustment of reference. | | | 0 | 1 | Reference set at mid scale. | | | 1 | 0 | Reference held at most recent value. | | | 1 | 1 | Reference set at mid scale. | | ## RSSI ADC Interface The Receive Signal Strength Indication (RSSI) analog signal is input to a 6-bit ADC, indicating 64 discrete levels of received signal strength. This ADC measures a DC voltage, so its input must be DC coupled. Pin 16 ( $V_{REFP}$ ) sets the reference for the RSSI ADC converter. $V_{REFP}$ is common for the I and Q and RSSI ADCs. The RSSI signal is used as an input to the programmable Clear Channel Assessment algorithm of the HFA3824. The RSSI ADC output is stored in an 8-bit register (CR10) and it is updated at the symbol rate for access by the external processor to assist in network management. The interface specifications for the RSSI ADC are listed in Table 4 below ( $V_{REFP} = 1.75V$ ). TABLE 4. RSSI ADC SPECIFICATIONS | PARAMETER | MIN | TYP | MAX | |--------------------------|------|-----|------| | Full Scale Input Voltage | - | - | 1.15 | | Input Bandwidth (0.5dB) | 1MHz | - | - | | Input Capacitance | - | 7pF | - | | Input Impedance (DC) | 1 M | - | - | #### Test Port The HFA3824 provides the capability to access a number of internal signals and/or data through the Test port, pins TEST 0-7. In addition pin 1 (TEST\_CK) is an output clock that can be used in conjunction with the data coming from the test port outputs. The test port is programmable through configuration register (CR5). There are 9 test modes assigned to the PRISM test port listed in Test Modes Table 5. TABLE 5. TEST MODES | MODE | DESCRIPTION | TEST_CLK | TEST (7:0) | |------|-------------------------|----------|---------------------------------------------------| | 0 | Normal<br>Operation | TXCLK | CRS, ED, "000", Initial<br>Detect, Reserved (1:0) | | 1 | Correlator Test<br>Mode | TXCLK | Mag (7:0) | | 2 | Frequency Test<br>Mode | DCLK | Frq Reg (7:0) | | 3 | Phase Test<br>Mode | DCLK | Phase (7:0) | | 4 | NCO Test Mode | DCLK | NCO Phase Accum Reg | | 5 | SQ Test Mode | LoadSQ | SQ2 (15:8) Phase<br>Variance | | 6 | Bit Sync Test<br>Mode 1 | RXCLK | Bit Sync Accum (7:0) | TABLE 5. TEST MODES (Continued) | MODE | DESCRIPTION | TEST_CLK | TEST (7:0) | |------------------------------|---------------------------|---------------|---------------------------------| | 7 | Bit Sync Test<br>Mode 2 | LoadSQ | SQ (14:7) Bit Sync Ref-<br>Data | | 8 | A/D Cal Test<br>Mode | A/D<br>CAL_CK | CRS, ED, "0", ADCal<br>(4:0) | | 9 | Reserved | | | | <b>1</b> 0<br>(0 <b>A</b> h) | Reserved | | | | 11 | Reserved | | | | 12 | Reserved | | | | 13 | Reserved | | | | 14 | Correlator Test<br>Mode 2 | RXCLK | MAG (7:0) | | 15 | Reserved | | | ## **Definitions** Normal - Device in the full protocol mode (Mode 3). TXCLK. Transmit clock (PN rate). **Initial Detect.** Indicates that Signal Quality 1 and 2 (SQ1 and SQ2) exceed their programmed thresholds. Signal qualities are a function of phase error and correlator magnitude outputs. **ED.** energy detect indicates that the RSSI value exceeds its programmed threshold. CRS. indicates that a signal has been acquired (PN acquisition). Mag. Magnitude output from the correlator. DCLK. Data symbol clock. FrqReg. Contents of the NCO frequency register. Phase, phase of signal after carrier loop correction. **NCO PhaseAccumReg.** Contents of the NCO phase accumulation register. LoadSQ. Strobe that samples and updates Signal Quality, SQ1 and SQ2 values. **SQ2.** Signal Quality measure #2. Signal phase variance after removal of data, 8 MSBs of most recent 16-bit stored value RXCLK. Receive clock (RX sample clock). Nominally 22MHz. BitSyncAccum. Real time monitor of the bit synchronization accumulator contents, mantissa only. **SQ1.** Signal Quality measure #1. Contents of the bit sync accumulator 8 MSBs of most recent 16-bit stored value. A/D\_Cal\_ck. Clock for applying A/D calibration corrections. ADCal. 5-bit value that drives the D/A adjusting the A/D reference. ## External AGC Control The ADC cal output (pin 26) is a binary signal that fluctuates between logic levels as the signals in the I and Q channels are either at full scale or not. If the input level is too high, this output will have a higher duty cycle, and visa versa. Thus, this signal could be integrated with an R-C filter to develop an AGC control voltage. The AGC feedback should be designed to drive it to 50% duty cycle. In the case that an external AGC is in use then the ADC calibration circuit must not be programmed for automatic level adjustment. #### Power Down Modes The power consumption modes of the HFA3824 are controlled by the following control signals. Receiver Power Enable (RX\_PE,pin 33), which disables the receiver when inactive. Transmitter Power Enable (TX\_PE, pin 2), which disables the transmitter when inactive. Reset (RESET, pin 28), which puts the receiver in a sleep mode when it is asserted at least 2 MCLKs after RX\_PE is set at its inactive state. The power down mode where, both RESET and RX\_PE are used is the lowest possible power consumption mode for the receiver. Exiting this mode requires a maximum of 10µs before the device is back at its operational mode. The contents of the Configuration Registers is not effected by any of the power down modes. No reconfiguration is required when returning to operational modes. Table 6 describes the power down modes available for the HFA3824 ( $V_{CC}=3.5V$ ). The table values assume that all other inputs to the part (MCLK, SCLK, etc.) continue to run except as noted and the RSSI Converter is disabled. TABLE 6. POWER DOWN MODES | RX_PE | TX_PE | RESET | 22MHz | 44MHz | DEVICE STATE | |----------|-------------------------|----------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Inactive | Inactive | Active | 22mA | 44mA | Both transmit and receive functions disabled. Device in sleep mode. Control Interface is still active. Register values are maintained. Device will return to its active state within 10µs. | | Inactive | Inactive | Inactive | 30mA | 48mA | Both transmit and receive operations disabled. Device will become in its active state within $1\mu \rm s.$ | | Inactive | Active | Inactive | 32mA | 50mA | Receiver operations disabled. Receiver will return in its active state within $1\mu s. $ | | Active | Inactive | Inactive | 32mA | 50mA | Transmitter operations disabled. Transmitter will return to its active state within 2 MCLKs. | | | I <sub>CC</sub> Standby | | 300 | )μΑ | All inputs at V <sub>CC</sub> or GND. | #### Reset The RESET signal is used during the power down mode as described in the Power Down Mode section. The RESET does not impact any of the internal configuration registers when asserted. Reset does not set the device in a default configuration, the HFA3824 must always be programmed on power up. The HFA3824 can be programmed with RESET in any state. ## Transmitter Description The HFA3824 transmitter is designed as a Direct Sequence Spread Spectrum DBPSK/DQPSK modulator. It can handle data rates of up to 4 MBPS (refer to AC and DC specifications). The major functional blocks of the transmitter include a network processor interface, DBPSK/DQPSK modulator, a data scrambler and a PN generator, as shown on Figure 9. The transmitter has the capability to either generate its own synchronization preamble and header or accept the preamble and header information from an external source. In the first case, the transmitter knows when to make the DBPSK to DQPSK switchover, as required. The preamble and header are always transmitted as DBPSK waveforms while the data packets can be configured to be either DBPSK or DQPSK. The preamble is used by the receiver to achieve initial PN synchronization while the header includes the necessary data fields of the communications protocol to establish the physical layer link. There is a choice of four potential preamble/header formats that the HFA3824 can generate internally. These formats are referred to as mode 0, 1, 2 and 3. Mode 0 uses the minimum number of available header fields while mode 3 is a full protocol mode utilizing all available header fields. The number of the synchronization preamble bits is programmable. The transmitter accepts data from the external source, scrambles it, differentially encodes it as either DBPSK or DQPSK, and mixes it with the BPSK PN spreading. The baseband digital signals are then output to the external IF modulator. The transmitter includes a programmable PN generator that can provide 11, 13, 15 or 16 chip sequences. The transmitter also contains a programmable clock divider circuit that allows for various data rates. The master clock (MCLK) can be a maximum of 44MHz. The chip rates are programmed through CR3 for TX and CR2 for RX. In addition the data rate is a function of the sample clock rate (MCLK) and the number of PN bits per symbol. The following equations show the Symbol rate for both TX and RX as a function of MCLK, Chips per symbol and N. N is a programmable parameter through configuration registers CR 2and CR 3. The value of N is 2, 4, 8 or 16. N is used internally to divide the MCLK to generate other required clocks for proper operation of the device. Symbol Rate = MCLK/(N x Chips per Symbol). The bit rate Table 7 shows examples of the relationships expressed on the symbol rate equation. The modulator is capable of switching rate automatically in the case where the preamble and header information are DBPSK modulated, and the data is DQPSK modulated. The modulator is completely independent from the demodulator, allowing the PRISM baseband processor to be used in full duplex operation. FIGURE 9. MODULATOR DIAGRAM | | | TABLE 7. BIT F | TATE TABLE EXA | MIFLES FOR MI | 2LK = 44M112 | | | |--------------------|------------------------------|----------------------------|-----------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|-------------------------------------------| | DATA<br>MODULATION | ADC SAMPLE<br>CLOCK<br>(MHz) | TX SETUP CR 3<br>BITS 4, 3 | RX SET UP<br>CR 2 BITS 4, 3 | DATA RATE<br>FOR 11<br>CHIPS/BIT<br>(MBPS) | DATA RATE<br>FOR 13<br>CHIPS/BIT<br>(MBPS) | DATARATE<br>FOR 15<br>CHIPS/BIT<br>(MBPS) | DATARATE<br>FOR 16<br>CHIPS/BIT<br>(MBPS) | | DQPSK | 44 | 00 (N = 2) | 00 | 4 | 3.385 | 2.933 | 2.75 | | DQPSK | 22 | 01 (N = 4) | 01 | 2 | 1.692 | <b>1</b> .467 | 1.375 | | DQPSK | 11 | 10 (N = 8) | 10 | 1 | 0.846 | 0.733 | 0.688 | | DQPSK | 5.5 | 11 (N = 16) | 11 | 0. 5 | 0.423 | 0.367 | 0.344 | | DBPSK | 44 | 00 (N = 2) | 00 | 2 | 1.692 | <b>1</b> .467 | 1.375 | | DBPSK | 22 | 01 (N = 4) | 01 | 1 | 0.846 | 0.733 | 0.688 | | DBPSK | 11 | 10 (N = 8) | 10 | 0.5 | 0.423 | 0.367 | 0.344 | | DBPSK | 5.5 | 11 (N = 16) | 11 | 0.25 | 0.212 | 0.183 | 0.171 | TABLE 7. BIT RATE TABLE EXAMPLES FOR MCLK = 44MHz ## Header/Packet Description The HFA3824 is designed to handle continuous or packetized Direct Sequence Spread Spectrum (DSSS) data transmissions. The HFA3824 can generate its own preamble and header information or it can accept them from an external source. When preamble and header are internally generated the device supports a synchronization preamble up to 256 symbols, and a header that can include up to five fields. The preamble size and all of the fields are programmable. When internally generated the preamble is all 1's (before entering the scrambler). The actual transmitted pattern of the preamble will be randomized by the scrambler if the user chooses to utilize the data scrambling option. When the preamble is externally generated the user can choose any desirable bit pattern. Note though, that if the preamble bits will be processed by the scrambler which will alter the original pattern unless it is disabled. The preamble is always transmitted as a DBPSK waveform with a programmable length of up to 256 symbols long. The HFA3824 requires at least 126 preamble symbols to acquire in a dual antenna configuration (diversity), or a minimum of 78 preamble symbols to acquire under a single antenna configuration. The exact number of necessary preamble symbols should be determined by the system designer, taking into consideration the noise and interference requirements in conjunction with the desired probability of detection vs probability of false alarm for signal acquisition. The five available fields for the header are: **SFD Field (16 Bits)** - This field carries the ID to establish the link. This is a mandatory field for the HFA3824 to establish communications. The HFA3824 will not declare a valid data packet, even if it PN acquires, unless it detects the specific SFD. The SFD field is required for both Internal preamble/header generation and External preamble/header generation. The HFA3824 receiver can be programmed to time out searching for the SFD. The timer starts counting the moment that initial PN synchronization has been established from the preamble. Signal Field (8 Bits) - This field indicates whether the data packet that follows the header is modulated as DBPSK or DQPSK. In mode 3 the HFA3824 receiver looks at the signal field to determine whether it needs to switch from DBPSK demodulation into DQPSK demodulation at the end of the always DBPSK preamble and header fields. **Service Field (8 Bits) -** This field can be utilized as required by the user. Length Field (16 Bits) - This field indicates the number of data symbols contained in the data packet. The receiver can be programmed to check the length field in determining when it needs to de-assert the MD\_RDY interface signal. MD\_RDY envelopes the received data packet as it is being output to the external processor. CCITT - CRC 16 Field (16 Bits) - This field includes the 16-bit CCITT - CRC 16 calculation of the five header fields. This value is compared with the CCITT - CRC 16 code calculated at the receiver. The HFA3824 receiver can be programmed to drop the link upon a CCITT - CRC 16 error or it can be programmed to ignore the error and to continue with data demodulation. The CRC or cyclic Redundancy Check is a CCITT CRC-16 FCS (frame check sequence). It is the ones compliment of the remainder generated by the modulo 2 division of the protected bits by the polynomial: $$x^{16} + x^{12} + x^{5} + 1$$ The protected bits are processed in transmit order. All CRC calculations are made prior to data scrambling. A shift register with two taps is used for the calculation. It is preset to all ones and then the protected fields are shifted through the register. The output is then complemented and the residual shifted out MSB first. When the HFA3824 generates the preamble and header internally it can be configured into one of four link protocol modes. **Mode 0** - In this mode the preamble is programmable up to 256 bits (all 1's) and the SFD field is the only field utilized for the header. This mode only supports DBPSK transmissions for the entire packet (preamble/header and data). **Mode 1** - In this mode the preamble is programmable up to 256 bits (all 1's) and the SFD and CCITT - CRC 16 fields are used for the header. The data that follows the header can be either DBPSK or DQPSK. The receiver and transmitter must be programmed to the proper modulation type. **Mode 2** - In this mode the preamble is programmable up to 256 bits (all 1's) and the SFD, Length Field, and CCITT - CRC 16 fields are used for the header. The data that follows the header can be either DBPSK or DQPSK. The receiver and transmitter must be programmed to the proper modulation type. Mode 3 - In this mode the preamble is programmable up to 256 bits (all 1's). The header in this mode is using all available fields. In mode 3 the signal field defines the modulation type of the data packet (DBPSK or DQPSK) so the receiver does not need to be preprogrammed to anticipate one or the other. In this mode the device checks the Signal field for the data packet modulation and it switches to DQPSK if it is defined as such in the signal field. Note that the preamble and header are always DBPSK the modulation definition applies only for the data packet. This mode is called the full protocol mode in this document. Figure 10 summarizes the four preamble/head or modes. In the case that the device is configured to accept the preamble and header from an external source it still needs to be configured in one of the four modes (0:3). Even though the HFA3824 transmitter does not generate the preamble and header information the receiver needs to know the mode in use so it can proceed with the proper protocol and demodulation decisions. The following Configuration Registers (CR) are used to program the preamble/header functions, more programming details about these registers can be found in the Control Registers section of this document: **CR 0** - Defines one of the four modes (bits 4, 3) for the TX. Defines whether the SFD timer is active (bit 2). Defines whether the receiver should stop demodulating after the number of symbols indicated in the Length field has been met. **CR 2 -** Defines to the receiver one of the four protocol modes (bits 1, 0). Indicates whether any detected CCITT - CRC 16 errors need to reset the receiver (return to acquisition) or to ignore them and continue with demodulation (bit 5). Specifies a 128-bit preamble or an 80-bit preamble (bit 2). **CR 3** - Defines internal or external preamble generation (bit 2). Indicates to the receiver the data packet modulation (bit 0), note that in mode 3 the contents of this register are overwritten by the information in the received signal field of the header. CR 3 specifies the data modulation type used to the transmitter (bit 1). Bit 1 defines the contents of the signaling field in the header to indicate either DBPSK or DQPSK modulation. **CR 41 -** Defines the length of time that the demodulator searches for the SFD before returning to acquisition. **CR 42** - The contents of this register indicate that the transmitted data is DBPSK. If CR 4-bit 1 is set to indicate DBPSK modulation then the contents of this register are transmitted in the signal field of the header. **CR 43 -** The contents of this register indicates that the transmitted data is DQPSK. If CR 4-bit 1 is set to indicate DQPSK modulation then the contents of this register are transmitted in the signal field of the header. **CR 44, 45, 46, 47, 48 -** Status, read only, registers that indicate the service field, data length field and CCITT - CRC 16 field values of the received header. **CR 49, 50 -** Defines the transmit SFD field value of the header. The receiver will always search to detect this value before it declares a valid data packet. CR 51 - Defines the contents of the transmit service field. **CR 52, 53 -** Defines the value of the transmit data length field. This value includes all symbols following the last header field symbol. **CR 54,55** - Status, read only, registers indicating the calculated CCITT - CRC 16 value of the most recently transmitted header. **CR 56** - Defines the number of preamble synchronization bits that need to be transmitted when the preamble is internally generated. These symbols are used by the receiver for initial PN acquisition and they are followed by the header fields. The full protocol requires a setting of 128d = 80h. For other applications, in general increasing the preamble length will improve low signal to noise acquisition performance at the cost of greater link overhead. For dual receive antenna operation, the minimum suggested value is 128d = 80h. For single receive antenna operation, the minimum suggested value is 80d = 50h. These suggested values include a 2 symbol TX power amplifier ramp up. If an AGC is used, its worst case settling time in symbols should be added to these values. | | CR #0 | BITS | | | | | | | | |------------------------------------|-------|------|--------------------------------------|----------------|-------------------------|-------------------------|-------------------------|------------------|-----| | HEADER<br>Count | BIT 4 | | | | | | | | | | N (Preamble) +<br>16 (Header) Bits | 0 | 0 | Preamble (SYNC)<br>N Bits Up to 256) | SFD<br>16 Bits | | | | | | | N (Preamble) +<br>32 (Header) Bits | 0 | 1 | Preamble (SYNC)<br>N Bits Up to 256) | SFD<br>16 Bits | CRC16<br>16 Bits | | | | | | N (Preamble) +<br>48 (Header) Bits | 1 | 0 | Preamble (SYNC)<br>N Bits Up to 256) | SFD<br>16 Bits | Length Field<br>16 Bits | CRC16<br>16 Bits | | | | | N (Preamble) +<br>64 (Header) Bits | 1 | 1 | Preamble (SYNC)<br>N Bits Up to 256) | SFD<br>16 Bits | Signal Field<br>8 Bits | Service Field<br>8 Bits | Length Field<br>16 Bits | CRC16<br>16 Bits | | | | | | | - | | HEADER — | | | ->- | | | | | FIGURE | 10. PREAMBL | E/HEADER MO | DDES | | | | ## PN Generator Description The spread function for this radio uses short sequences. The same sequence is applied to every bit. All transmitted symbols, preamble/header and data are always spread by the PN sequence at the chip rate. The PN sequence sets the Processing Gain (PG) of the Direct Sequence receiver. The HFA3824 can be programmed to utilize 11,13,15 and 16 bit sequences. Given the length of these programmable sequences the PG range of the HFA3824 is: From 10.41dB (10 LOG(11)) to 12.04dB (10 LOG(16)) The transmitter and receiver PN sequences can are programmed independently. This provides additional flexibility to the network designer. The TX sequence is set through CR 13 and CR 14 while the RX PN sequence is set through CR 20 and CR 21. A maximum of 16 bits can be programmed between the pairs of these configuration registers. For TX Registers CR13 and CR14 contain the high and low bytes of the sequence for the transmitter. In addition Bits 5 and 6 of CR 4 define the sequence length in chips per bit. CR 13, CR 14 and CR 4 must all be programmed for proper functionality of the PN generator. The sequence is transmitted MSB first. When fewer than 16 bits are in the sequence, the MSBs are truncated. ## Scrambler and Data Encoder Description The data coder the implements the desired DQPSK coding as shown in the DQPSK Data Encoder table. This coding scheme results from differential coding of the dibits. When used in the DBPSK modes, only the 00 and 11 dibits are used. Vector rotation is counterclockwise. TABLE 8. DQPSK DATA ENCODER | PHASE SHIFT | DIBITS | |-------------|--------| | 0 | 00 | | +90 | 01 | | +180 | 11 | | -90 | 10 | The data scrambler is a self synchronizing circuit. It consist of a 7-bit shift register with feedback from specified taps of the register, as programmed through CR 16. Both transmitter and receiver use the same scrambling algorithm. All of the bits transmitted are scrambled, including data header and preamble. The scrambler can be disabled. Scrambling provides additional spreading to each of the spectral lines of the spread DS signal. The additional spreading due to the scrambling will have the same null to null bandwidth, but it will further smear the discrete spectral lines from the PN code sequence. Scrambling might be necessary for certain allocated frequencies to meet transmission waveform requirements as defined by various regulatory agencies. In the absence of scrambling, the data patterns could contain long strings of ones or zeros. This is definitely the case with the a DS preamble which has a stream of up to 256 continuous ones. The continuous ones would cause the spectrum to be concentrated at the discrete lines defined by the spreading code and potentially cause interference with other narrow band users at these frequencies. Additionally, the DS system itself would be moderately more susceptible to interference at these frequencies. With scrambling, the spectrum is more uniform and these negative effects are reduced, in proportion with the scrambling code length. Figure 11 illustrates an example of a non scrambled transmission using an 11-bit code with DBPSK modulation with alternate 1's and 0's as data. The data rate is 2 MBPS while the spread rate or chip rate is at 11 MCPS. The 11 spectral lines resulting from the PN code can be clearly seen in Figure 11. In Figure 12, the same signal is transmitted but with the scrambler being on. In this case the spectral lines have been smeared. FIGURE 11. UNSCRAMBLED DBPSK DATA OF ALTERNATE 1's/0's SPREAD WITH AN 11-BIT SEQUENCE FIGURE 12. SCRAMBLED DBPSK DATA OF ALTERNATE 1's/0's SPREAD WITH AN 11-BIT SEQUENCE Another reason to scramble is to gain a small measure of privacy. The DS nature of the signal is easily demodulated with a correlating receiver. Indeed, the data modulation can be recovered from one of the discrete spectral lines with a narrow band receiver (with a 10dB loss in sensitivity). This means that the signal gets little security from the DS spreading code alone. Scrambling adds a privacy feature to the waveform that would require the listener to know the scrambling parameters in order to listen in. When the data is scrambled it cannot be defeated by listening to one of the scrambling spectral lines since the unintentional receiver in this case is too narrow band to recover the data modulation. This assumes though that each user can set up different scrambling patterns There are 9 maximal length codes that can be utilized with a generator of length 7. The different codes can be used to implement a basic privacy scheme. It needs to be clear though that this scrambling code length and the actual properties of such codes are not a major challenge for a sophisticated intentional interceptor to be listening in. This is why we refer to this scrambling advantage as a communications privacy feature as opposed to a secure communications feature. Scrambling is done by a polynomial division using a prescribed polynomial. A shift register holds the last quotient and the output is the exclusive-or of the data and the sum of taps in the shift register. The taps and seed are programmable. The transmit scrambler seed is programmed by CR 15 and the taps are set with CR 16. Setting the seed is optional, since the scrambler is self-synchronizing and it will eventually synchronize with the incoming data after flashing the 7 bits stored from the previous transmission. ## Modulator Description The modulator is designed to support both DBPSK and DQPSK signals. The modulator is capable of automatically switching its rate in the case where the preamble and header are DBPSK modulated, and the data is DQPSK modulated. The modulator can support date rates up to 4 MBPS. The programming details of the modulator are given at the introductory paragraph of this section. The HFA3824 can support data rates of up to 4 MBPS (DQPSK) with power supply voltages between 3.3V and 5.0V and data rates of up to 3 MBPS with supply voltages between 2.7V and 5.5V. ## Clear Channel Assessment (CCA) and Energy Detect (ED) Description The clear channel assessment (CCA) circuit implements the carrier sense portion of a carrier sense multiple access (CSMA) networking scheme. The Clear Channel Assessment (CCA) monitors the environment to determine when it is feasible to transmit. The result of the CCA algorithm is available in real time through output pin 32 of the device. The CCA state machine in the HFA3824 can be programmed as a function of RSSI, energy detected on the channel, carrier detection, and a number of on board watchdog timers to time-out under certain conditions. The CCA can be also completely by-passed allowing transmissions independent of any channel conditions. The programmable CCA in combination with the visibility of the various internal parameters (i.e. Energy Detection measurement results), can assist an external processor in executing algorithms that can adapt to the environment. These algorithms can increase network throughput by minimizing collisions and reducing transmissions liable to errors. There are two measures that are used in the CCA assessment. The receive signal strength (RSSI) which measures the energy at the antenna and carrier sense early (CSE). Both indicators are used since interference can trigger the signal strength indication, but it will not trigger the carrier sense. The carrier sense, however, is slower to respond than the signal strength and it becomes active only when a spread signal with identical PN code has been detected, so it is not adequate in itself. Note that the CSE is also vulnerable to false alarms. The CCA looks for changes in these measurements and decides its state based on these measures and the time that has elapsed since the channel was last clear. If a source of interference makes it look like the FIGURE 13. CCA FUNCTIONAL FLOW DIAGRAM channel is occupied, the circuit will detect a signal without carrier and will wait a proscribed time before deciding to transmit over the interference. The receive signal strength indication (RSSI) measurement is an analog input to the HFA3824 from the successive IF stage of the radio. The RSSI ADC converts it within the baseband processor and it compares it to a programmable threshold. This threshold is normally set to between -70 and -80dBm. This measure is used in the acquisition decision and is also passed to the clear channel assessment logic. The state diagram in Figure 13 shows the operation of the clear channel assessment state machine. The energy detection (ED) signal is the digitized RSSI signal. The CSE (Carrier Sense Early) is a signal that goes active when SQ1 (antenna dwell) has been satisfied. The CSE input and the ED input are differentiated to sense when they change. These change detectors and the watchdog timer TIME OUT output are combined to initiate a clear channel assessment decision. The CCA algorithm will always declare the channel busy if CSE is active. If only ED is active the state machine will initially declare a busy channel and at the same time it will start timing ED until it meets the programmed time out count. When the time out expires the state machine will declare the channel as being clear even if the ED is still active. This will prevent the transmitter locking out permanently on some persisting interference. This time out period is programmable by 2 parameters that define an inner count M and an outer count N. The total time out period is determined by the time corresponding to the product of MxN. The value of the inner counter M is programmable through CR 17 while the value of the outer counter N is programmable through CR 18. The state machine cycles M times the N count before it asserts CCA, declaring the channel as clear for transmission. Note that the counters are automatically reset to restart the count when CSE is detected to be active. In summary the CCA state machine has four basic states. The first state clears the CCA when both the CSE and ED are inactive. This indicates that the channel is truly clear. The second state sets the CCA to BUSY when the CSE is active and the ED is inactive. This corresponds to a channel where the signal just went away or dropped below threshold but the carrier is still being sensed. The third state sets the CCA to BUSY and resets the cycle counter when the ED and CSE are both active. This is an obviously busy channel. The fourth state increments the cycle counter if the CSE is inactive and the ED is active, and sets the CCA to BUSY if the count is less than N. This is where the channel has just had a new signal come up and the carrier has not yet been acquired or where an interferer turns on. If the cycle counter reaches N, the counter is reset and the CCA is set to CLEAR. This happens on interference that persists. If the channel has interference, it may be low enough to allow communications. The CCA state machine does not influence any of the receive or transmit operations within the HFA3824. The CCA algorithm output is an indication to the network processor. The processor can ignore this indicator and decide to have the HFA3824 transmit regardless of the state of CCA. The Configuration registers effecting the CCA algorithm operation are summarized below (more programming details on these registers can be found under the Control Registers section of this document). The CCA output from pin 32 of the device can be defined as active high or active low through CR 9 (bit 5). The RSSI threshold is set through CR19. If the actual RSSI value from the ADC exceeds this threshold then ED becomes active. The instantaneous RSSI value can be monitored by the external network processor by reading CR 10. The programmable thresholds on the two signal quality measurements are set through CR22, 23, 30, and 31. Signal Quality 1 threshold derives the state of the Carrier Sense early indication. More details on SQ are included under the receiver section of this document. Finally, CR 17 and CR 18 are used to set the time out parameters before the CCA algorithm declares permission for transmission. ## Receiver Description The receiver portion of the baseband processor, performs ADC conversion and demodulation of the spread spectrum signal. It correlates the PN spread symbols, then demodulates the DBPSK or DQPSK symbols. The demodulator includes a frequency loop that tracks and removes the carrier frequency offset. In addition it tracks the symbol timing, and differentially decodes and descrambles the data. The data is output through the RX Port to the external processor. A common practice for burst mode communications systems is to differentially modulate the signal, so that a DPSK demodulator can be used for data recovery. This form of demodulator uses each symbol as a phase reference for the next one. It offers rapid acquisition and tolerance to rapid phase fluctuations at the expense of lower bit error rate (BER) performance. The PRISM baseband processor, HFA3824 uses differential demodulation for the initial acquisition portion of the processing and then switches to coherent demodulation for the rest of the acquisition and data demodulation. The HFA3824 is designed to achieve rapid settling of the carrier tracking loop during acquisition. Coherent processing substantially improves the BER performance margin. Rapid phase fluctuations are handled with a relatively wide loop bandwidth. The baseband processor uses time invariant correlation to strip the PN spreading and polar processing to demodulate the resulting signals. These operations are illustrated in Figure 14 which is an overall block diagram of the receiver processor. Input samples from the I and Q ADC converters are correlated to remove the spreading sequence. The magnitude of the correlation pulse is used to determine the symbol timing. The sample stream is decimated to the symbol rate and the phase is corrected for frequency offset prior to PSK demodulation. Phase errors from the demodulator are fed to the NCO through a lead/lag filter to achieve phase lock. The variance of the phase errors is used to determine signal quality for acquisition and lock detection. FIGURE 14. DEMODULATOR BLOCK DIAGRAM ## Acquisition Description The PRISM baseband processor uses either a dual antenna mode of operation for compensation against multipath interference losses or a single antenna mode of operation with faster acquisition times. #### Two Antenna Acquisition During the 2 antenna (diversity) mode the two antennas are scanned in order to find the one with the best representation of the signal. This scanning is stopped once a suitable signal is found and the best antenna is selected. A projected worst case time line for the acquisition of a signal in the two antenna case is shown in Figure 15. The synchronization part of the preamble is 128 symbols long followed by a 16-bit SFD. The receiver must scan the two antennas to determine if a signal is present on either one and, if so, which has the better signal. The timeline is broken into 16 symbol blocks (dwells) for the scanning process. This length of time is necessary to allow enough integration of the signal to make a good acquisition decision. This worst case time line example assumes that the signal is present on antenna A1 only (A2 is blocked). It further assumes that the signal arrives part way into the first A1 dwell such as to just barely miss detection. The signal and the scanning process are asynchronous and the signal could start anywhere. In this timeline, it is assumed that all 16 symbols are present, but they were missed due to power amplifier ramp up. Since A2 has insufficient signal, the first A2 dwell after the start of the preamble also fails detection. The second A1 dwell after signal start is successful and a symbol timing measurement is achieved. Meanwhile signal quality and signal frequency measurements are made simultaneous with symbol timing measurements. When the bit sync level, SQ1, and Phase variance SQ2 are above their user programmable thresholds, the signal is declared present for the antenna with the best signal. More details on the Signal Quality estimates and their programmability are given in the Acquisition Signal Quality Parameters section of this document. At the end of each dwell, a decision is made based on the relative values of the signal qualities of the signals on the two antennas. In the example, antenna A1 is the one selected, so the recorded symbol timing and carrier frequency for A1 are used thereafter for the symbol timing and the PLL of the NCO to begin carrier de-rotation and demodulation. Prior to initial acquisition the NCO was inactive and DPSK demodulation processing was used. Carrier phase measurement are done on a symbol by symbol basis afterward and coherent DPSK demodulation is in effect. After a brief setup time as illustrated on the timeline of Figure 15, the signal begins to emerge from the demodulator. If the descrambler is used it takes 7 more symbols to seed the descrambler before valid data is available. This occurs in time for the SFD to be received. At this time the demodulator is tracking and in the coherent PSK demodulation mode it will no longer scan antennas. #### One Antenna Acquisition When only one antenna is being used, the user can delete the antenna switch and shorten the acquisition sequence. Figure 16 shows the single antenna acquisition timeline. It uses a 78 symbol sequence with 2 more for power ramping of the RF front of the radio. This scheme deletes the second antenna dwells but performs the same otherwise. It verifies the signal after initial detection for lower false alarm probability. #### **Acquisition Signal Quality Parameters** Two measures of signal quality are used to determine acquisition and drop lock decisions. The first method of determining signal presence is to measure the correlator output (or bit sync) amplitude. This measure, however, flattens out in the range of high BER and is sensitive to signal amplitude. The second measure is phase noise and in most BER sce- narios it is a better indication of good signals plus it is insensitive to signal amplitude. The bit sync amplitude and phase noise are integrated over each block of 16 symbols used in acquisition or over blocks of 128 symbols in the data demodulation mode. The bit sync amplitude measurement represents the peak of the correlation out of the PN correlator. Figure 17 shows the correlation process. The signal is sampled at twice the chip rate (i.e. 22 MSPS). The one sample that falls closest to the peak is used for a bit sync amplitude sample for each symbol. This sample is called the on-time sample. High bit sync amplitude means a good signal. The early and late samples are the two adjacent samples and are used for tracking. The other signal quality measurement is based on phase noise and that is taken by sampling the correlator output at the correlator peaks. The phase changes due to scrambling are removed by differential demodulation during initial acquisition. Then the phase, the phase rate and the phase variance are measured and integrated for 16 symbols. The phase variance is used for the phase noise signal quality measure. Low phase noise means a stronger received signal. # Procedure to Set Acq. Signal Quality Parameters (Example) There are four registers that set the acquisition signal quality thresholds, they are: CR 22, 23, 30, and 31 (RX\_SQX\_IN\_ACQ). Each threshold consists of two bytes, high and low that hold a 16-bit number. These two thresholds, bit sync amplitude CR (22 and 23) and phase error CR (30 and 31) are used to determine if the desired signal is present. If the thresholds are set too "low", there is the probability of missing a high signal to noise detection due to processing a false alarm. If they are set too "high", there is the probability of missing a low signal to noise detection. For the bit sync amplitude, "high" actually means high amplitude while for phase noise "high" means high SNR or low noise. A recommended procedure is to set these thresholds individually optimizing each one of them to the same false alarm rate with no desired signal present. Only the background environment should be present, usually additive gaussian white noise (AGWN). When programming each threshold, the other threshold is set so that it always indicates that the signal is present. Set register CR22 to 00h while trying to determine the value of the phase error signal quality threshold for registers CR 30 and 31. Set register CR30 to FFh while trying to determine the value of the Bit sync. amplitude signal quality threshold for registers 22 and 23. Monitor the Carrier Sense (CRS) output (TEST 7, pin 46) and adjust the threshold to produce the desired rate of false detections. CRS indicates valid initial PN acquisition. After both thresholds are programmed in the device the CRS rate is a logic "and" of both signal qualities rate of occurrence over their respective thresholds and will therefore be much lower than either. #### NOTES: - 3. Worst Case Timing; antenna dwell starts before signal is full strength. - 4. Time line shown assumes that antenna 2 gets insufficient signal. #### FIGURE 15. DUAL ANTENNA ACQUISITION TIMELINE FIGURE 16. SINGLE ANTENNA ACQUISITION TIMELINE FIGURE 17. CORRELATION PROCESS ## PN Correlator Description The PN correlator is designed to handle BPSK spreading with carrier offsets up to $\pm 50$ ppm and 11,13,15 or 16 chips per symbol. Since the spreading is BPSK, the correlator is implemented with two real correlators, one for the I and one for the Q channel. The same sequence is always used for both I an Q correlators. The TX sequence can be programmed as a different sequence from the RX sequence. This allows a full duplex link with different spreading parameters for each direction. The correlators are time invariant matched filters otherwise known as parallel correlators. They use two samples per chip. The correlator despreads the samples from the chip rate back to the original data rate giving 10.4dB processing gain for 11 chips per bit. While despreading the desired signal, the correlator spreads the energy of any non correlating interfering signal. Based on the fact that correlator output pulse is used for bit timing, the HFA3824 can not be used for any non spread applications. In programming the correlator functions, there are two sets of configuration registers that are used to program the spread sequences of the transmitter and the receiver. They are CR 13 and 14 for transmitter and CR 20 and 21 for the receiver. In addition, CR2 and CR3 define the sequence length or chips per symbol for the receiver and transmitter respectively. These are carried in bits 6 and 7 of CR2 and bits 5 and 6 of CR3. More programming details are given in the Control Registers section of this document. # Data Demodulation and Tracking Description The signal is demodulated from the correlation peaks tracked by the symbol timing loop (bit sync). The frequency and phase of the signal is corrected from the NCO that is driven by the phase locked loop. Demodulation of the DPSK data in the early stages of acquisition is done by delay and subtraction of the phase samples. Once phase locked loop tracking of the carrier is established, coherent demodulation is enabled for better performance. Averaging the phase errors over 16 symbols gives the necessary frequency information for proper NCO operation. The signal quality is taken as the variance in this estimate. There are two signal quality measurements that are performed in real time by the device and they set the demodulator performance. The thresholds for these signal quality measurements are user programmable. The same two signal quality measures, phase error and bit sync. amplitude, that are used in acquisition are also used for the data drop lock decision. The data thresholds, though, are programmed independently from the acquisition thresholds. If the radio uses the network processor to determine when to drop the signal, the thresholds for these decisions should be set to their limits allowing data demodulation even with poor signal reception. Under this configuration the HFA3824 data monitor mechanism is essentially bypassed and data monitoring becomes the responsibility of the network processor. These signal quality measurements are integrated over 128 symbols as opposed to 16 symbol intervals for acquisition, so the minimum time to drop lock based with these thresholds is 128 symbols or 128ms at 1 MSPS. Note that other than the data thresholds, non-detection of the SFD can cause the HFA3824 to drop lock and return its acquisition mode. Configuration Register 41 sets the search timer for the SFD. This register sets this time-out length in symbols for the receiver. If the time out is reached, and no SFD is found, the receiver resets to the acquisition mode. The suggested value is preamble symbols + 16 symbols. If several transmit preamble lengths are used by various transmitters in a network, the longest value should be used for the receiver settings. #### Procedure to Set Signal Quality Registers CR 26, 27, 34, AND 35 (RX\_SQX\_IN\_DATA) are programmed to hold the threshold values that are used to drop lock if the signal quality drops below their values. These can be set to their limit values if the external network processor is used for drop lock decisions instead of the HFA3824 demodulator. The signal quality values are averaged over 128 symbols and if the bit sync amplitude value drops below its threshold or the phase noise rises over its threshold, the link is dropped and the receiver returns to the acquisition mode. These values should typically be different for BPSK and QPSK since the operating point in SNR differs by 3dB. If the receiver is intended to receive both BPSK and QPSK modulations, a compromise value must be used or the network processor can control them as appropriate. The suggested method of optimization is to set the transmitter in a continuous transmit mode. Then, measure the time until the receiver drops lock at low signal to noise ratio. Each of the 2 thresholds should be set individually to the same drop lock time. While setting thresholds for one of the signal qualities the other should be configured at its limit so it does not influence the drop lock decisions. Set CR 26 to 00h while determining the value of CR 34 and 35 for phase error threshold. Set CR 34 to FFh while determining the value of CR 26 and 27 for bit sync. amplitude threshold. Assuming a 10e-6 BER operating point, it is suggested that the drop lock thresholds are set at 10e-3 BER, with each threshold adjusted individually. Note that the bit sync amplitude is linearly proportional to the signal amplitude at the ADC converters. If an AGC system is being used instead of a limiter, the bit sync amplitude threshold should be set at or below the minimum amplitude that the radio will see at its sensitivity level. ## Data Decoder and Descrambler Description The data decoder that implements the desired DQPSK coding/decoding as shown in DQPSK Data Decoder Table 9. This coding scheme results from differential coding of the dibits. When used in the DBPSK modes, only the 00 and 11 dibits are used. Vector rotation is counterclockwise. TABLE 9. DQPSK DATA DECODER | PHASE SHIFT | DIBITS | |-------------|--------| | 0 | 00 | | +90 | 01 | | +180 | 11 | | -90 | 10 | The data scrambler and de-scrambler are self synchronizing circuits. They consist of a 7-bit shift register with feedback of some of the taps of the register. The scrambler can be disabled for measuring RF carrier suppression. The scrambler is designed to insure smearing of the discrete spectrum lines produced by the PN code. One thing to keep in mind is that both the differential decoding and the descrambling when used cause error extension. This causes the errors to occur in groups of 4 and 6. This is due to two properties of the processing. First, the differential decoding process causes errors to occur in pairs. When a symbol error is made, it is usually a single bit error even in QPSK mode. When a symbol is in error, the next symbol will also be decoded wrong since the data is encoded in the change from one symbol to the next. Thus, two errors are made on two successive symbols. In QPSK mode, these may be next to one another or separated by up to 2 bits. Secondly, when the bits are processed by the descrambler, these errors are further extended. The descrambler is a 7-bit shift register with one or more taps exclusive ored with the bit stream. If for example the scrambler polynomial uses 2 taps that are summed with the data, then each error is extended by a factor of three. Since the DPSK errors are close together, however, some of them can be canceled in the descrambler. In this case, two wrongs do make a right, so the observed errors can be in groups of 4 instead of 6. Descrambling is done by a polynomial division using a prescribed polynomial. A shift register holds the last quotient and the output is the exclusive-or of the data and the sum of taps in the shift register. The taps and seed are programmable. The transmit scrambler seed is programmed by CR 15 and the taps are set with CR 16. One reason for setting the seed is that it can be used to make the SFD scrambling the same every packet so that it can be recognized in its scrambled state. #### Demodulator Performance This section indicates the theoretical performance and typical performance measures for a radio design. The performance data below should be used as a guide. The actual performance depends on the application, interference environment, RF/IF implementation and radio component selection in general. ## Overall Eb/N0 Versus BER Performance The PRISM chip set has been designed to be robust and energy efficient in packet mode communications. The demodulator uses coherent processing for data demodulation. Figure 18 below shows the performance of the baseband processor when used in conjunction with the HSP3724 IF limiter and the PRISM recommended IF filters. Off the shelf test equipment are used for the RF processing. The curves should be used as a guide to assess performance in a complete implementation. Factors for carrier phase noise, multipath, and other degradations will need to be considered on an implementation by implementation basis in order to predict the overall performance of each individual system. Figure 18 shows the curve for theoretical DBPSK/DQPSK demodulation with coherent demodulation as well as the PRISM performance measured for DBPSK and DQPSK. The losses include RF and IF radio losses; they do not reflect the HFA3824 losses alone. These are more realistic measurements. The HFA3824 baseband losses from theoretical by themselves are a small percentage of the overall loss. The PRISM demodulator performs at less than 3dB from theoretical in a AWGN environment with low phase noise local oscillators. The observed errors occurred in groups of 4 and 6 errors and rarely singly. This is because of the error extension properties of differential decoding and descrambling. FIGURE 18. BER vs EB/NO PERFORMANCE #### **Clock Offset Tracking Performance** The PRISM baseband processor is designed to accept data clock offsets of up to ±25ppm for each end of the link (TX and RX). This effects both the acquisition and the tracking performance of the demodulator. The budget for clock offset error is 0.75dB at ±50ppm as shown in Figure 19. FIGURE 19. BER vs CLOCK OFFSET ## Carrier Offset Frequency Performance The correlators in the baseband processor are time invariant matched filter correlators otherwise known as parallel correlators. They use two samples per chip and are tapped at every other shift register stage. Their performance with carrier frequency offsets is determined by the phase roll rate due to the offset. For an offset of +50ppm (combined for both TX and RX) will cause the carrier to phase roll 22.5 degrees over the length of the correlator. This causes a loss of 0.22dB in correlation magnitude which translates directly to Eb/N0 performance loss. In the PRISM chip design, the correlator is not included in the carrier phase locked loop correction, so this loss occurs for both acquisition and data. Figure 20 shows the loss versus carrier offset taken out to +350kHz (120kHz is 50ppm at 2.4GHz). FIGURE 20. BER vs CARRIER OFFSET ## I/Q Amplitude Imbalance Imbalances in the signal cause differing effects depending on where they occur. In a system using a limiter, if the imbalances are in the transmitter, that is, before the limiter, amplitude imbalances translate into phase imbalances between the I and Q symbols. If they occur in the receiver after the limiter, they are not converted to phase imbalances in the symbols, but into vector phase imbalances on the composite signal plus noise. The following curve shows data taken with amplitude imbalances in the transmitter. Starting at the balanced condition, I = 100% of Q, the bit error rate degrades by two orders of magnitude for a 3dB drop in I (70%). ## A Default Register Configuration The registers in the HFA3824 are addressed with 14-bit numbers where the lower 2 bits of a 16-bit hexadecimal address are left as unused. This results in the addresses being in increments of 4 as shown in the table below. Table 10 shows the register values for a default Full Protocol configuration (Mode 3) with a single antenna. The data is transmitted as DQPSK. This is a recommended configuration for initial test and verification of the device and /or the radio design. The user can later modify the CR contents to reflect the system and the required performance of each specific application. FIGURE 21. I/Q IMBALANCE EFFECTS TABLE 10. CONTROL REGISTER VALUES FOR SINGLE ANTENNA ACQUISITION | REGISTER | NAME | TYPE | REG ADDR<br>IN HEX | QPSK | BPSK | |----------|-------------------------------------|-------------|--------------------|------|------| | CR0 | Modem Configuration Register A | R/W | 00 | 3C | 64 | | CR1 | Modem Configuration Register B | R/ <b>W</b> | 04 | 00 | 00 | | CR2 | CR2 Modem Configuration Register C | | 08 | 07 | 24 | | CR3 | Modem Configuration Register D | R/ <b>W</b> | 0C | 04 | 07 | | CR4 | Internal Test Register A | R/W | 10 | 00 | 00 | | CR5 | Internal Test Register B | R/W | 14 | 02 | 02 | | CR6 | Internal Test Register C | R | 18 | Х | Х | | CR7 | Modem Status Register A | R | 1C | Х | Х | | CR8 | Modem Status Register B | R | 20 | Х | Х | | CR9 | I/O Definition Register | R/W | 24 | 00 | 00 | | CR10 | RSSI VALUESTATUS REGISTER | R | 28 | Х | Х | | CR11 | ADC_CAL_POS REGISTER | R/W | 2C | 01 | 01 | | CR12 | ADC_CAL_NEG REGISTER | R/W | 30 | FD | FD | | CR13 | TX_SPREAD SEQUENCE(HIGH) | R/ <b>W</b> | 34 | 05 | 05 | | CR14 | TX_SPREAD SEQUENCE (LOW) | R/W | 38 | В8 | В8 | | CR15 | SCRAMBLE_SEED | R/W | 3C | 00 | 00 | | CR16 | SCRAMBLE_TAP (RX AND TX) | R/ <b>W</b> | 40 | 48 | 48 | | CR17 | CCA_TIMER_TH | R/ <b>W</b> | 44 | 2C | 2C | | CR18 | CCA_CYCLE_TH | R/ <b>W</b> | 48 | 03 | 03 | | CR19 | RSSI_TH | R/ <b>W</b> | 4C | FF | FF | | CR20 | RX_SPREAD SEQUENCE (HIGH) | R/ <b>W</b> | 50 | 05 | 05 | | CR21 | RX_SREAD SEQUENCE (LOW) | R/W | 54 | В8 | В8 | | CR22 | RX_SQ1_ IN_ACQ (HIGH) THRESHOLD | R/W | 58 | 01 | 01 | | CR23 | RX-SQ1_ IN_ACQ (LOW) THRESHOLD | R/ <b>W</b> | 5C | E8 | E8 | | CR24 | RX-SQ1_ OUT_ACQ (HIGH) READ | R | 60 | Х | Х | | CR25 | RX-SQ1_OUT_ACQ (LOW) READ | R | 64 | Х | Х | | CR26 | RX-SQ1_ IN_DATA (HIGH) THRESHOLD | R/W | 68 | 0F | 0F | | CR27 | RX-SQ1-SQ1_ IN_DATA (LOW) THRESHOLD | R/W | 6C | FF | FF | | CR28 | RX-SQ1_OUT_DATA (HIGH)READ | R | 70 | Х | Х | | CR29 | RX-SQ1_OUT_DATA (LOW) READ | R | 74 | Х | Х | | CR30 | RX-SQ2_ IN_ACQ (HIGH) THRESHOLD | R/W | 78 | 00 | 00 | TABLE 10. CONTROL REGISTER VALUES FOR SINGLE ANTENNA ACQUISITION (Continued) | REGISTER | NAME | ТҮРЕ | REG ADDR<br>IN HEX | QPSK | BPSK | |----------|--------------------------------|------|--------------------|------------|------------| | CR31 | RX-SQ2- IN-ACQ (LOW) THRESHOLD | R/W | 7C | CA | CA | | CR32 | RX-SQ2_OUT_ACQ (HIGH) READ | R | 80 | Х | Х | | CR33 | RX-SQ2_OUT_ACQ (LOW) READ | R | 84 | Х | Х | | CR34 | RX-SQ2_IN_DATA (HIGH)THRESHOLD | R/W | 88 | 09 | 09 | | CR35 | RX-SQ2_IN_DATA (LOW) THRESHOLD | R/W | 8C | 80 | 80 | | CR36 | RX-SQ2_OUT_DATA (HIGH) READ | R | 90 | Х | Х | | CR37 | RX-SQ2_OUT_DATA (LOW) READ | R | 94 | Х | Х | | CR38 | RX_SQ_READ; FULL PROTOCOL | R | 98 | Х | Х | | CR39 | Modem Configuration Register E | R/W | 9C | 5C | 5C | | CR40 | RESERVED | w | <b>A</b> 0 | 00 | 00 | | CR41 | UW_Time Out_LENGTH | R/W | A4 | 90 | 90 | | CR42 | SIG_DBPSK Field | R/W | A8 | 0 <b>A</b> | 0 <b>A</b> | | CR43 | SIG_DQPSK Field | R/W | AC | 14 | 14 | | CR44 | RX_SER_Field | R | В0 | Х | Х | | CR45 | RX_LEN Field (HIGH) | R | B4 | Х | Х | | CR46 | RX_LEN Field (LOW) | R | B8 | Х | Х | | CR47 | RX_CRC16 (HIGH) | R | ВС | Х | Х | | CR48 | RX_CRC16 (LOW) | R | C0 | Х | Х | | CR49 | UW -(HIGH) | R/W | C4 | F3 | F3 | | CR50 | UW_(LOW) | R/W | C8 | <b>A</b> 0 | <b>A</b> 0 | | CR51 | TX_SER_F | R/W | CC | 00 | 00 | | CR52 | TX_LEN (HIGH) | R/W | D0 | FF | FF | | CR53 | TX_LEN(LOW) | R/W | D4 | FF | FF | | CR54 | TX_CRC16 (HIGH) | R | D8 | Х | Х | | CR55 | TX_CRC16 (LOW) | R | DC | Х | Х | | CR56 | TX_PREM_LEN | R/W | E0 | 80 | 80 | ## Control Registers The following tables describe the function of each control register along with the associated bits in each control register. ## CONFIGURATION REGISTER 0 ADDRESS (0h) MODEM CONFIGURATION REGISTER A | Bit 7 | This bit selects the transmit antenna, controlling the output ANT_SEL pin. It is only used in half duplex mode. (Bit 5 = 0) Logic 1 = Antenna A. Logic 0 = Antenna B. | | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 6 | dua<br>Log | | ode this bit is<br>na A. | | as the receivers choice of antenna, controlling the output ANT_SEL pin. In | | | | Bit 5 | This selects between full and half duplex operation for the ANT_SEL pin. If set for half duplex the ANT_SEL pin will reflect the receivers choice of antenna when TX_PE is inactive, and the value of CR0 bit-7 (TX antenna) when TX_PE is high. In full duplex operation the ANT_SEL always reflects the receivers choice of antenna as defined by CR2 bit-2 (single or dual antenna mode). Logic 1 = Full duplex. Logic 0 = Half duplex. | | | | | | | | Bit 4, 3 | and | l header are | DBPSK for al | I modes of op | the four input Preamble Header modes for transmitting data. The preambleration. Mode 0 is followed by DBPSK data. For modes 1-3, the data car<br>. This is a "don't care" if the header is generated externally. | | | | | | MODE | BIT 4 | BIT 3 | MODE DESCRIPTION | | | | | | 0 | 0 | 0 | Preamble with SFD Field. | | | | | | 1 | 0 | 1 | Preamble with SFD, and CRC16. | | | | | | 2 | 1 | 0 | Preamble with SFD, Length, and CRC16. | | | | | | 3 | 1 | 1 | Full preamble and header. | | | | Bit 2 | has<br>Log | been detect<br>jic 1: Enables | ed, the HFA3 | 824 will returner to start cou | Start Frame Delimiter) timer. If the time is set and expires before the SFI in to its acquisition mode. Inting once the PN acquisition has been achieved. | | | | Bit 1 | hea<br>cou<br>Log | ider modes 2<br>int. If length f | and 3. Then<br>leld is 0000h,<br>e Length Time | according to t<br>modem will r | er of data bits per the length field embedded in the header. Only used in<br>he count it retums the processor into its acquisition mode at the end of th<br>eset at end of SFD regardless of this bit setting. | | | | Bit 0 | Uni | used don't ca | re. | | | | | | | CC | NFIGURATI | ON REGISTI | R 1 ADDRE | SS (04h) MODEM CONFIGURATION REGISTER B | | | | Bit 7 | is m | nodulated in [ | QPSK. This | bit is used if th | and TXLK rates constant for preamble and data transfers even if the data<br>he external processor can not accommodate rate changes. This is an active<br>a and the BPSK header bits are double clocked. | | | | Bit 6, 5, 4, 3, 2 | | | | | ary count (N) from 0 - 31. This count is used to assert TX_RDY N - clocks | | | | | afte | , | of the Preaml | | ata bit. If this is set to zero, then the TX_RDY will be asserted immediatel | | | cuit adjusts the reference voltage in real time to optimize I, Q levels. When active the A/D calibration circuit is held at its last value. Logic 1 = Reference set at mid-scale (fixed). Logic 0 = Real time reference adjustment. Logic 1 = Reference held at the most recent value. Logic 0 = Real time reference level adjustment. Bit 0 | Bit 7, 6 | | These control bits are used to select the number of chips per symbol used in the I and Q paths of the receiver match filter correlators (see table below). | | | | | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | CHIPS PER SYMBOL | BIT 7 | BIT 6 | 1 | | | | | | | | 11 | 0 | 0 | 1 | | | | | | | | 13 | 0 | 1 | 1 | | | | | | | | 15 | 1 | 0 | 1 | | | | | | | | 16 | 1 | 1 | ] | | | | | | 3it 5<br>3it 4, 3 | received packet<br>will reset itself to<br>header, or the s<br>and 43. | s used to disable the CRC16 and any packet error checks the acquisition mode if either ignal field received does not use the are used to select the divices. | will have to be detected<br>or the CRC16 calculated b<br>match either of the fields | externally. When set to a ze<br>by the 3824 does not match<br>defined for DBPSK or DQP | ero, the proce<br>the CRC16<br>SK as set in | | | | | | ы 4, 3 | determined by t | ne following equation:<br>MCLK/(N x Chips per symbol) | | от в тесегуе спір стоск штіп | g.The value | | | | | | | | MASTER CLOCK/N | BIT 4 | BIT 3 | 1 | | | | | | | | N = 2 | 0 | 0 | 1 | | | | | | | | N = 4 | 0 | 1 | 1 | | | | | | | | N = 8 | 1 | 0 | 1 | | | | | | | | N = 16 | 1 | 1 | 1 | | | | | | Bit 2 | | receiver and antenna control<br>e reduced as per Figure 16. T | logic for single or dual a | ntenna mode. In single ante | | | | | | | Bit 2 | preamble can be In dual antenna na, the antenna During acquisitic verification has a 1. Chip is in half 2. RX_PE transition ANT_SEL pir In dual antenna that has the best the last complet Asserting the RI Because a low or rises (less than tenna B selected Logic 0 = Acquis | receiver and antenna control or reduced as per Figure 16. Ta 126 symbol preamble is received that has the best SQ2 value on the ANT_SEL pin will toggoccurred, the ANT_SEL pin will duplex and TX_PE is taken attions from low to high, starting when RX_PE is low). mode, if RX_PE is low). mode, if RX_PE is taken low to stored SQ2 valued, if a compled antenna dwell. ESET# pin will reset the store on RX_PE resets the toggle flows to the store of t | logic for single or dual at The ANT_SEL pin will refluired and the ANT_SEL pin the time a verify has on the asther receiver perform the first perform the first perform acquisition of the first performance active. In the first performance active and the first performance acquisition of the first performance acquisition active. In the first performance acquisition acquisition acquisition. | ntenna mode. In single ante ect the receivers choice as bin will reflect the receivers courred (see Figure 15). In the algorithm described in bice of antenna until one of the end e | per CR0 bit-<br>choice of the<br>n Figure 15.<br>he following of<br>will remain of<br>reflect the an<br>2 value will b | | | | | | Bit 1, 0 | preamble can be In dual antenna na, the antenna During acquisition verification has on the Inchip is in half 2. RX_PE transition ANT_SEL pir In dual antenna that has the best the last completed Asserting the RIB Because a low or ises (less than tenna B selected Logic 0 = Acquist Logic 1 Lo | e reduced as per Figure 16. Ta 126 symbol preamble is recithat has the best SQ2 value on the ANT_SEL pin will togg occurred, the ANT_SEL pin will togg occurred, the ANT_SEL pin will duplex and TX_PE is taken attions from low to high, starting when RX_PE is low). In the ANT_SEL pin will reset the store of | logic for single or dual at The ANT_SEL pin will refluired and the ANT_SEL pin the time a verify has on the ast the time a verify has on the ast the receiver perform the receiver charactive. If the receiver in acquisition the four Preamble Headeds. Users can choose the per fields that are combined. | ntenna mode. In single antect the receivers choice as pin will reflect the receivers courred (see Figure 15). It is the algorithm described it pice of antenna until one of the pice of antenna until one of the pice of the ANT_SEL pin will be take place, the stored SQ ways be High almost immediate the first antenna dwell will be the first antenna dwell will be mode with the fields that and to form the various modes. | per CR0 bit- choice of the n Figure 15. he following of will remain or reflect the an 2 value will b diately after F I always be we Each of the of s are: | | | | | | | preamble can be In dual antenna na, the antenna During acquisition verification has on the Inchip is in half 2. RX_PE transition ANT_SEL pirmonder Inchip is in dual antenna that has the best the last completed Asserting the RIB Because a low or rises (less than tenna B selected Logic 0 = Acquist Logic 1 = Acquist These control bit includes different for their network SFD field CRC16 field Data length Full protocol | e reduced as per Figure 16. Ta 126 symbol preamble is recthat has the best SQ2 value on the ANT_SEL pin will togg occurred, the ANT_SEL pin will togg occurred, the ANT_SEL pin will duplex and TX_PE is taken attions from low to high, startin when RX_PE is low). mode, if RX_PE is taken low the stored SQ2 valued, if a comped antenna dwell. ESET# pin will reset the store on RX_PE resets the toggle flow 50 (about 135 d) (ANT)_SEL pin low). sition processing is for dual ansition processing is for single the sare used to indicate one of the combinations of Header fielding requirements. The Header field (indicates the number of the store). | logic for single or dual at The ANT_SEL pin will refluired and the ANT_SEL pin the time a verify has one le as the receiver perform the receiver in acquisition before a verify has occur plete antenna dwell did not be a verify has occur plete antenna dwell did not be a verify has occur plete antenna dwell did not be a verify has occur plete antenna dwell did not be a verify has occur plete antenna dwell did not be a verify has occur plete antenna dwell did not be a verify has occur plete antenna acquisition. The four Preamble Headeds. Users can choose the per fields that are combined ber of data bits that for the BIT 0 REC | ntenna mode. In single antect the receivers choice as pin will reflect the receivers scurred (see Figure 15). Is the algorithm described in pice of antenna until one of the did by the pice of | per CR0 bit- choice of the n Figure 15. he following of will remain or reflect the an 2 value will be diately after F I always be we Each of the or re more appro- s are: | | | | | | | preamble can be in dual antenna na, the antenna During acquisition verification has on the first service of their network | e reduced as per Figure 16. Ta 126 symbol preamble is recithat has the best SQ2 value on the ANT_SEL pin will togg occurred, the ANT_SEL pin wil duplex and TX_PE is taken attions from low to high, starting when RX_PE is low). In when RX_PE is low). In when RX_PE is taken low the stored SQ2 valued, if a completed antenna dwell. ESET# pin will reset the store on RX_PE resets the toggle flotons), then go low (about 135 dd (ANT)_SEL pin low). It is are used to indicate one of the tombinations of Header field in the store of stor | logic for single or dual at The ANT_SEL pin will refluired and the ANT_SEL pin the time a verify has onle as the receiver perform ill reflect the receiver perform ill reflect the receivers choactive. In the receiver in acquisition before a verify has occur plete antenna dwell did not ad SQ2 values. In the ANT_SEL pin will a sons after RX_PE rises). Sons after RX_PE rises). Son tenna acquisition. In the four Preamble Headeds. Users can choose the per fields that are combined the combined of the series seri | ntenna mode. In single antect the receivers choice as pin will reflect the receivers courred (see Figure 15). In the algorithm described in pice of antenna until one of the pice of antenna until one of the pice of antenna until one of the pice of the ANT_SEL pin will be take place, the stored SQ always be High almost immediate the first antenna dwell will be fields that and the form the various modes are the first antenna dwell will be the fields that and the first antenna dwell will be the fields that and the fields that are th | per CR0 bit- choice of the n Figure 15. he following of will remain or reflect the an 2 value will be diately after F I always be we Each of the or re more appro- s are: | | | | | | | preamble can be In dual antenna na, the antenna During acquisition verification has on the Inchip is in half 2. RX_PE transition ANT_SEL pirmonder Inchip is in dual antenna that has the best the last completed Asserting the RIB Because a low or rises (less than tenna B selected Logic 0 = Acquist Logic 1 = Acquist These control bit includes different for their network SFD field CRC16 field Data length Full protocol | e reduced as per Figure 16. Ta 126 symbol preamble is recthat has the best SQ2 value on the ANT_SEL pin will togg occurred, the ANT_SEL pin will togg occurred, the ANT_SEL pin will duplex and TX_PE is taken attions from low to high, startin when RX_PE is low). mode, if RX_PE is taken low the stored SQ2 valued, if a comped antenna dwell. ESET# pin will reset the store on RX_PE resets the toggle flow 50 (about 135 d) (ANT)_SEL pin low). sition processing is for dual ansition processing is for single the sare used to indicate one of the combinations of Header fielding requirements. The Header field (indicates the number of the store). | logic for single or dual at The ANT_SEL pin will refliquired and the ANT_SEL pin the time a verify has only at the time a verify has occur active. If the receiver in acquisition before a verify has occur oldete antenna dwell did not only active. If the ANT_SEL pin will a sons after RX_PE rises). Son tenna acquisition. If the four Preamble Headeds. Users can choose the or fields that are combined to the combined of the present of the preamble preamb | ntenna mode. In single antect the receivers choice as pin will reflect the receivers scurred (see Figure 15). Is the algorithm described in pice of antenna until one of the did by the pice of | per CR0 bit- choice of the n Figure 15. he following a will remain o reflect the an 2 value will b diately after F I always be v Each of the re more appros s are: ation) ER FIELDS | | | | | Preamble, with Full Protocol Header 3 | Bit 7 | This bit determines when MD_RDY goes active on a good signal. Logic 1 = After SFD Logic 0 = After CRC These control bits combined are used to select the number of chips per symbol used in the I and Q transmit paths (see | | | | | | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------|----------------------|--| | Bit 6, 5 | These control bits co<br>table below). | ombined are used to select t | he number of chips per s | ymbol used in the I and Q t | ransmit paths (see | | | | | CHIPS PER | BIT 6 | BIT 5 | | | | | | 11 | 0 | 0 | | | | | | 13 | 0 | 1 | | | | | | 15 | 1 | 0 | | | | | | 16 | 1 | 1 | | | | Bit 4, 3 | | re used to select the divide<br>of N is determined by the fo | - | _ | per symbol) | | | | | MASTER | BIT 4 | BIT 3 | | | | | | N = 2 | 0 | 0 | | | | | | N = 4 | 0 | 1 | | | | | | N = 8 | 1 | 0 | | | | | | N = 16 | 1 | 1 | | | | Bit 1 | 0 header, or mode 3<br>Logic 1 = DBPSK m<br>Logic 0 = DQPSK m | ed to indicate the signal mod<br>3 and external header, this k<br>odulation for data packet.<br>nodulation for data packet.<br>ed to indicate the signal mod<br>er 2 bits 1 and 0. | oit is ignored. See Regis | ter 0 bits 4 and 3. | | | | | | CONFIGURATION REG | ISTER 4 ADDRESS (10 | h) | | | | Bit 7 | Reserved (must set | to "0") | | | | | | Bit 6 | modem to drop the l | et if phase greater than 45 d<br>link under interference cond<br>cause data errors. Also prev | litions that would not deg | grade signal quality thresho | olds sufficiently to | | | Bit 4, 5 | Reserved (must set | to "0") | | | | | | Bit 3-0 | See Table 5. Test M | lodes | | | | | | | CONFIGURATIO | ON REGISTER 5 ADDRES | S (14h,18h) INTERNAL | TEST REGISTER B | | | | Bits 7 - 0 | These bits need to b | oe programmed to 0h. They | are used for manufactur | ring test only. | | | | | CONFIGURAT | TION REGISTER 7 ADDRE | SS (1Ch) MODEM STA | TUS REGISTER A | | | | Bit 7 | amble/Header data | at the HFA3824 has comple | . – | | | | | Diro | CONFIGURATION REGISTER 7 ADDRESS (1Ch) MODEM STATUS REGISTER A (Continued) | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 6 | This status bit indicates the status of the ANT_SEL pin. Logic 0: Antenna A is selected. Logic 1: Antenna B is selected. | | Bit 5 | This status bit indicates the present state of clear channel assessment (CCA) which is output pin 32. The CCA is being asserted as a result of a channel energy monitoring algorithm that is a function of RSSI, carrier sense, and time out counters that monitor the channel activity. | | Bit 4 | This status bit, when active indicates Carrier Sense, or PN lock. Logic 1: Carrier present. Logic 0: No Carrier Sense. | | Bit 3 | This status bit indicates whether the RSSI signal is above or below the programmed RSSI 6-bit threshold setting. Thi signal is referred as Energy Detect (ED). Logic 1: RSSI is above the programmed threshold setting. Logic 0: RSSI is below the programmed threshold setting. | | Bit 2 | This bit indicates the status of the output control pin MD_RDY (pin 34). It signals that a valid Preamble/Header has been received and that the next available bit on the TXD bus will be the first data packet bit. Logic 1: Envelopes the data packet as it becomes available on pin 3 (TXD). Logic 0: No data packet on TXD serial bus. | | Bit 1 | This status bit indicates whether the external device has acknowledged that the channel is clear for transmission. This is the same as the input signal TX_PE on pin 2. Logic 1 = Acknowledgment that channel is clear to transmit. Logic 0 = Channel is NOT clear to transmit. | | Bit 0 | This status bit indicates that a valid CRC16 has been calculated. The CRC16 is calculated on the Header information The CRC16 does not cover the preamble bits. This bit is valid even if checking was turned off via bit 5 of CR2. Logic 1 = Valid CRC16 check. Logic 0 = Invalid CRC16 check. | | | CONFIGURATION REGISTER 8 ADDRESS (20h) MODEM STATUS REGISTER B | | Bit 7 | This status bit indicates if the received signal field matched the contents of either CR42 or 43. This bit is valid even in checking was turned offivia bit 5 of CR2. Logic 0 = Signal field matched. Logic 1 = Signal field did not match. | | Bit 6 | This bit is used to indicate the status of the SFD search timer. The device monitors the incoming Header for the SFD If the timer, times out the HFA3824 returns to its signal acquisition mode looking to detect the next Preamble and Header. Logic 1 = SFD not found, return to signal acquisition mode. Logic 0 = No time out during SFD search. | | Bit 5 | This status bit is used to indicate the modulation type for the data packet. This signal is generated by the header de tection circuitry in the receive interface. Logic 0 = DBPSK. Logic 1 = DQPSK. | | Bit 4-0 | ADcal (4:0) | | | CONFIGURATION REGISTER 9 ADDRESS (24h) I/O DEFINITION REGISTER | | | This register is used to define the phase of clocks and other interface signals. | | Bit 7 | This controls the phase of the RX_CLK output Logic 1 = Invert clk Logic 0 = Non-inverted clk | | Bit 6 | This control bit selects the active level of the MD_RDY output pin 34. Logic 1 = MD_RDY is active 0. Logic 0 = MD_RDY is active 1. | | Bit 5 | This control bit selects the active level of the Clear Channel Assessment (CCA) output pin 32. Logic 1 = CCA active 1. Logic 0 = CCA active 0. | | Bit 4 | This control bit selects the active level of the Energy Detect (ED) output which is an output pin at the test port, pin 4: Logic 1 = ED active 0. Logic 0 = ED active 1. | | | | | П | FA3824 | | | | | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------|-------------------------------|------------------------------------|--------------------------------------|----------------|--| | | CONFIG | URATION REGIS | STER 9 ADDRE | SS (24h) I/O D | EFINITION F | REGISTER (Co | n tin u ed) | | | | Bit 3 | This control bit selects the active level of the Carrier Sense (CRS) output pin which is an output pin at the test port, pin 46 Logic 1 = CRS active 0. Logic 0 = CRS active 1. | | | | | | | | | | Bit 2 | This control bit selects the active level of the transmit ready (TX_RDY) output pin 5. Logic 1 = TX_RDY active 0. Logic 0 = TX_RDY active 1. | | | | | | | | | | Bit <b>1</b> | This control bit selects the active level of the transmit enable (TX_PE) input pin 2. Logic 1 = TX_PE active 0. Logic 0 = TX_PE active 1. | | | | | | | | | | Bit 0 | Logic 1 = | rol bit selects the<br>Inverted TXCLK.<br>NON-Inverted TX | | nsmit output clo | ock (TXCLK) | pin 4. | | | | | | | ONFIGURATION | REGISTER 10 | ADDRESS (2 | 8h) RSSI VA | LUE REGISTE | R | | | | Bits 0 - 7 | | ead only register i<br>d at (chip rate/11) | | | | | on chip 6-bit <b>A</b> DC | . This registe | | | | | | | BIT | S (0:7) | RANGE | | | | | | | | RSSI_STAT | | 43210 | | | | | | | | | | | 00000 | 00h (Min) | | | | | | | | | 001 | 11111 | 3Fh (Max) | | | | | | c | ONFIGURATION | REGISTER 11 | ADDRESS (20 | h) A/D CAL | POS REGISTE | R | | | | Bits 0 - 7 | | control register c<br>. The larger the s | | | | ement for the le | vel adjusting circ | uit of the A/D | | | | c | ONFIGURATION | REGISTER 12 | ADDRESS (30 | h) A/D CAL | NEG REGISTE | R | | | | Bits 0 - 7 | | control register c<br>he number is pro | | | | | | reference o | | | | CON | FIGURATION RE | GISTER 13 AD | DRESS (34h) | TX SPREAD | SEQUENCE (H | IIGH) | | | | Bits 0 - 7 | and Q sig | register is progra<br>nalling paths of th<br>preading code pr | ne transmitter. Th | is register com | ıbined with th | ne lower byte TX | _SPREAD(LOW | ') generates : | | | | | | SOMES | UITABLE CO | DES | | | | | | | ſ | LENGTH | CR13 | CR14 | T | TYPE | 7 | | | | | | 11 | 05 | В8 | Barker | | 1 | | | | | ľ | 13 | <b>1</b> F | 35 | Barker | | 1 | | | | | ľ | 15 | <b>1</b> F | 35 | Modified | Barker | 1 | | | | | | 16 | 1F | 35 | Modified | Barker | | | | | | CON | FIGURATION RE | GISTER 14 AD | DRESS (38h) | TX SPREAD | SEQUENCE (L | OW) | | | | Bits 0 - 7 | This 8-bit<br>signalling<br>transmit s | register is progra<br>paths of the trans<br>preading code pr<br>ple below illustra | mmed with the lo<br>smitter. This regi<br>ogrammable up | ower byte of the<br>ster combined<br>to 16 bits.<br>oning for one o | transmit spr<br>with the high | reading code. The part byte TX_SPI | nis code is used f<br>READ(HIGH) geo | | | | | | | | | MSB | | LSB | 1 | | | | | TX_SPREA | AD(HIGH) | 15 14 13 | 15 14 13 12 11 10 9 8 | | | 1 | | | | | | , | | | | | | | | | | TX_SPREA | | | | 7654 | 3 2 1 0 | 1 | | #### CONFIGURATION REGISTER 15 ADDRESS (3Ch) SCRAMBLER SEED Bits 0 - 7 This register contains the 7-bit (seed) value for the transmit scrambler which is used to preset the transmit scrambler to a known starting state. The MSB bit position (7) is unused and must be programmed to a Logic 0. The example below illustrates the bit positioning of seed. #### CONFIGURATION REGISTER 16 ADDRESS (40h) SCRAMBLER TAP Bits 0 - 7 This register is used to configure the transmit scrambler with a 7-bit polynomial tap configuration. The transmit scrambler is a 7-bit shift register, with 7 configurable taps. A logic 1 is the respective bit position enables that particular tap. The MSB bit 7 is not used and it is set to a Logic 0. The example below illustrates the register configuration for the polynomial $F(x) = 1 + X^{-4} + X^{-7}$ . Each clock is a shift left | | | LSB | |----------------|------------------------------|------------------------------------------------------------------------------------------------------------------| | Bits (0:7) | | 76543210 | | | | XZ <sup>-7</sup> Z <sup>-6</sup> Z <sup>-5</sup> Z <sup>-4</sup> Z <sup>-3</sup> Z <sup>-2</sup> Z <sup>-1</sup> | | Scrambler Taps | $F(x) = 1 + X^{-4} + X^{-7}$ | 01001000 | #### CONFIGURATION REGISTER 17 ADDRESS (44h) CCA TIMER THRESHOLD Bits 0 - 7 This 8-bit register is used to configure the period of the time-out threshold of the CCA watchdog timer. If the channel is busy the timer counts until it reaches the programmed value and at that point it declares that the channel is clear independent of the actual energy measured within the channel. This register is programmable up to 8 bits. Time (ms) = $1000 \cdot \frac{N \cdot 5632}{Chip Rate}$ , where N is the programmable value of CR17. For example, for a chip rate of 11 MCPS and a desired timeout of ~11ms, N = 2ch. | | LSB | | |--------------|----------|-----------| | Bits (0:7) | 76543210 | | | | 00000010 | 02h (Min) | | CCA_TIMER_TH | 11111111 | FFh (Max) | #### CONFIGURATION REGISTER 18 ADDRESS (48h) CCA CYCLE THRESHOLD Bits 0 - 7 This 8-bit register is used to configure how many times the CCA timer is allowed to reach its maximum count before the channel is declared clear for transmission independent of the actual energy in the channel. This is an outer counter loop of the CCA timer. Each increment represents a time out of the CCA timer. Use a value of 03h for a time out of 2 CCA timer counts. | | MSB | LSB | | |--------------|------|------|--------------------------| | Bits (0:7) | 7654 | 3210 | | | | 0000 | 0010 | 2h; 1 CCA timer (Min) | | CCA_TIMER_TH | 1111 | 1111 | FFh; 256 CCA timer (Max) | #### CONFIGURATION REGISTER 19 ADDRESS (4Ch) RSSI THRESHOLD, ENERGY DETECT | Bit 7 | Disable RSSI Converter, when the RSSI function is not needed, the 6 bit A/D converter can be powered down to re- | |-------|------------------------------------------------------------------------------------------------------------------| | | duce operating current. | | | Logic 1 = Disable converter | | | | Logic 0 = Enable converter Bits 0 - 6 This register contains the value for the RSSI threshold for measuring and generating energy detect (ED). When the RSSI exceeds the threshold ED is declared. ED indicates the presence of energy in the channel. The threshold that activates ED is programmable. Bit 6 of this register is not used and set to Logic 0. | | MSB | LSB | | |------------|-----|-----|-----------| | Bits (0:5) | 543 | 210 | | | | 000 | 000 | 00h (Min) | | RSSI_STAT | 111 | 111 | 3Fh (Max) | To disable the ED signal so that it has no affect on the CCA logic, the threshold must be set to a 3Fh (all ones). Even if bit 7 is a 1. | | CONFIGURATION REGISTER 20 ADDRESS (50h) RX SPREAD SEQUENCE (HIGH) | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits 0 - 7 | This 8-bit register is programmed with the upper byte of the receive despreading code. This code is used for both the land Q signalling paths of the receiver. This register combined with the lower byte RX_SPRED(LOW) generates a receive despreading code programmable up to 16 bits. Right justified MSB first. See address 13 and 14 for example | | | CONFIGURATION REGISTER 21 ADDRESS (54h) RX SPREAD SEQUENCE (LOW) | | Bits 0 - 7 | This 8-bit register is programmed with the lower byte of the receiver despreading code. This code is used for both the land Q signalling paths of the receiver. This register combined with the upper byte RX_SPRED(HIGH) generates a receive despreading code programmable up to 16 bits. | | ( | CONFIGURATION REGISTER 22 ADDRESS (58h) RX SIGNAL QUALITY 1 ACQ (HIGH) THRESHOLD | | Bits 0 - 7 | This control register contains the upper byte bits (8 - 14) of the bit sync amplitude signal quality threshold used for acquisition. This register combined with the lower byte represents a 15-bit threshold value for the bit sync amplitud signal quality measurements made during acquisition at each antenna dwell. This threshold comparison is added with the SQ2 threshold in registers 30 and 31 for acquisition. A lower value on this threshold will increase the probability detection and the probability of false alarm. Set the threshold according to instructions in the text. | | ( | CONFIGURATION REGISTER 23 ADDRESS (5Ch) RX SIGNAL QUALITY 1 ACQ THRESHOLD (LOW) | | Bits 0 - 7 | This control register contains the lower byte bits (0 - 7) of the bit sync amplitude signal quality threshold used for acquisition. This register combined with the upper byte represents a 15-bit threshold value for the bit sync amplitude sinal quality measurement made during acquisition at each antenna dwell. | | | CONFIGURATION REGISTER 24 ADDRESS (60h) RX SIGNAL QUALITY 1 ACQ READ (HIGH) | | Bits 0 - 7 | This status register contains the upper byte bits (8 - 14) of the measured signal quality threshold for the bit sync an plitude used for acquisition. This register combined with the lower byte represents a 15-bit value, representing the measured bit sync amplitude. This measurement is made at each antenna dwell and is the result of the best antenna. | | | CONFIGURATION REGISTER 25 ADDRESS (64h) RX SIGNAL QUALITY 1 ACQ READ (LOW) | | Bits 0 - 7 | This register contains the lower byte bits (0 - 7) of the measured signal quality threshold for the bit sync amplitude use for acquisition. This register combined with the higher byte represents a 15-bit value, of the measured bit sync amplitude. This measurement is made at each antenna dwell and is the result of the best antenna. | | C | ONFIGURATION REGISTER 26 ADDRESS (68h) RX SIGNAL QUALITY 1 DATA THRESHOLD (HIGH) | | Bits 0 - 7 | This control register contains the upper byte bits (8-14) of the bit sync amplitude signal quality threshold used for dro lock decisions. This register combined with the lower byte represents a 15-bit threshold value for the bit sync amplitude signal quality measurements, made every 128 symbols. These thresholds set the drop lock probability. A higher valuability increase the probability of dropping lock. | | C | ONFIGURATION REGISTER ADDRESS 27 (6Ch) RX SIGNAL QUALITY 1 DATA THRESHOLD (LOW) | | Bits 0 - 7 | This control register contains the lower byte bits (0 - 7) of the bit sync amplitude signal quality threshold used for dro lock decisions. This register combined with the upper byte represents a 15-bit threshold value for the bit sync amplitude signal quality measurements, made every 128 symbols. | | CONFIG | URATION REGISTER 28 ADDRESS (70h) RX SIGNAL QUALITY 1 DATA (hìgh) THRESHOLD READ (HIGH) | | Bits 0 - 7 | This status register contains the upper byte bits (8-14) of the measured signal quality of bit sync amplitude used fo drop lock decisions. This register combined with the lower byte represents a 15-bit value, representing the measure signal quality for the bit sync amplitude. This measurement is made every 128 symbols. | | CON | FIGURATION REGISTER 29 ADDRESS (74h) RX SIGNAL QUALITY 1 DATA THRESHOLD READ (LOW) | | Bits 0 - 7 | This register contains the lower byte bits (0-7) of the measured signal quality of bit sync amplitude used for drop loc decisions. This register combined with the lower byte represents a 16-bit value, representing the measured signal quity for the bit sync amplitude. This measurement is made every 128 symbols. | | ( | CONFIGURATION REGISTER 30 ADDRESS (78h) RX SIGNAL QUALITY 2 ACQ THRESHOLD (HIGH) | | Bits 0 - 7 | This control register contains the upper byte bits (8-15) of the carrier phase variance threshold used for acquisition. This register combined with the lower byte represents a 16-bit threshold value for carrier phase variance measureme made during acquisition at each antenna dwell and is based on the choice of the best antenna. This threshold is used with the bit sync threshold in registers 22 and 23 to declare acquisition. A higher value in this threshold will increase the probability of acquisition and false alarm. | | | CONFIGURATION REGISTER 31 ADDRESS (7Ch) RX SIGNAL QUALITY 2 ACQ THRESHOLD (LOW) | | | | | | NFA3024 | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CONFIGURATION REGISTER 32 ADDRESS (80h) RX SIGNAL QUALITY 2 ACQ READ (HIGH) | | Bits 0 - 7 | This status register contains the upper byte bits (8-15) of the measured signal quality of the carrier phase variance used for acquisition. This register combined with the lower byte generates a 16-bit value, representing the measured signal quality of the carrier phase variance. This measurement is made during acquisition at each antenna dwell and is based on the selected best antenna. | | | CONFIGURATION REGISTER 33 ADDRESS (84h) RX SIGNAL QUALITY 2 ACQ READ (LOW) | | Bits 0 - 7 | This status register contains the lower byte bits (0-7) of the measured signal quality of the carrier phase variance user for acquisition. This register combined with the lower byte generates a 16-bit value, representing the measured signal quality of the carrier phase variance. This measurement is made during acquisition at each antenna dwell and is based on the selected best antenna. | | | CONFIGURATION REGISTER 34 ADDRESS (88h) RX SIGNAL QUALITY 2 DATA THRESHOLD (HIGH) | | Bits 0-7 | This control register contains the upper byte bits (8-15) of the carrier phase variance threshold. This register combine with the lower byte represents a 16-bit threshold value for the carrier phase variance signal quality measurements made every 128 symbols. | | | CONFIGURATION REGISTER 35 ADDRESS (8Ch) RX SIGNAL QUALITY 2 DATA THRESHOLD (LOW) | | Bits 0-7 | This control register contains the lower byte bits (0-7) of the carrier phase variance threshold. This register combined with the upper byte) represents a 16-bit threshold value for the carrier phase variance signal quality measurements made every 128 symbols. | | | CONFIGURATION REGISTER 36 ADDRESS (90h) RX SIGNAL QUALITY 2 DATA READ (HIGH) | | Bits 0-7 | This status register contains the upper byte bits (8-15) of the measured signal quality of the carrier phase variance. This register combined with the lower byte represents a 16-bit value, of the measured carrier phase variance. This measurement is made every 128 symbols. | | | CONFIGURATION REGISTER 37 ADDRESS (94h) RX SIGNAL QUALITY 2 DATA READ (LOW) | | Bits 0-7 | This register contains the lower byte bits (0-7) of the measured signal quality of the carrier phase variance. This register combined with the represents a 16-bit value, of the measured carrier phase variance. This measurement is made ever 128 symbols. | | | CONFIGURATION REGISTER ADDRESS 38 (98h) RX SIGNAL QUALITY 8-BIT READ | | Bits 0 - 7 | This 8-bit register contains the bit sync amplitude signal quality measurement derived from the 16-bit Bit Sync signal quality value stored in the CR28-29 registers. This value is the result of the signal quality measurement for the best antenna dwell. The signal quality measurement provides 256 levels of signal to noise measurement. | | | CONFIGURATION REGISTER 39 ADDRESS (9Ch) MODEM CONFIGURATION REGISTER E | | Bit 7 | Reserved - must set to a zero | | Bit 6 | Enable length field interpreted in microseconds. This bit determines if the length field in the header is treated as microseconds or bits in the length field counters used in the CCA logic and the modern time out circuit. This bit forces the counters to count at the BPSK data rate all the time. Logic 1 = Count at BPSK rate Logic 0 = Count bits | | Bit 5 | Continuous QPSK mode. This allows the receiver to acquire on a QPSK signal (no header is required). Signal qualit thresholds must be satisfied. See CR4 bit 6 Logic 1 = Continuous QPSK mode Logic 0 = Normal mode | | Bit 4 | Only allow Quarter chip adjustments during Data Dwells. Recommended set to a one for all modes of operation. Logic 1 = Enabled Logic 0 = Duplicate HSP3824 operation | | Bit 3 | Enable 64 symbol integrations for Data Dwells. By reducing integration time from 128 to 64 symbols, allows greater inaccuracies between transmitter and receiver oscillators. Thresholds must be adjusted accordingly. Logic 1 = 64 symbol integration Logic 0 = 128 symbol integration | | Bit 2 | Enable length field counter in CCA operation. This bit enables a counter which will show the channel busy for the time specified in the length field (see CR39 bit 6). The counter is only loaded if the CRC check passed. The counter is cleared by the RESET# pin and thus will show the channel busy until the count expires, even if the modern is reset thru RX_PE or internal means. Logic 1 = Enable Logic 0 = Disable | | Bit <b>1</b> | MD_RDY active on verify. MD_RDY pin go active to indicate completion of antenna dwell beginning of data dwell. No SFD required. Relation of MD_RDY to RXCLK will not be guaranteed. Logic 1 = Enable Logic 0 = Disable | | | | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 0 | Reserved (must set to "0") | | | | | | | CONFIGURATION REGISTE | R 40 ADDRESS RESERVED | | | | | | Reserved | | | | | | | CONFIGURATION REGISTER 41 AI | DDRESS (A4h) SFD SEARCH TIME | | | | | Bits 0 - 7 | This register is programmed with an 8-bit value was a SFD in a receive Header. Each bit increment re | which represents the length of time for the demodulator to search fo<br>epresents 1 symbol period. | | | | | | CONFIGURATION REGISTER 42 A | ADDRESS (A8h) DSBPSK SIGNAL | | | | | Bits 0 - 7 | | e data packet modulation is DBPSK. This value will be a OAH for fu<br>I is used in the transmitted Signalling Field of the header. This value<br>be on the received Header. | | | | | | CONFIGURATION REGISTER 43 | ADDRESS (ACh) DQPSK SIGNAL | | | | | Bits 0 - 7 | | ne data packet modulation is DQPSK. This value will be a 14h for fu<br>is used in the transmitted Signalling Field of the header. This value<br>be on the received header. | | | | | | CONFIGURATION REGISTER 44 ADDRES | S (B0h) RX SERVICE FIELD (RESERVED) | | | | | Bits 0 - 7 | This register contains the detected received 8-bi the full protocol mode for future use and should l | t value of the Service Field for the Header. This field is reserved for<br>be always a 00h. | | | | | | CONFIGURATION REGISTER 45 ADDR | RESS (B4h) RX DATA LENGTH (HIGH) | | | | | Bits 0 - 7 | This register contains the detected higher byte (I byte combined with the lower byte indicates the | oits 8-15) of the received Length Field contained in the Header. Thi<br>number of transmitted bits in the data packet. | | | | | | CONFIGURATION REGISTER 46 ADDI | RESS (B8h) RX DATA LENGTH (LOW) | | | | | Bits 0 - 7 | This register contains the detected lower byte of bined with the upper byte indicates the number of | the received Length Field contained in the Header. This byte com-<br>of transmitted bits in the data packet. | | | | | | CONFIGURATION REGISTER 47 A | DDRESS (BCh) RX CRC16 (HIGH) | | | | | Bits 0 - 7 | | of the received CRC16 field Header. This register combined with the tecting transmitted header. The fields protected are selected by coregister 2. | | | | | | CONFIGURATION REGISTER 48 A | ADDRESS (COh) RX CRC16 (LOW) | | | | | Bits 0 - 7 | | the received CRC16 field Header. This register combined with the tecting transmitted header. The fields protected are selected by coregister 2. | | | | | | | MSB LSB | | | | | | RX_CRC16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | RX_CRC16(HIGH) | 7 6 5 4 3 2 1 0 | | | | | | RX_CRC16(LOW) | 7 6 5 4 3 2 1 0 | | | | | | upon the mode selection,<br>Mode 0 CRC16 not used<br>Mode 1 CRC16 protects S<br>Mode 2 CRC16 protects S | | | | | | | CONFIGURATION REGISTER 4 | 9 ADDRESS (C4h) SFD (HIGH) | | | | | Bits 0 - 7 | This 0 his series and in the common hosts his (0 | -15) of the SFD used for both the Transmit and Receive header. Thi | | | | | | CONFIC | GURATION REGISTER 50 | ADDRESS (C8h) SFD (LO | W) | | |------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------|---------------------| | Bits 0 - 7 | | | r) of the SFD used for both t<br>he 16-bit value for the SFD | | ive header. This | | | CONFIGUR | ATION REGISTER 51 ADI | DRESS (CCh) TX SERVICE | FIELD | | | Bits 0 - 7 | | ogrammed with the 8-bit value and should be always a 0 | alue of the Service Field to b<br>0h. | oe transmitted in a Hea | ıder. This field is | | | CONFIGURATION | REGISTER 52 ADDRESS | (D0h) TX DATA LENGTH | FIELD (HIGH) | | | Bits 0 - 7 | | | 15) of the transmit Length F<br>er of bits to be transmitted in | | eader. This byte | | | CONFIGURATION | REGISTER 53 ADDRESS | (D4h) TX DATA LENGTH | FIELD (LOW) | | | Bits 0 - 7 | | | 7) of the transmit Length Fig<br>per of bits to be transmitted | | | | | CONFIGUR | RATION REGISTER 54 AC | DRESS (D8h) TX CRC16 ( | нідн) | | | Bits 0 - 7 | combined with the low | er byte represents a 16-bit | 15) of the transmitted CRC<br>CRC16 value calculated by<br>iguring the header mode co | the HFA3824 to protec | t the transmitted | | | CONFIGUE | RATION REGISTER 55 AC | DRESS (DCh) TX CRC16 ( | (LOW) | | | Bits 0 - 7 | bined with the higher b | oyte represents a 16-bit CF | 7) of the transmitted CRC16<br>IC16 value calculated by the<br>figuring the header mode co | e HFA3824 to protect th | he transmitted | | | | DV ODG40 | MSB | LSB | | | | | RX_CRC16 RX_CRC16(HIGH) | 7 6 5 4 3 2 1 0 | 76543210 | | | | | RX_CRC16(LOW) | | 6543210 | | | | | NOTE: The receive CRC1 upon the mode selection. Mode 0 CRC16 not used Mode 1 CRC16 protects \$ Mode 2 CRC16 protects \$ | | ss 02. | | | | CONFIGURAT | ION REGISTER 56 ADDR | ESS (E0h) TX PREAMBLE | LENGTH | | | Bits 0 - 7 | | | length counter. This counte<br>be set at 50h for 1 antenna | | | | | | | | | | #### HFA3824 at 33MHz #### Absolute Maximum Ratings #### **Operating Conditions** #### Thermal Information #### Die Characteristics CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 5. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ## **DC Electrical Specifications** $V_{CC} = 3.0 V$ to $5.0 V \pm 10\%$ , $T_A = -40^{O}C$ to $85^{O}C$ | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|-------------------|-------------------------------------------------------------|----------------------|-------------------|--------------------|-------| | Power Supply Current | I <sub>CCOP</sub> | V <sub>CC</sub> = 3.5V, CLK Frequency 22MHz<br>(Notes 6, 7) | - | 30 | 35 | mA | | Standby Power Supply Current | I <sub>CCSB</sub> | V <sub>CC</sub> = Max, Outputs Not Loaded | - | 1 | 2.5 | mA | | Input Leakage Current | I <sub>I</sub> | $V_{CC}$ = Max, Input = 0V or $V_{CC}$ | -10 | 1 | <b>1</b> 0 | μΑ | | Output Leakage Current | lo | V <sub>CC</sub> = Max, Input = 0V or V <sub>CC</sub> | -10 | 1 | 10 | μΑ | | Logical One Input Voltage | $V_{IH}$ | V <sub>CC</sub> = Max, Min | 0.7 V <sub>CC</sub> | | - | ٧ | | Logical Zero Input Voltage | $V_{IL}$ | V <sub>CC</sub> = Min, Max | - | | V <sub>CC</sub> /3 | ٧ | | Logical One Output Voltage | V <sub>OH</sub> | $I_{OH} = -1 \text{mA}, V_{CC} = \text{Min}$ | V <sub>CC</sub> -0.4 | V <sub>CC</sub> 2 | - | ٧ | | Logical Zero Output Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2mA, V <sub>CC</sub> = Min | - | .2 | 0.4 | ٧ | | Input Capacitance | C <sub>IN</sub> | CLK Frequency 1MHz. All measurements | = | 5 | 10 | рF | | Output Capacitance | C <sub>OUT</sub> | referenced to GND. T <sub>A</sub> = 25°C, Note 7 | - | 5 | 10 | рF | #### NOTES: - 6. Output load 30pF. Add 8mA if RSSI Converter enabled. - 7. Not tested, but characterized at initial design and at major process/design changes. ## AC Electrical Specifications $V_{CC} = 3.0 \text{V to } 5.0 \text{V} \pm 10\%$ , $T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ , (Note 8) | | | 33MHz | | | |----------------------------------|-----------------|---------------------|-----|-------| | PARAMETER | SYMBOL | MIN | MAX | UNITS | | CLK Period (MCLK) | t <sub>CP</sub> | 30 | - | ns | | CLK High (MCLK) | t <sub>CH</sub> | 9 | - | ns | | CLK Low (MCLK) | t <sub>CL</sub> | 9 | - | ns | | Setup Time to MCLK (TXD) | t <sub>S2</sub> | 10 | - | ns | | Hold Time from MCLK (TXD) | t <sub>H2</sub> | 20 | - | ns | | SCLK Clock Period | tр | 90ns or<br>2 • MCLK | - | ns | | SCLK High | t <sub>H</sub> | 20 | - | ns | | SCLK Low | tL | 20 | - | ทธ | | Set up to SCLK (SD, AS, CS) | t <sub>S1</sub> | 20 | - | ns | | Hold Time from SCLK (SD, AS, CS) | t <sub>H1</sub> | 20 | - | ns | | SD <sub>OUT</sub> from SCLK | t <sub>D1</sub> | - | 30 | ns | ## HFA3824 at 33MHz ## AC Electrical Specifications $V_{CC} = 3.0 V$ to $5.0 V \pm 10\%$ , $T_A = -40 ^{o}C$ to $85 ^{o}C$ , (Note 8) (Continued) | | | 33MHz | | | |---------------------------------------------------|-----------------|-------|-----|------------------| | PARAMETER | SYMBOL | MIN | MAX | UNITS | | Output Enable of Sd from R/W High | t <sub>E1</sub> | - | 20 | ns (Note 9) | | Output Disable of SD after R/W Low | t <sub>F1</sub> | - | 20 | ns (Note 9) | | TXCLK, TXRDY, I, Q from MCLK | t <sub>D2</sub> | - | 35 | ns | | RXCLK, MD_RDY, RXD from MCLK | t <sub>D3</sub> | - | 35 | ทร | | TEST 0-7, CCA, A/D_CAL, TEST_CK, ANTSEL from MCLK | t <sub>D4</sub> | - | 40 | ns | | OUTPUT Rise/Fall | | - | 10 | ns (Notes 9, 10) | ## NOTES: - 8. AC tests performed with $C_L = 40 pF$ , $I_{OL} = 2mA$ , and $I_{OH} = -1mA$ . Input reference level all inputs 1.5V. Test $V_{IH} = V_{CC}$ , $V_{IL} = 0V$ ; $V_{OH} = V_{OL} = V_{CC}/2$ . - 9. Not tested, but characterized at initial design and at major process/design changes. - 10. Measured from $V_{IL}$ to $V_{IH}$ . ## I and Q A/D AC Electrical Specifications (Note 9) | PARAMETER | MIN | TYP | MAX | UNITS | |----------------------------------------------|------|------|-----|-------| | Full Scale Input Voltage (V <sub>P-P</sub> ) | 0.25 | 0.50 | 1.0 | ٧ | | Input Bandwidth (-0.5dB) | - | 20 | - | MHz | | Input Capacitance | - | 5 | - | pF | | Input Impedance (DC) | 5 | - | - | kΩ | | FS (Sampling Frequency) | - | - | 44 | MHz | ## RSSI A/D Electrical Specifications (Note 9) | PARAMETER | MIN | ТҮР | MAX | UNITS | |----------------------------------------------|------|-----|------|-------| | Full Scale Input Voltage (V <sub>P-P</sub> ) | - | - | 1.15 | V | | Input Bandwidth (0.5dB) | 1MHz | - | - | MHz | | Input Capacitance (DC) | - | 7pF | - | pF | | Input Impedance | 1M | - | - | MΩ | ## Absolute Maximum Ratings | Supply Voltage | 7.0 <b>V</b> | |------------------------------|------------------------------------| | Input, Output or I/O Voltage | GND -0.5V to V <sub>CC</sub> +0.5V | | ESD Classification | Class 2 | ## **Operating Conditions** | Operating Voltage Range | +3.3V to +5.5V | |-----------------------------|----------------| | Operating Temperature Range | 40°C to 85°C | #### Thermal Information | Thermal Resistance (Typical, Note 11) | θ <sub>JA</sub> (°C/W) | |------------------------------------------|------------------------| | TQFP Package | 80 | | Maximum Storage Temperature Range6 | 5°C to 150°C | | Maximum Junction Temperature | 150 <sup>0</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300 <sup>0</sup> C | | (Lead Tips Only) | | | | | #### Die Characteristics | Cata Caunt | <br>DE OOO Cataa | |--------------|------------------| | taale Colloi | zo uuu taales | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 11. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ## DC Electrical Specifications $V_{CC} = 3.3V \text{ to } 5.5V \text{ T}_A = -40^{\circ} \text{ to } 85^{\circ}\text{C}$ | PARAMETER | SYMBOL | OL TEST CONDITIONS | | TYP | MAX | UNITS | |-------------------------------------------------------|--------|---------------------------------------------------------------|---|-----|-----|-------| | Power Supply Current | ICCOP | V <sub>CC</sub> = 3.5V, CLK Frequency 44MHz<br>(Notes 12, 13) | - | 45 | 55 | mA | | See previous DC table for remaining DC specifications | | | | | | | #### NOTES: - 12. Output load 30pF. Add 8mA if RSSI Converter enabled. - 13. Not tested, but characterized at initial design and major process/design changes. ## AC Electrical Specifications $V_{CC} = 3.3V \text{ to } 5.5V, T_A = -40^{\circ} \text{ to } 85^{\circ}, \text{ (Note 14)}$ | | | 44MHz | | | | |-------------------------------------------------------|-----------------|-------|-----|-------|--| | PARAMETER | SYMBOL | MIN | MAX | UNITS | | | CLK Period (MCLK) | t <sub>CP</sub> | 22.5 | - | ns | | | CLK High (MCLK) | tсн | 9 | - | ns | | | CLK Low (MCLK) | t <sub>CL</sub> | 9 | - | ns | | | TXCLK, TXRDY, I, Q from MCLK | t <sub>D2</sub> | - | 25 | ns | | | RXCLK, MD_RDY, RXD from MCLK | t <sub>D3</sub> | - | 25 | ns | | | TEST 0-7, CCA, CAL_A/D, ANTSEL, TEST_CK from MCLK | t <sub>D4</sub> | - | 27 | ns | | | See previous AC table for remaining AC specifications | | | | | | #### NOTE: ## Test Circuit #### NOTES: - 15. Includes Stray and JIG Capacitance - 16. Switch S1 Open for $I_{\mbox{\scriptsize CCSB}}$ and $I_{\mbox{\scriptsize CCOP}}$ FIGURE 22. TEST LOAD CIRCUIT <sup>14.</sup> AC tests performed with $C_L = 40 pF$ , $I_{OL} = 2 mA$ , and $I_{OH} = -1 mA$ . Input reference level all inputs 1.5V. Test $V_{IH} = V_{CC}$ , $V_{IL} = 0V$ ; $V_{OH} = V_{OC}/2$ . ## Thin Plastic Quad Flatpack Packages (TQFP) Q48.7x7 (JEDEC MO-136AE ISSUE C) 48 LEAD THIN PLASTIC QUAD FLATPACK PACKAGE | | INCHES | | MILLIMETERS | | | |------------|--------|-------|-------------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.047 | - | 1.20 | - | | A1 | 0.002 | 0.005 | 0.05 | 0.15 | - | | A2 | 0.038 | 0.041 | 0.95 | 1.05 | - | | В | 0.007 | 0.010 | 0.17 | 0.27 | 6 | | B <b>1</b> | 0.007 | 0.009 | 0.17 | 0.23 | - | | D | 0.347 | 0.362 | 8.80 | 9.20 | 3 | | D1 | 0.268 | 0.283 | 6.80 | 7.20 | 4, 5 | | Е | 0.347 | 0.362 | 8.80 | 9.20 | 3 | | E1 | 0.268 | 0.283 | 6.80 | 7.20 | 4, 5 | | L | 0.018 | 0.029 | 0.45 | 0.75 | - | | N | 48 | | 48 | | 7 | | е | 0.020 | BSC | 0.50 BSC | | - | Rev. 0 4/95 #### NOTES: - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. - 2. All dimensions and tolerances per ANSI Y14.5M-1982. - 3. Dimensions D and E to be determined at seating plane -C- - 4. Dimensions D1 and E1 to be determined at datum plane -H - 5. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25mm (0.010 inch) per side. - Dimension B does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum B dimension by more than 0.08mm (0.003 inch). - 7. "N" is the number of terminal positions. All Harris Semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries. #### Sales Office Headquarters For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS #### NORTH AMERICA Harris Semiconductor P. O. Box 883, Mail Stop 53-210 Melbourne, FL 32902 TEL: 1-800-442-7747 (407) 729-4984 FAX: (407) 729-5321 #### **EUROPE** Harris Semiconductor Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 #### ASIA Harris Semiconductor PTE Ltd. No. 1 Tannery Road Cencon 1, #09-01 Singapore 1334 TEL: (65) 748-4200 FAX: (65) 748-0400