# 89C024XE HIGH PERFORMANCE 2400 BPS INTELLIGENT MODEM CHIP SET - Support for Error Correction - Optional MNP Class 4/5 - CHMOS - For Public Switched Telephone Network and Unconditioned Leased Lines Applications - V.22 bis, V.22 A/B, V.21, Bell 212A, and Bell 103 Compatible - Serial Command Set Compatible with Hayes Smartmodem 2400 - Automatically Adapts to Remote Modem Type with Recognition of Data Rates - DTMF and Pulse Dialing, with Automatic Selection of Dial Signaling - On-Chip Hybrid and Billing Delay Timer - On-Chip Serial Port and Handshake Signals for RS-232/V.24 Interface - **Telephone Line Audio Monitor Output** - Analog/Digital Loopback Diagnostics with Mark/Space Pattern Generation and Error Detection - Simple Serial Interface to External NVRAM - Easily Customized Command Set and Features - Two Chip Intelligent Modem Solution with Minimal External Components - No External μC Required - Output Programmable over 16 dB Range - Dial and Re-dial Capability - Full Set of Control Signals for DAA Interface - Local, External, or Slave Timing Options in Synchronous Mode - Adaptive Equalization - Capable of Detecting Dial, Busy, Ringback and Modem Answer Tones of Most International Networks - Auxiliary Relay Control Output Figure 1. 89C024XE System Block Diagram #### **GENERAL DESCRIPTION** Intel 89C024XE is a highly integrated, low power, high performance, intelligent modem chip set. This two chip solution is composed of the 89027 Analog Front End and 89C026XE microcontroller. At 12.96 MHz the microcontroller is capable of executing error correction and data compression routines. The system conforms to the following CCITT and BELL standards. - CCITT V.22 bis 2400 bps sync and async 1200 bps sync and async (fall-back) - CCITT V.22 A & B 1200 bps sync and async 600 bps sync and async (fall-back) - CCITT V.21 0 to 300 bps anisochronous - BELL 212A 1200 bps sync and async 300 bps fall-back mode - BELL 103 0 to 300 bps anisochronous The 89C024XE system consists of a 16 bit application specific processor (89C026XE) and an analog front end device (89027). The 89C026XE processor performs all "Digital Signal Processing" algorithm execution for processing the modem signals, as well as providing all modem control functions typically performed by an external processor. The analog front end provides for 2 wire and 4 wire telephone line interface, D/A conversion, and most of the complex filtering functions required in QAM/DPSK/FSK modems. Refer to Figure 1 for a simplified block diagram of the system. In stand-alone modem applications, the 89C024XE chip set along with a Data Access Arrangement (DAA), a serial NVRAM, and RS-232 driver/receivers and EPROM represent the circuitry required for implementing an auto-dial, auto-answer, 300 to 2400 bps, full duplex Hayes compatible intelligent modem. A complete set of Industry Standard AT commands is provided for modern configuration and user interface. Virtually all PC software written for the Hayes Smartmodern 2400 can also be used with this chip set. Alternatively, in applications where user proprietary modern control commands and features are desired, the user can replace the 89C024XE internal command module with custom proprietary software. The 89C024XE has a set of default features. Upon power up, the modem configuration will be in accordance with these default options, unless a different configuration has been saved in the external NVRAM with the &W command. The 89C024XE modem has built in auto-dialing and auto-answering capabilities. It can be configured to the proper line signaling mode (Tone or Pulse), and to to the type (CCITT or Bell) and speed of the calling or answering modem. It can also detect and identify call set-up signals of telephone networks, allowing unattended data call operation. A full set compatible with CCITT V.54 diagnostic loop-test features is supported. The chip set also provides a line signal for audio monitoring of call progress, a comprehensive set of DAA control lines for a simple interface to the telephone network, and a full complement of TTL level RS-232/ V.24 hand-shake signals. #### NOTICE: Hayes is a registered trademark of Hayes Microcomputer Products, Inc. Smartmodem 2400 is a trademark of Hayes Microcomputer Products, Inc. Smartcom II is a registered trademark of Hayes Microcomputer Products, Inc. #### **PACKAGING** 89027 is available in PLCC and standard plastic DIP packages. The 89C026XE is available in PLCC package. Figure 2. Device Packages #### CALL ESTABLISHMENT, TERMINATION AND RETRAIN The 89C024XE modem system incorporates all protocols and functions required for automatic (or manual) establishment, progress and termination of a data call. The modem chip-set has a built in auto-dialer, both DTMF and Pulse type, and is capable of automatically adapting to the telephone dial type. The dialing sequence on the telephone link conforms to the CCITT V.25 recommendations. An exception to the V.25 is that the interrupted calling tone will not be transmitted by the calling modem, as is suggested in V.22 bis. The modem can detect the dial, busy and ringback signals at remote end, and will provide call progress messages to the user. The modem is capable of redialing the last number dialed, by one command. The modem when configured for auto-answer, will answer an incoming call, remain silent for the two second billing delay interval, before transmitting the answer tones. Afterwards modem to modem identification and handshaking will proceed at a speed and operating mode acceptable to both ends of the link. The data call can also be setup by manual dialing with the modems set to data mode, or by voice to data transfer by means of mechanical switch (exclusion key), using the $\overline{\rm SH}$ pin. Once set to data mode, the modem handshaking will proceed before the modems will be ready to accept and exchange data. During data transmission, if one of the modems finds that the received data is likely to have a high bit error rate (indicated by a large mean square error in the adaptive equalizer), it initiates a retrain sequence. This automatic retrain feature is only available at 2400 bps, and conforms to CCITT V.22 bis recommendations. Disconnection of the data call can be initiated by the DTE at the local end, or by the remote DTE, (if the modem is configured to accept it). Whether DTR will initiate a disconnect, depends on the last &D command. Receiving a long space from a remote mo- dem will initiate a disconnect only after a Y1 command. The optional disconnect requests originated by the remote modem, are of two types, (1) disconnect when receiving long-space, and (2) disconnect when received carrier is dropped. The modem chipset can also be configured to transmit 'long-space' just before disconnection, in each of the aforementioned cases. Because the CCITT and Bell modem connection protocols are guite different from each other and do not provide recognition of remote modem type (i.e. V.22 bis to 212A), the Intel chip-set provides the additional capability of identifying the remote modem type. This feature is beneficial during the migration phase of the technology from the 1200 bps to 2400 bps. In North America, where the installed base of 1200 bps modems is mostly made-up of 212A type, this feature allows a "Data Base Service Provider" to easily upgrade the existing 212A modems to 2400 bps V.22 bis standard, transparently, to 212A users. Similarly, a user with a 89C024XE based modem system can automatically call data bases with either 212A or V.22 bis modems, without concern over the difference. This feature's benefits are realized in smooth upgrading of data links, with minimum cost and reduced disruption in services. Refer to Table 1 for a detailed description of remote modem compatibility. ### SOFTWARE CONFIGURATION COMMANDS This section lists the 89C024XE commands and registers that may be used while configuring the modem. Commands instruct the modem to perform an action, the value in the associated registers determine how the commands are performed, and the result codes returned by the modem tell the user about the execution of the commands. The commands may be entered in a string, with or without spaces in between. Any spaces within or between commands will be ignored by the modem. During the entry of any command, the 'backspace' key (CNTRL H) can be used to correct any error. Upper case or lower case characters can be used in the commands. Commands described in the following paragraphs refer to asynchronous terminals using ASCII codes. **Table 1. Remote Modem Compatibility** | Originating | | | | Answe | r Modem | | | |-------------------|------|-------------|--------------|--------------|--------------|---------------|---------------| | 89C024XE<br>Modem | | Beli<br>300 | Bell<br>1200 | CCITT<br>300 | CCITT<br>600 | CCITT<br>1200 | CCITT<br>2400 | | Bell | 300 | 300 | 300 | | <del></del> | 300* | 300* | | | 1200 | 1200* | 1200 | _ | _ | 1200 | 1200 | | CCITT | 300 | _ | _ | 300 | | _ | _ | | | 600 | _ | _ | | 600 | | | | | 1200 | 1200* | 1200 | | _ | 1200 | 1200 | | | 2400 | 1200* | 1200 | | | 1200 | 2400 | | Answering | | | | Originat | ing Modem | | | |-------------------|------|-------------|--------------|--------------|--------------|---------------|---------------| | 89C024XE<br>Modem | | Bell<br>300 | Bell<br>1200 | CCITT<br>300 | CCITT<br>600 | CCITT<br>1200 | CCITT<br>2400 | | Bell | 300 | 300 | 1200 | | | 1200 | 1200 | | | 1200 | 300 | 1200 | | _ | 1200 | 1200 | | CCITT | 300 | _ | | 300 | _ | | | | | 600 | | | _ | 600 | | | | | 1200 | 300* | 1200 | _ | | 1200 | 1200 | | | 2400 | 300* | 1200 | _ | | 1200 | 2400 | <sup>\*</sup> These connection data rates are obtained when connecting 89C024XE based modems end to end. The same results may not be obtained when a 89C024XE based modem is connected to other modems. #### **Command Set** | AT | Attention code. | |--------|-----------------------------------------| | Α | Go off-hook in answer mode | | A/ | Repeat previous command string | | Bn | BELL/CCITT Protocol Compatibility at | | | 1200 bps | | Ds | The dialing commands | | | (0-9 A B C D * # P R T S W , ; @) | | En | Echo command (En) | | Hn | Switch-Hook Control | | | If &J1 option is selected, H1 will also | | ] | switch the auxiliary relay | | In | Request Product Code and Checksum | | Ln | Speaker Volume | | Mn | Monitor On/Off | | 0 | On-Line | | Qn | Result Codes | | Sn = x | Write S Register | | Sn | Read S Register | | Vn | Enable Short-Form Result Codes | | Xn | Enable Extended Result Code | | Yn | Enable Long Space Disconnect | | Z | Fetch Configuration Profile | | +++ | The Default Escape Code | | | | #### & Command Set (Continued) | 8 | C | DCD Options | |---|----|--------------------------------------------| | 8 | D | DTR Options | | 8 | ιF | Fetch Factory Configuration Profile | | 8 | ıG | Guard Tone | | 8 | J | Telephone Jack Selection | | 8 | ίL | Leased/Dial-up Line Selection | | 8 | M | Async/Sync Mode Selection | | 8 | ŀΡ | Make/Break Pulse Ratio | | 8 | ŧR | RTS/CTS Options | | 8 | s | DSR Options | | 8 | ·Τ | Test Commands | | 8 | w | Write Configuration to Non Volatile Memory | | 8 | ίX | Sync Clock Source | | 8 | Z | Store Telephone Number | #### CONFIGURATION REGISTERS The modem stores all the configuration information in a set of registers. Some registers are dedicated to special command and function, and others are bitmapped, with different commands sharing the register space to store the command status. | s * | Ring to Answer | |-------|----------------------------------------| | S1 | Ring Count. (Read Only) | | S2 | Escape Code Character | | S3 | Carriage Return Character | | S4 | Line Feed Character | | S5 | Back Space Character | | S6 | Wait for Dial Tone | | S7 | Wait for Data Carrier | | S8 | Pause Time for the Comma Dial Modifier | | S9 | Carrier Detect Response Time | | S10 | Lost Carrier to Hang Up Delay | | S11 | Not Used | | S12 | Escape Code Guard Time | | S13 | Not Used | | S14 * | Bit Mapped Option Register | | S15 | Not Used | | S16 | Modem Test Options | | S17 | Not Used | | S18 * | Test Timer | | S19 | Not Used | | S20 | Not Used | | S21 * | Bit Mapped Options Register | | S22 * | Bit Mapped Options Register | | S23 * | Bit Mapped Options Register | | S24 | Not Used | | S25 * | Delay to DTR (Sync Only) | | S26 * | RTS to CTS Delay (Half Dup.) | | S27 * | Bit Mapped Options Register | #### NOTE: #### **Dial Modifiers** | | Р | Pulse Dial | |---|---|-------------------------------------------------------------------------------------------------------------| | | R | Originate call in Answer Mode | | į | Т | Tone Dial | | | S | Dial a stored number | | | W | Wait for dial tone | | | , | Delay a dial sequence | | | ; | Return to command state | | | | Initiate a flash | | | @ | Wait for quit | | | | If neither P or T is specified in the command string, the modem automatically selects the proper dial mode. | Example: Terminal: AT &Z T 1 (602) 555-1212 Modem: OK Result: Modem stores T16025551212 in the ex- ternal NVRAM. The number can be dialed from asynchronous mode by issuing the following command: Terminal: AT DS Modem: T16025551212 or by turning on $\overline{\text{DTR}}$ when in Synchronous Mode 2. Up to 33 symbols (dial digits and dial modifiers) may be stored. Spaces and other delimiters are ignored and do not need to be included in the count. If more than 33 symbols are supplied, the dial string will be truncated to 33. #### APPLICATIONS OVERVIEW The block diagram of a stand-alone 300 to 2400 bps Hayes compatible modem is depicted in Figure 3. The DAA section shown in this diagram may be obtained with FCC registration, or implemented using the suggested diagram in Figure 4. <sup>\*</sup> These S registers can be stored in the NVRAM. Figure 3. Typical Modem Configuration Figure 4. Typical Telephone Line Interface with Built In Hybrid #### SYSTEM COMPATIBILITY SPECIFICATIONS | Parameter | Specification | |------------------------------------|---------------------------------------------------------------------------------------------| | Synchronous | 2400 bps ± 0.01% V.22 bis | | • | 1200 bps ±0.01% V.22 and BELL 212A | | | 600 bps ±0.01% V.22 A,B | | Asynchronous | 2400, 1200, 600 bps, character asynchronous. | | | 0 - 300 bps anisochronous. | | Asynchronous Speed Range | +1% -2.5% default. Extended +2.3% -2.5% range of CCITI | | | standards optional via software customization. | | Asynchronous Format | 8,9,10,11 bits, including start, stop, parity. Bits 8, 9, 11 optiona via S/W customization. | | Synchronous Timing Source | Internal, derived from the local oscillator. | | | External, provided by DTE through XTCLK. | | | Slave, derived from the received clock. | | Telephone Line Interface | Two wire full duplex over public switched network or 4 wire | | | leased lines. | | | On-chip hybrid and billing delay timers. | | <b>NA</b> . ( <b>N</b> . A · · · · | Output level -1 to -16 dBm | | Modulation | V.22 bis, 16 point QAM at 600 baud. V.22 and 212A, 4 point DPSK at 600 baud. | | | V.22 and 212A, 4 point DPSK at 600 baud. V.21 and 103, binary phase coherent FSK | | Output Spectral Sheeter | | | Output Spectral Shaping | Square root of 75% raised cosine, QAM/PSK. | | Transmit Carrier Frequencies | Originate 1000 Hz + 040/ | | V.22 bis, V.22, 212A | Originate 1200 Hz ± .01% Answer 2400 Hz ± .01% | | V.21 | Originate 'space' 1180 Hz ± .01% | | V.21 | Originate space 1186 Hz ± .01% | | | Answer 'space' 1850 Hz ± .01% | | | Answer 'mark' 1650 Hz ± .01% | | Bell 103 mode | Originate 'space' 1070 Hz ± .01% | | | Originate 'mark' 1270 Hz ± .01% | | | Answer 'space' 2020 Hz ± .01% | | | Answer 'mark' 2225 Hz ± .01% | | Receive Carrier Frequency Limits | | | V.22 bis, V.22, 212A | Originate 2400 Hz ± 7 Hz | | | Answer 1200 Hz ± 7 Hz | | V.21 | Originate 'space' 1850 Hz ± 12 Hz | | | Originate 'mark' 1650 Hz ± 12 Hz | | | Answer 'space' 1180 Hz ± 12 Hz<br> Answer 'mark' 980 Hz ± 12 Hz | | Bell 103 | Originate 'space' 2020 Hz ± 12 Hz | | Dell 103 | Originate 'mark' 2225 Hz ± 12 Hz | | | Answer 'space' 1070 Hz ± 12 Hz | | | Answer 'mark' 1270 Hz ± 12 Hz | | Energy Detect Sensitivity | Greater than -43 dBm ED is ON. Less than -48 dBm ED i | | | OFF. Signal in dBm measured at AO2. | | Line Equalization | Fixed compromise equalization, transmit. Adaptive equalizer for DPSK/QAM, receive. | | Diagnostics Available | Local analog loopback. | | - | Local digital loopback. | | | Remote digital loopback. | | | Local interface loopback. | | Self Test Pattern Generator | Alternate 'ones' and 'zeros' and error detector, to be used alon | | | with most loopbacks. | | | A number indicating the bit errors detected is sent to DTE. | #### RECEIVER PERFORMANCE SPECIFICATIONS | Parameter | Specification | | | | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | itioned 3002 line, across the full dynamic range.<br>se bandwidth is 3 KHz flat. | | | | | Random Noise | Typical Bit Error rate of 1 in 100000 or better at 12 dB SNR at 300 bps, 5 dB SNR at 600 bps, 8 dB SNR at 1200 bps and 16 dB SNR at 2400 bps. | | | | | Frequency Offsets(1) | ± 7 Hz. | | | | | Phase Jitter(1) | 2400 bps - 15° peak to peak, at up to 300 Hz.<br>600, 1200 bps - 45° peak to peak, at up to 300 Hz. | | | | #### NOTE #### PERFORMANCE SPECIFICATIONS | Parameter | Min | Тур | Max | Units | Comments | |---------------------------------------------|------|----------------|-----|----------|--------------------------------------| | DTMF Level | | 5.0 | | dBm | at AO1 | | DTMF Second Harmonic | | | -35 | dB | HYB enabled into $600\Omega$ | | DTMF Twist (Balance) | | 3 | | dB | | | Default DTMF Duration | | 100 | | ms | Software Controlled | | Pulse Dialing Rate | | 10 | | pps | | | Pulse Dialing Make/Break | | 39/61<br>33/67 | | %<br>% | US<br>UK, Hong Kong | | Pulse Interdigit Interval | | 785 | | ms | | | Billing Delay Interval | | | 2.1 | sec | | | Guard Tone Frequency<br>Amplitude | | 540<br>-3 | | Hz<br>dB | referenced to High channel transmit. | | Frequency<br>Amplitude | | 1800<br>6 | | Hz<br>dB | QAM/DPSK Modes Only | | Dial Tone Detect Duration | | 3.0 | | sec | | | Ringback Tone Detect<br>Duration<br>Cadence | | 0.75<br>1.5 | | sec | Off/On Ratio | | Busy Tone Detect<br>Duration<br>Cadence | 0.67 | 0.2 | 1.5 | sec | Off/On Ratio | <sup>1.</sup> There are no observable data errors for the received signals, for the above limits of line impairments. These impairments are applied one at a time in absence of noise. #### 89C026XE OVERVIEW The 89C026XE processor performs data manipulation, signal processing and user interface functions. It supports external ROM and RAM to perform asynchronous, synchronous, and/or custom code with or without high level protocol functions. These options will allow proprietary modem control, functions, call progress management applications to be implemented. A block diagram of the 89C026XE is provided in Figure 5. 89C026XE contains a TTL compatible serial link to DTE equipment, along with a full complement of V.24/RS-232-C control signals. Alternatively, a UART or USART may be used directly to transfer data to and from a microcomputer bus. The industry standard AT command set is supported by the 89C026XE, facilitating compatability between 89C024XE and most PC software written for the AT command set. During transmit operation, the 89C026XE synthesizes DTMF tones and the 300 BPS FSK modem signal and transmits them to the 89027 as digitized amplitude samples. During 1200 and 2400 BPS operation, DPSK and QAM is used to send 2 to 4 bits of information respectively at 600 baud to the AFE. Because the QAM coding technique is an inherently synchronous transmission mechanism, in the case of asynchronous QAM transmission, the asynchronous data is synchronized by adding or deleting stop bits. Following the synchronization process, the 89C026XE transmits digitized phase and amplitude samples to 89027 over the high speed serial link. In the receive operation, the information is received by the 89C026XE from the 89027 as two signals which are 90 degrees phase shifted from each other. These analog signals are then digitized by the A/D converter resident on the 89C026XE. By using DSP algorithms, the received signals are processed using adaptive equalization for telephone line delay, amplitude distortion and gain adjustment is executed and the signal demodulated. Following demodulation, the data is unscrambled, and if necessary, returned to asynchronous format. Figure 5, 89C026XE Block Diagram #### 89C026XE PINOUT | Symbol | Function (89026) | Direction | Pin No. | |------------------|----------------------------------------|--------------|---------| | CLKIN | 12.96 MHz master clock from 89027 | In | 67 | | CLKIN2 | 270 KHz from 89027 | ln . | 44 | | RST | Chip reset (active low) | ln | 16 | | 1 | In-phase received signal | In | 11 | | Q | Quadrature-phase received signal | In | 10 | | STR | Symbol Timing from 89027 | In | 24 | | ED | Energy Detect input | In | 9 | | TSYNC | Transmitter sync pulse to 89027 | Out | 35 | | SDATA | Serial Data to 89027 | Out | 17 | | SCLK | Serial Clock to 89027 | Out | 18 | | OH | Off-Hook control to DAA | Out | 33 | | SH | Switch-Hook from dataphone | In | 5 | | RI | Ring Indicator from DAA | In | 42 | | ĀR | Aux Relay control to DAA | Out | 38 | | TCL1 | NVRAM Data I/O | 1/0 | 20 | | TCLO | NVRAM CLK | Out | 19 | | B/C | 103/V.21 default option | In | 15 | | S/Ā | NVRAM CE | Out | 21 | | D/S | Dumb/Smart mode select | ln . | 6 | | CONFIG | Custom Firmware Disable | in | 8 | | ŤM | Test Mode Indicator | Out | 39 | | TXD | Transmitted data from DTE | In | 27 | | RXD | Received data to DTE | Out | 29 | | RTS | Request to send from DTE | In | 22 | | CTS | Clear to Send to DTE | Out | 23 | | DSR | Data Set Ready to DTE | Out | 30 | | DCD | Data Carrier Detect to DTE | Out | 31 | | DTR | Data Terminal Ready from DTE | in | 25 | | RCLK | Received clock to DTE | Out | 34 | | TCLK | Transmit clock to DTE | Out | 28 | | XTCLK | External timing clock from DTE | In | 26 | | SI | Speed Indicator to DTE | Out | 32 | | REMLB | Remote Loopback Command from DTE | ln | 7 | | LCLLB | Local Loopback Command from DTE | In | 4 | | V <sub>CC</sub> | Positive power supply (+5V) | + 5V | 1 | | V <sub>PD</sub> | Ram back-up power | + 5V | 14 | | V <sub>REF</sub> | A/D converter reference | + 5 <b>V</b> | 13 | | V <sub>SS1</sub> | Digital ground | GND | 36 | | V <sub>SS2</sub> | Digital ground | GND | 68 | | AGND | Analog ground | AGND | 12 | | V <sub>BBS</sub> | Back-bias generator output | Out | 37 | | ĒĀ | External Memory enable | ln | 2 | | AD0-AD15 | External memory access address/data(5) | 1/0 | 60-45 | | ĀA | Auto Answer | Out | 60 | | <del>JS</del> | Jack Select | Out | 59 | #### 89C026XE PINOUT (Continued) | Symbol | Function (89026) | Direction | Pin No. | | |--------|------------------------------------------------------------|-----------|---------|--| | NMI | NMI No-maskable Interrupt(V <sub>SS</sub> ) <sup>(1)</sup> | | 3 | | | X2 | Crystal output(NC)(2) | Out | 66 | | | CLKOUT | Clk output | Out | 65 | | | TEST | Factory test(V <sub>CC</sub> ) <sup>(3)</sup> | ln | 64 | | | INST | External memory instruction fetch | Out | 63 | | | ALE | Address latch enable | Out | 62 | | | RĎ | External memory read | Out | 61 | | | READY | External memory ready(V <sub>CC</sub> )(3) | In | 43 | | | BHE | External memory bus high enable | Out | 41 | | | WR | External memory write | Out | 40 | | #### NOTES: - Pins marked with (V<sub>SS</sub>) must be connected to V<sub>SS</sub>. Pins marked with (NC) are to be left unconnected. - 3. Pins marked with (VCC) must be connected to VCC. - 4. With internal ROM enabled, AD0-AD1 are used as $\overline{AA}$ and $\overline{JS}$ . #### 89C026XE PIN DESCRIPTION #### **XTCLK** Transmitter timing from DTE, when external clock option is selected. #### TXD The serial data from DTE to be transmitted on the line. A logic 'high' is mark. In synchronous mode, 89026 samples this data on the rising edges of TCLK. #### TCLK Clock output from 89026 as timing source for data exchange from DTE to modem. Serial data is read on the rising edges of the TCLK. This output is High in asynchronous mode. #### RXD The serial data to DTE. 'Mark' is a logic High. In synchronous mode, the rising edge of RCLK occurs in the middle of RXD. #### RCLK Synchronous clock output. Rising edge of RCLK occurs in the middle of each RXD bit. This pin remains High in asynchronous mode. #### VBBS This pin to be connected to AGND through a 0.01 µF capacitor. A Low indicates maintenance condition in the modem. #### DCD In async operation, DCD remains Low regardless of data carrier (default), or it can be programmed to indicate received carrier signal is within the required timing and amplitude limits. In sync operation Low indicates the received carrier signal is within the required timing and amplitude limits. #### DSR Low indicates modem is off-hook, and it is in data transmission mode, and the answer tone is being exchanged. CTS Low indicates modem is prepared to accept data. #### RTS In async mode RTS is ignored. Under command control, in sync mode RTS can be ignored, or the modem can respond with a Low on CTS. #### DTR &D0 command will cause the modem to ignore DTR. For &D1 the modem assumes the asynchronous command state on a Low to High transition of the DTR circuit. The &D2 command does the same as &D1 except the state of DTR will enable/disable auto answer. A Low to High transition of DTR after the &D3 command will cause the modern to assume the initialization state. #### B/C Low configures the modern to CCITT V.21. High will configure the modern to Bell 103, when at 300 bps speed. This pin only affects the modem in 300 bps operation. #### TCL1, TCL0 These pins are used as the serial clock and data for interface to an NVRAM. Refer to Figure 3. TCL0 is used to output a clock and serial data is read in on TCL1. #### AR This Auxiliary relay control is for switching a relay for voice or data calls. High is voice, Low is data. #### RΙ A Low signal from DAA indicates line ringing. This input is ignored when the modem is configured for leased line. This signal should follow the ring cadence. #### OH Low controls off hook. High indicates on hook. When dialing, this control is used to pulse dial the line #### SH Used as a telephone voice to data switch or vice versa. Any logic level transition will toggle the modem state. This input is ignored, if a software command attempts to switch the modem between voice and data. #### $\overline{AA}$ Used as an indicator for Auto Answer status and Ring indicator. Active low. #### **LCLLB** A Low will set the modem in the local analog loop-back test mode. Logic Low levels applied simultaneously to REMLB and LCLLB pins, sets the modem to the local digital loopback. #### REMLB A logic Low on this pin initiates a remote loopback condition. #### SI Selects one of the two data rates or ranges of rates in the DTE to correspond to the rate in modem. Low selects the higher rate (2400 CCITT/1200 BELL) or range of rates. High selects the Low rate or range of rates. #### D/S A Low on this pin will indicate the smart mode which will respond to all commands. A High will ignore all commands. #### VREF Voltage reference for the analog to digital converter should be connected to the 89027 AVcc. #### V<sub>PD</sub> The internal RAM power down supply voltage to be connected to 5 Volts during normal operation. #### S/Ā The function of this pin is re-defined as external NVRAM CE. #### CONFIG Low indicates availability of custom software modules in off-chip memory. #### EA When high, memory access from address 2000H to 4000H are directed to on-chip ROM. When low, all Memory access is directed to off-chip memory. #### JS Low is used to pulse A and A1 leads to control a 1A2 Key System jack. # 89C026XE ABSOLUTE MAXIMUM RATINGS\* | Temperature Under Bias 10 to +80° C | |------------------------------------------| | Storage Temperature | | Voltage from Any Pin to $V_{SS}$ or AGND | | Average Output Current from Any Pin10 mA | | Power Dissipation | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. NOTICE: Specifications contained within the following tables are subject to change. #### **OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Units | |-----------------|-----------------------------------|--------|--------|-------| | TA | TA Ambient Temperature Under Bias | | + 70 | С | | V <sub>CC</sub> | Digital Supply Voltage | 4.75 | 5.25 | ٧ | | FREQ | CLKIN Frequency 12.96 Mhz | -0.01% | +0.01% | | | CLKIN2 | Frequency 270 KHz | -0.01% | +0.01% | | | $V_{PD}$ | Power-Down Supply Voltage | 4.75 | 5.25 | ٧ | #### NOTE: V<sub>BBS</sub> should be connected to AGND through a 0.01 μF capacitor. AGND, V<sub>ss</sub> and the 89027 V<sub>ss</sub>, AGND must be nominally at the same potential. #### DC CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | Comments | |------------------|-----------------------------------------------|------|----------------------|-------|---------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | -0.3 | +0.8 | V | Except RST | | V <sub>IL1</sub> | Input Low Voltage, RST | -0.3 | +0.7 | V | | | VIH | Input High Voltage | 2.0 | V <sub>cc</sub> +.5 | ٧ | Except RST,<br>NMI, CLKIN | | V <sub>IH1</sub> | Input High Voltage, RST Rising | 2.4 | V <sub>cc</sub> + .5 | ٧ | | | V <sub>IH2</sub> | Input High Voltage, RST Falling | 2.1 | V <sub>cc</sub> +.5 | V | | | V <sub>IH3</sub> | Input High Voltage, NMI, CLKIN | 2.4 | V <sub>cc</sub> + .5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | ٧ | See Note 1. | | V <sub>OH</sub> | Output High Voltage | 2.4 | | ٧ | See Note 2. | | Icc | V <sub>cc</sub> Supply Current | | 55 | mA | All outputs disconnected | | I <sub>PD</sub> | V <sub>PD</sub> Supply Current | | 1 | mA | Normal operation and Power-Down | | I <sub>REF</sub> | V <sub>REF</sub> Supply Current | | 15 | mA | | | I <sub>LI</sub> | Input Leakage Current | | ±10 | μΑ | V <sub>in</sub> = 0 to V <sub>cc</sub> See Note 3 | | l <sub>IH</sub> | Input High Current to EA | | 100 | μΑ | V <sub>IH</sub> = 2.4V | | I <sub>IL</sub> | Input Low Current | | -100 | μΑ | V <sub>IL</sub> = 0.45V See Note 4 | | I <sub>IL1</sub> | Input Low Current to RST | | -2 | mA | V <sub>IL</sub> = 0.45V | | I <sub>IL2</sub> | Input Low Current S/A, SH, RI, READY | | -50 | μΑ | V <sub>IL</sub> = 0.45V | | Cs | Pin Capacitance (Any Pin to V <sub>ss</sub> ) | | 10 | pF | 1 MHz | <sup>1.</sup> I<sub>OL</sub> = 0.36 mA for pins TCL0, TCL1, B/C, RTS, CTS, DSR, DCD, SI, AR, and OH. Also if AD0 - AD15 are configured as I/ C ports. O<sub>L</sub> = 2.0 mA for TM, CLKOUT, ALE, BHE, RD, WR, RXD, TCLK, and AD0 - AD15 when used as external memory bus. 2. I<sub>OH</sub> = -20 μA for pins TCL0, TCL1, B/O, RTS, CTS, DSR, DCD, SI, AR, and OH. I<sub>OH</sub> = -200 μA for TM, CLKOUT, ALE, BHE, RD, WR, RXD, TCLK, and AD0 - AD15 when used as external memory bus. AD0 - AD15 when used as I/O ports, have open-drain outputs. 3. For pins DTR, XTCLK, TXD, D/S, REMLB, LCLLB, CONFIG, AD0-AD15. 4. TCL0, TCL1, B/C, RTS. <sup>5.</sup> Power must be applied to the device in the following sequence: Vss first, then Vcc- ### **A.C. CHARACTERISTICS** $V_{CC}$ , $V_{PD}=4.75V$ to 5.25V; $T_A=0^{\circ}C$ to $70^{\circ}C$ ; CLKIN = 12.96 MHz Test Conditions: Load capacitance on output pins = 80 pF $T_{OSC}$ = 1/12.96 MHz The memory system must meet these specifications to work with 89C026XE | Symbol | Parameter | Min | Max | Units | Notes | |-------------------|-----------------------------------|----------------------|-----------------------|-------|----------| | TAVYV | Address Valid to READY Setup | | 2T <sub>OSC</sub> -75 | ns | | | T <sub>LLYV</sub> | ALE Low to READY Setup | | T <sub>OSC</sub> -72 | ns | | | T <sub>YLYH</sub> | Non READY Time | No up | per limit | ns | | | T <sub>CLYX</sub> | READY Hold after CLKOUT Low | 0 | T <sub>OSC</sub> -30 | ns | (Note 1) | | TLLYX | READY Hold after ALE Low | T <sub>OSC</sub> -15 | 2T <sub>OSC</sub> -40 | ns | (Note 1) | | TAVGV | Address Valid to Buswidth Setup | | 2T <sub>OSC</sub> -70 | ns | | | T <sub>LLGV</sub> | ALE Low to Buswidth Setup | | T <sub>OSC</sub> -70 | ns | | | T <sub>CLGX</sub> | Buswidth Hold after CLKOUT Low | 0 | | ns | | | T <sub>AVDV</sub> | Address Valid to Input Data Valid | | 3T <sub>OSC</sub> -60 | ns | | | T <sub>RLDV</sub> | RS Active to Input Data Valid | | T <sub>OSC</sub> -23 | ns | | | TCLDV | CLKOUT Low to Input Data Valid | | T <sub>OSC</sub> -50 | ns | | | T <sub>RHDZ</sub> | End of RD to Input Data Float | | T <sub>OSC</sub> -20 | ns | | | T <sub>RXDX</sub> | Data Hold after RD Inactive | 0 | | ns | | #### NOTES: <sup>1.</sup> If max is exceeded, additional wait states will occur. #### The 89C026XE will meet these specifications: | Symbol | Parameter | Min | Max | Units | Notes | |---------------------|-------------------------------------|-----------------------|-----------------------|-------|---------------| | FCLKIN | CLKIN Frequency | 12.95870 | 12.96129 | MHz | 12.96 ± 0.01% | | F <sub>CLKIN2</sub> | CLKIN2 Frequency | 269.973 | 270.027 | KHz | 270 ± 0.01% | | T <sub>XHCH</sub> | XTAL1 High to CLKOUT High or Low | 40 | 110 | ns | (Note 1) | | TCLCL | CLKOUT Cycle Time | 2T <sub>0</sub> | osc | ns | | | TCHCL | CLKOUT High Period | T <sub>OSC</sub> -10 | T <sub>OSC</sub> +10 | ns | | | TCLLH | CLKOUT Falling Edge to ALE Rising | -5 | 15 | ns | | | TLLCH | ALE Falling Edge to CLKOUT Rising | <del>-</del> 15 | 15 | ns | | | TLHLH | ALE Cycle Time | 4T <sub>0</sub> | osc | ns | | | TLHLL | ALE High Period | T <sub>OSC</sub> -10 | T <sub>OSC</sub> +10 | ns | | | TAVLL | Address Setup to ALE Falling Edge | T <sub>OSC</sub> -15 | | ns | | | T <sub>LLAX</sub> | Address Hold after ALE Falling Edge | T <sub>OSC</sub> -35 | | ns | | | T <sub>LLRL</sub> | ALE Falling Edge to RD Falling Edge | T <sub>OSC</sub> -40 | | ns | | | TRLCL | RD Low to CLKOUT Falling Edge | 10 | 30 | ns | | | T <sub>RLRH</sub> | RD Low Period | TOSC-5 | | ns | | | TRHLH | RD Rising Edge to ALE Rising Edge | Tosc | T <sub>OSC</sub> + 25 | ns | (Note 2) | | TRLAX | RD Low to Address Float | 10 | | ns | | | TLLWL | ALE Falling Edge to WR Falling Edge | T <sub>OSC</sub> -10 | | ns | | | T <sub>CLWL</sub> | CLKOUT Low to WR Rising Edge | 0 | 25 | ns | | | TQVWH | Data Stable to WR Rising Edge | T <sub>OSC</sub> -20 | | ns | | | T <sub>CHWH</sub> | CLKOUT High to WR Rising Edge | -10 | 10 | ns | | | T <sub>WLWH</sub> | WR Low Period | T <sub>OSC</sub> -30 | | ns | | | T <sub>WHQX</sub> | Data Hold after WR Rising Edge | T <sub>OSC</sub> -10 | | ns | | | T <sub>WHLH</sub> | WR Rising Edge to ALE Rising Edge | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> + 15 | ns | (Note 2) | | T <sub>WHBX</sub> | BHE, INST HOLD after WR Rising Edge | T <sub>OSC</sub> -10 | | ns | | #### NOTES: 2. Assuming back-to-back bus cycles. <sup>1.</sup> This specification is not tested, but is verified by design analysis and/or derived from other tested parameters. ## WAVEFORM Figure 6. Bus Signal Timings #### 89027 OVERVIEW The 89027 is a 28 pin CMOS analog front end device, which performs most of the complex filtering functions required in modern transmitters and receivers. A general block diagram of this chip is provided in Figure 7. Most of the analog signal processing functions in this chip are implemented with CMOS switched capacitor technology. The 89027 functions are controlled by 89C026XE, through a high speed serial data link. During FSK transmit operation, the 89027 receives digitally synthesized mark and space sinusoid amplitude information from the 89C026XE. The 89027 converts the signal to its analog equivalent, filters it, and transmits it to the telephone line. For QAM transmission, the signal constellation points are transferred to the 89027. This information is modulated into an analog signal, passed through spectral shaping filters, combined with the necessary guard tone, smoothed by a low pass filter, and transmitted to the line. Prior to transmitting either FSK or QAM signals to the telephone line, the 89027 adjusts the signal gain through an on-board programmable gain amplifier. During the receive operation, the received FSK and QAM signals are passed through anti-alias filters, bandsplit filters, automatic gain control and carrier detect circuits, a Hilbert transform filter, and the output sent to the 89C026XE processor as analog signals. Other functions provided by the 89027 are: an onboard two wire to four wire circuit with disable capability, an audio monitor output with software configurable gain, and a programmable gain transmit signal. The 89027 is available in 28 pin plastic DIP and PLCC packages. Figure 7. 89027 Block Diagram #### **89027 PINOUT** | Symbol | Function (89027) | Direction | Pin No. | |------------------|----------------------------------------------|-----------|---------| | V <sub>CC</sub> | Positive Power Supply (Digital) | +5V | 28 | | V <sub>BB</sub> | Negative Power Supply | -5V | 15 | | V <sub>SS</sub> | Digital Ground | DGND | 24 | | AGND | Analog Ground | AGND | 21 | | AV <sub>CC</sub> | Positive Power Supply (Analog) | +5 | 7 | | X1 | Xtal Oscillator | In | 23 | | X2 | Xtal Oscillator | Out | 25 | | CLKOUT | 12.96 MHz Clock Output to 89C026XE | Out | 26 | | CLKOUT2 | 270 KHz Clock Output to 89C026XE | Out | 19 | | RST | Chip reset (active low) | In | 20 | | HYB | Enable on-chip hybrid (1) | In | 10 | | AZ1 | Auto-zero capacitor | Out | 16 | | AZ2 | Auto-zero capacitor | ln . | 17 | | SDATA | Serial data from 89C026XE | In | 2 | | SCLK | Serial clock from 89C026XE | In | 1 | | TSYNC | Transmitter sync from 89C026XE | In | 3 | | STR | Symbol timing to 89C026XE | Out | 27 | | ED | Receiver energy detect to 89C026XE | Out | 18 | | 1 | In phase received signal to 89C026XE | Out | 13 | | Q | Quadrature-phase received signal to 89C026XE | Out | 14 | | AO1 | Transmitter output | Out | 6 | | AO2 | Receiver input | In | 12 | | AMP | Output to monitor speaker | Out | 11 | | TX0 | Transmitter level control (LSB) (1) | in | 9 | | TX1 | Transmitter level control(1) | In | 8 | | TX2 | Transmitter level control (1) | In | 5 | | TX3 | Transmitter level control (MSB)(1) | In | 4 | #### NOTE: 1. When held high, these pins should be connected through 10K resistors to A<sub>VCL</sub> #### 89027 Pinout Description #### TX0-3 These four pins control the transmitted signal level. The output level can be adjusted from -1 dBm to -16 dBm in 1 dB steps. #### HYB This pin enables the on-chip hybrid. A line impedance matching network must be connected between AO1 and AO2 when HYB is enabled. If HYB is disabled and an external 4W/2W hybrid is used, the hybrid receive path must be amplified by 6 dB. #### **AO1** Transmitter output. #### AO2 Receiver input. #### **AMP** This output can be used to monitor the call progress tones and operation of the line. | ABSOLUTE MAXIMUM RATINGS | Power Dissipation | |------------------------------------------------------------------------------------------------|---------------------------------------------------| | Temperature Under Bias 10 to +80° C | Voltage with Respect | | Storage Temperature 40 to + 125° C | to V <sub>SS</sub> <sup>(1)</sup> – 0.3V to 6.5V | | All Input and Output Voltages with Respect to V <sub>BB</sub> | NOTE: 1. Applies to pins SCLK, SDATA, TSYNC, RST, | | All Input and Output Voltages with Respect to V <sub>CC</sub> & AV <sub>CC</sub> 13.0V to 0.3V | HYB, TX0-TX3 only. | #### **POWER DISSIPATION** Ambient Temp = 0° to 70° C, $V_{CC} = AV_{CC} = 5 \pm 5\%$ , $V_{SS} = AGND = 0$ . | Symbol | Parameter | Min | Тур | Max | Units | |-------------------|------------------------------------|-----|------|-----|-------| | Alcc <sub>1</sub> | AV <sub>CC</sub> Operating Current | | 19 | 25 | mA | | lcc <sub>1</sub> | V <sub>CC</sub> Operating Current | | 7 | 10 | mA | | lbb <sub>1</sub> | V <sub>BB</sub> Operating Current | | -19 | 25 | mA | | Alccs | AV <sub>CC</sub> Standby Current | | 0.2 | 1 | mA | | lccs | V <sub>CC</sub> Standby Current | | 7 | 10 | mA | | lbb <sub>s</sub> | V <sub>BB</sub> Standby Current | | -0.6 | -2 | mA | | Pdo | Operating Power Dissipation | | 225 | 300 | mW | | Pds | Standby Power Dissipation | | 40 | 70 | mW | **DC CHARACTERISTICS** (Ta=0°C to 70°C, AV $_{CC} = V_{CC} = 5V \pm 5\%$ , $V_{BB} = 5V \pm 5\%$ , AGND = $V_{SS} = 0V$ ), supply voltage must be at the same potential as the 89C026XE power supply. Typical Values are for Ta = 25°C and nominal power supply values. Power must be applied in the following sequence: $V_{SS}$ , AGND, $V_{BB}$ , $V_{CC}$ , and AV $_{CC}$ . $V_{CC}$ , AV $_{CC}$ and 89C026XE $V_{REF}$ must be nominally at the same potential. Inputs: TX0, TX1, TX2, TX3, HYB, RST Outputs: CLKOUT | Symbol | Parameter | Min | Max | Units | Test Condition | |------------------|-----------------------|-----------------|------|-------|-----------------------------| | lil | Input Leakage Current | -10 | + 10 | μА | $V_{SS} \le Vin \le V_{CC}$ | | Vil | Input Low Voltage | V <sub>SS</sub> | 0.8 | ٧ | | | Vih | Input High Voltage | 2.0 | Vcc | V | | | Vol | Output Low Voltage | - | 0.4 | V | $lol \ge -1.6mA,1 TTL load$ | | Voh | Output High Voltage | 2.4 | · | ٧ | ich ≤ 50μa, 1 TTL load | | V <sub>co1</sub> | CLKOUT Low Voltage | | 0.4 | V | C <sub>1</sub> = 60 pF | | Vcoh | CLKOUT High Voltage | 2.4 | | V | C <sub>1</sub> = 60 pF | ### AC CHARACTERISTICS (Ta = 25°C, $V_{CC} = AV_{CC} = 5 V$ , $V_{SS} = AGND = 0$ , $V_{BB} = -5 V$ ) #### **ANALOG INPUTS: AO2** | Parameter | Min | Тур | Max | Units | Test Condition | |-------------------------|-----|-----|------|-------|----------------------| | AO2 Input Voltage Range | | | -9 | dBm | | | AO2 Input Resistance | | 10 | | Mohms | -3.5V < Vin < + 3.5V | | AO2 Allowed DC offset | -30 | | + 30 | mV | Relative to AGND | #### **AUTO ZERO CAPACITANCE** Capacitance = $0.015 \mu F$ Tolerance = ±10 % Voltage Rating = 10V Type = Non-Electrolytic, low leakage. Figure 8. Crystal Equivalent Circuit #### CRYSTAL REQUIREMENTS | Parameter | Min | Тур | Max | Unit | Comments | |-------------------------------|-----------|-------------|------------|-------------|----------------------| | Frequency Accuracy (0°C-70°C) | -0.0035% | | +0.0035% | 12.960 Mhz | Refer to<br>Figure 8 | | Rx | | 10<br>0.024 | 16 | ohms<br>pF | | | Cx<br>Co<br>C <sub>L</sub> | 5.1<br>5% | 5.6 | 6.1<br>+5% | pF<br>33 pF | 2 Load<br>Capacitors | Crystal Type: Series Resonant ### ANALOG OUTPUTS: A01, AMP | Parameter | Min | Тур | Max | Units | Comments | |---------------------------------------------|-----------|-------------------------|-----|----------------------|------------------------| | Load Resistance<br>AO1<br>AMP | 600<br>10 | | | ohms<br>Kohms | | | Load Capacitance<br>AMP | | | 100 | pF | | | Audio Amp Gain<br>AO1 to Amp | | -9<br>-18<br>-24<br>-75 | | dB<br>dB<br>dB<br>dB | Software<br>Selectable | | Audio Amp Gain <sup>(1)</sup><br>AO2 to Amp | | +12<br>+3<br>-4<br>-65 | | dB<br>dB<br>dB<br>dB | Software<br>Selectable | #### NOTE: <sup>1.</sup> Assumes on-chip hybrid is enabled. When on-chip hybrid is disabled, gain with respect to AO2 is reduced by 6 dB. #### TRANSMIT LEVEL | OUTPUT TRANSMIT LEVEL (1) | TX 3,2,1,0 | Тур | Units | |---------------------------|------------|-----|-------| | | 0000 | +5 | dBm | | | 0001 | +4 | dBm | | | • | • | • | | | • | • | • | | | • | • | • | | | 1110 | -9 | dBm | | | 1111 | -10 | dBm | #### NOTE: 1. For FSK, PSK, QAM xmit signal measured at AO1. #### REFERENCE MANUAL #### **ORDERING INFORMATION** Intel literature number: 296235-001 #### Overview For reference purposes please refer to the 89024 Reference Manual which also contains a full description of the AT commands and S-registers supported by the 89C024XE Modem chip set.