5.5V, 3A, Sync Step-Down Converter with 25µA I<sub>Q</sub> and Output Discharge in Ultra-Small Package #### DESCRIPTION The MP2153 is a monolithic, step-down, switch-mode converter with built-in, internal power MOSFETs. The MP2153 achieves 3A of continuous output current from a 2.5V to 5.5V input voltage range with excellent load and line regulation. The output voltage can be regulated as low as 0.6V. The constant-on-time (COT) control scheme provides fast transient response and eases loop stabilization. Fault protections include cycle-by-cycle current limiting and thermal shutdown. The MP2153 is ideal for a wide range of applications, including solid-state drives, portable devices, and other low-power, low-voltage systems. The MP2153 requires a minimal number of readily available, standard, external components and is available in ultra-small SOT563 (1.6mmx1.6mm) or UTQFN-6 (1.2mmx1.6mm) packages. ## **FEATURES** - Low I<sub>Q</sub>: 25µA - 1.1MHz Switching Frequency - EN for Power Sequencing - 1% FB Accuracy - Wide 2.5V to 5.5V Operating Input Range - Output Adjustable from 0.6V - Up to 3A Output Current - 65mΩ and 35mΩ Internal Power MOSFET Switches - 100% Duty On - Output Discharge - V<sub>OUT</sub> Over-Voltage Protection (OVP) - Short-Circuit Protection (SCP) with Hiccup Mode - Power Good (for Fixed Output Version Only) - Available in SOT563 (1.6mmx1.6mm) or UTQFN-6 (1.2mmx1.6mm) Packages ### **APPLICATIONS** - Solid-State Drives (SSD) - Portable Instruments - Battery-Powered Devices - Multi-Function Printers All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ## TYPICAL APPLICATION #### Efficiency vs. Output Current $V_{IN} = 5V$ , $L1 = 1\mu H$ (DCR = $27m\Omega$ ) 100 95 90 Efficiency(%) 85 80 Vout=3.3V 75 Vout=1.2V 70 Vout=1.8V 65 Vout=2.5V 60 0.001 0.010 0.100 1.000 Output Current (A) # ORDERING INFORMATION | Part Number* | Package | Top Marking | Vout Range | |---------------|-----------------------|-------------|------------| | MP2153GQFU | | See Below | Adjustable | | MP2153GQFU-12 | | See Below | Fixed 1.2V | | MP2153GQFU-15 | UTQFN-6 (1.2mmx1.6mm) | See Below | Fixed 1.5V | | MP2153GQFU-18 | | See Below | Fixed 1.8V | | MP2153GQFU-25 | | See Below | Fixed 2.5V | | MP2153GQFU-33 | | See Below | Fixed 3.3V | ## \* For Tape & Reel, add suffix –Z (e.g. MP2153GQFU–Z). **TOP MARKING (MP2153GQFU) TOP MARKING (MP2153GQFU-12)** GΡ FU LL LL FU: Product code of MP2153GQFU GP: Product code of MP2153GQFU-12 LL: Lot number LL: Lot number **TOP MARKING (MP2153GQFU-15) TOP MARKING (MP2153GQFU-18)** GR GQ LL LL GR: Product code of MP2153GQFU-18 GQ: Product code of MP2153GQFU-15 LL: Lot number LL: Lot number TOP MARKING (MP2153GQFU-25) TOP MARKING (MP2153GQFU-33) GU GT LL LL GU: Product code of MP2153GQFU-33 GT: Product code of MP2153GQFU-25 LL: Lot number LL: Lot number **PACKAGE REFERENCE** | TOP VIEW | TOP VIEW | | | |-------------------------------|----------------------------------------------------------------------------------------------|--|--| | GND 6 OUT | GND 1 6 OUT | | | | SW 2 5 FB | SW 2 5 PG | | | | VIN 3 4 EN | VIN 3 4 EN | | | | UTQFN-6 (1.2mmx1.6mm) | UTQFN-6 (1.2mmx1.6mm) | | | | Adjustable Version MP2153GQFU | Fixed Vo Version MP2153GQFU-12, MP2153GQFU-15, MP2153GQFU-18, MP2153GQFU-25, MP2153GQFU-33 | | | # **ORDERING INFORMATION** | Part Number* | Package | Top Marking | Vout Range | |--------------|----------------------|-------------|-------------| | MP2153GTF | | See Below | Adjustable | | MP2153GTF-12 | | See Below | Fixed 1.2V | | MP2153GTF-15 | SOT563 (1.6mmx1.6mm) | See Below | Fixed 1. 5V | | MP2153GTF-18 | | See Below | Fixed 1.8V | | MP2153GTF-25 | | See Below | Fixed 2.5V | | MP2153GTF-33 | | See Below | Fixed 3.3V | <sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP2153GTF–Z). # **TOP MARKING (MP2153GTF)** **TOP MARKING (MP2153GTF-12)** AYTY BBPY LLL LLL AYT: Product code of MP2153GTF Y: Year code LLL: Lot number BBP: Product code of MP2153GTF-12 Y: Year code LLL: Lot number # **TOP MARKING (MP2153GTF-15)** BBQY LLL **TOP MARKING (MP2153GTF-18)** BBRY LLL BBQ: Product code of MP2153GTF-15 Y: Year code LLL: Lot number BBR: Product code of MP2153GTF-18 Y: Year code LLL: Lot number # **TOP MARKING (MP2153GTF-25)** BBTY LLL **TOP MARKING (MP2153GTF-33)** BBUY LLL BBT: Product code of MP2153GTF-25 Y: Year code LLL: Lot number BBU: Product code of MP2153GTF-33 Y: Year code LLL: Lot number ## **PACKAGE REFERENCE** | TOP VIEW | | TOP VIEW | | | |---------------------------------|------------|-----------------------------------------------------------------------------------|-------------------|--| | GND 1 | 6 OUT | GND 1 | 6 OUT | | | SW 2 | 5 FB | SW 2 | 5 PG | | | VIN 3 | 4 EN | VIN 3 | 4 EN | | | SOT563 (1.6 | Smmx1.6mm) | SOT5 | 663 (1.6mmx1.6mm) | | | Adjustable Version<br>MP2153GTF | | Fixed Vo Version MP2153GTF-12,MP2153GTF-15, MP2153GTF- MP2153GTF-25, MP2153GTF-33 | | | # **PIN FUNCTIONS** | Pin# | Name<br>SOT563<br>and UTQFN | | Description | | |------|-----------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | Adj<br>version | Fixed version | | | | 1 | GND | GND | Power ground. | | | 2 | SW | SW | <b>Output switching node.</b> SW is the drain of the internal, high-side, P-channel MOSFET. Connect the inductor to SW to complete the converter. | | | 3 | VIN | VIN | <b>Supply voltage.</b> The MP2153 operates from a +2.5V to +5.5V unregulated input Use a decoupling capacitor to prevent large voltage spikes from appearing at the input. | | | 4 | EN | EN | On/off control. | | | 5 | FB | - | <b>Feedback.</b> An external resistor divider from the output to GND tapped to FB sets th output voltage. | | | 5 | - | PG | <b>Power good indicator.</b> The output of PG is an open drain with an external pull-up resistor to VIN. | | | 6 | OUT | OUT | <b>Output sense.</b> OUT is the voltage power rail and input sense pin for the output voltage. An output capacitor is needed to decrease the output voltage ripple. | | | ABSOLUTE MAXIMUM RATINGS (1) | |--------------------------------------------------------------| | Supply voltage (V <sub>IN</sub> ) 6.5V | | $V_{SW}$ 0.3V (-5V for <10ns) to | | 6.5V (10V for <10ns) | | All other pins0.3V to 6.5V | | Junction temperature150°C | | Lead temperature260°C | | Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)(4)}$ | | SOT563 1.5W | | UTQFN2W <sup>(2)(5)</sup> | | Storage temperature65°C to +150°C | | Recommended Operating Conditions (3) | | Supply voltage (V <sub>IN</sub> )2.5V to 5.5V | Operating junction temp. (T<sub>J</sub>)...-40°C to +125°C | Thermal Resistance<br>SOT563 (1.6mmx1.6mm) | <b>θ</b> JA | <b>Ө</b> ЈС | |--------------------------------------------|-------------|-------------| | EV2153-TF-00A (4) | 80 | 50 °C/W | | JESD51-7 <sup>(6)</sup> | 130 | 60 °C/W | | UTQFN-6 (1.2mmx1.6mm) | | | | EV2153-QFU-00A (5) | | | | JESD51-7 <sup>(6)</sup> | 173 | 127 °C/W | #### NOTES: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on EV2153-TF-00A, 2-layer PCB, 63mmx63mm. - 5) Measured on EV2153-QFU-00A, 2-layer PCB, 63mmx63mm. - Measured on JESD51-7, 4-layer PCB. The value of θ<sub>JA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values are calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. # **ELECTRICAL CHARACTERISTICS** $V_{\rm IN}=3.6V,~T_{\rm J}=-40^{\circ}{\rm C}$ to +125°C <sup>(7)</sup>, typical value is tested at $T_{\rm J}=+25^{\circ}{\rm C}$ . The limit over temperature is guaranteed by characterization, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------|----------------------|-------------------------------------------------------------------------|------|------|------|-------| | V <sub>IN</sub> range | V <sub>IN</sub> | | 2.5 | | 5.5 | V | | Under-voltage lockout threshold rising | UVLOR | | | 2.3 | 2.45 | V | | Under-voltage lockout threshold hysteresis | UVLO <sub>H</sub> | | | 200 | | mV | | Foodbook voltore | \/ | T <sub>J</sub> = 25°C | 594 | 600 | 606 | >/ | | Feedback voltage | $V_{FB}$ | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 591 | 600 | 609 | mV | | OUT voltage | \/- | T <sub>J</sub> = 25°C | 1188 | 1200 | 1212 | mV | | (MP2153XX-12) | Vo | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 1182 | 1200 | 1218 | mV | | OUT voltage | Vo | $T_J = 25$ °C | 1485 | 1500 | 1515 | mV | | (MP2153XX-15) | VO | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 1478 | 1500 | 1522 | mV | | OUT voltage | Vo | T <sub>J</sub> = 25°C | 1782 | 1800 | 1818 | mV | | (MP2153XX-18) | ٧٥ | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 1773 | 1800 | 1827 | mV | | OUT voltage | Vo | $T_J = 25$ °C | 2475 | 2500 | 2525 | mV | | (MP2153XX-25) | ٧٥ | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 2463 | 2500 | 2537 | mV | | OUT voltage | Vo | T <sub>J</sub> = 25°C | 3267 | 3300 | 3333 | mV | | (MP2153XX-33) | VO | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 3251 | 3300 | 3349 | mV | | Feedback current | I <sub>FB</sub> | V <sub>FB</sub> = 0.63V | | 50 | 100 | nA | | P-FET switch on resistance | R <sub>DSON_P</sub> | $V_{IN} = 5V$ | | 65 | | mΩ | | N-FET switch on resistance | R <sub>DSON_N</sub> | $V_{IN} = 5V$ | | 35 | | mΩ | | Switch leakage | Isw | $V_{EN} = 0V$ , $V_{IN} = 6V$ , $V_{SW} = 0V$ and $6V$ , $T_J = +25$ °C | | 0 | 1 | μΑ | | P-FET peak current limit | I <sub>HSP</sub> | | 4 | | 6 | А | | N-FET valley current limit | I <sub>HSL</sub> | | | 3.5 | | Α | | ZCD | | | | 50 | | mA | | On time | т | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 1.2V | 180 | 220 | 260 | 20 | | On time | Ton | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 1.2V | 240 | 300 | 360 | ns | | Switching frequency | $F_{sw}$ | V <sub>OUT</sub> = 1.2V | | 1100 | | kHz | | Minimum off time | T <sub>MIN-OFF</sub> | | | 100 | | ns | | Minimum on time (7) | T <sub>MIN-ON</sub> | | | 60 | | ns | | Soft-start time | Tss-on | V <sub>OUT</sub> rises from 10% to 90% | | 0.5 | | ms | | Maximum duty cycle | | | 100 | | | % | | Power good rising threshold UV | PG <sub>UVR</sub> | Fixed Vout version, Vout rising edge | | 90 | | % | | Power good falling threshold UV | PG <sub>UVF</sub> | Fixed Vout version, Vout falling edge | | 85 | | % | © 2019 MPS. All Rights Reserved. # **ELECTRICAL CHARACTERISTICS** (continued) $V_{\rm IN}=3.6 {\rm V}$ , $T_{\rm J}=-40 {\rm ^{\circ}C}$ to $+125 {\rm ^{\circ}C}$ (7), typical value is tested at $T_{\rm J}=+25 {\rm ^{\circ}C}$ . The limit over temperature is guaranteed by characterization, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------|------|------|------|-----------------| | Power good rising threshold OV | PG <sub>OVR</sub> | Fixed Vout version, Vout rising edge | | 115 | | % | | Power good falling threshold OV | PG <sub>OVF</sub> | Fixed V <sub>OUT</sub> version, V <sub>OUT</sub> falling edge | | 105 | | % | | Power good delay | $PG_D$ | Fixed V <sub>OUT</sub> version, PG rising/falling edge | | 150 | | μs | | Power good sink current capability | $V_{\text{PG-L}}$ | Fixed Vout version, sink 1mA | | | 0.4 | > | | Power good logic high voltage | $V_{PG-H}$ | Fixed $V_{OUT}$ version, $V_{IN} = 5V$ , $V_{FB} = 0.6V$ | 4.9 | | | ٧ | | EN turn-on delay | T <sub>DEN</sub> | EN on to SW active | | 150 | | μs | | EN input logic low voltage | $V_{EN-L}$ | | | | 0.4 | V | | EN input logic high voltage | V <sub>EN-H</sub> | | 1.2 | | | V | | Output discharge resistor | R <sub>DIS</sub> | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = 1.2V | | 200 | | Ω | | EN innut aumont | I | V <sub>EN</sub> = 2V | | 1.2 | | μΑ | | EN input current | I <sub>EN</sub> | V <sub>EN</sub> = 0V | | 0 | | μΑ | | Supply current (shutdown) | $I_{SD}$ | $V_{EN} = 0V, T_J = +25^{\circ}C$ | | 0 | 1 | μΑ | | Supply current (quiescent) (MP2153XX, adjustable) | IQ | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.63V, V <sub>IN</sub> = 5V, T <sub>J</sub> = +25°C | | 25 | 30 | μΑ | | Supply current (quiescent) (MP2153XX-XX, fixed Vout) | | $V_{EN}$ = 2V, no switching, $V_{IN}$ = 5V, $T_J$ = +25°C | | 30 | 35 | μΑ | | Output over-voltage threshold | V <sub>OVP</sub> | | 110% | 115% | 120% | V <sub>FB</sub> | | V <sub>OUT</sub> OVP hysteresis | V <sub>OVP_HYS</sub> | | | 10% | | $V_{FB}$ | | OVP delay | T <sub>DOVP</sub> | | | 12 | | μs | | Low-side current | I <sub>LSN</sub> | Current flow from SW to GND | | 1.5 | | Α | | Absolute V <sub>IN</sub> OVP | OVP | After Vout OVP enable | | 6.1 | | V | | Absolute V <sub>IN</sub> OVP hysteresis | ОVРн | | | 400 | | mV | | Thermal shutdown (8) | OT | | | 160 | | °C | | Thermal hysteresis (8) | ОТн | | | 30 | | °C | #### NOTES: <sup>7)</sup> Not tested in production. Guaranteed by over-temperature correlation. <sup>8)</sup> Guaranteed by engineering sample characterization. ## TYPICAL CHARACTERISTICS $V_{IN} = 3.6V$ , $V_{OUT} = 1.2V$ , $L = 1\mu H$ , $C_{OUT} = 22\mu F$ , $T_A = +25$ °C, unless otherwise noted. ## **Quiescent Current vs. VIN** # Shutdown Current vs. Input Voltage # **Load Regulation** # **Line Regulation** # Case Temperature Rising vs. Output Current Efficiency vs. Output Current $V_{IN} = 5V$ # TYPICAL CHARACTERISTICS (continued) $V_{IN} = 3.6V$ , $V_{OUT} = 1.2V$ , $L = 1\mu H$ , $C_{OUT} = 22\mu F$ , $T_A = +25$ °C, unless otherwise noted. ## Peak Current Limit vs. VIN ## **Quiescent Current vs. Temperature** EN Rising and Falling Threshold vs. Temperature # V<sub>IN</sub> Rising and Falling Threshold vs. Temperature ## Switch Frequency vs. Temperature # TYPICAL CHARACTERISTICS (continued) $V_{IN} = 3.6V$ , $V_{OUT} = 1.2V$ , $L = 1\mu H$ , $C_{OUT} = 22\mu F$ , $T_A = +25^{\circ}C$ , unless otherwise noted. ## Reference Voltage vs. Temperature # **Peak Current Limit vs. Temperature** **V<sub>OUT</sub> OVP Rising and Falling** Threshold vs. Temperature **V**<sub>IN</sub> OVP Rising and Falling Threshold vs. Temperature # **Output Current Derating** vs. Ambient Temperature # Output Current Derating vs. Output Voltage # TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 5V$ , $V_{OUT} = 1.2V$ , $L = 1\mu H$ , $C_{OUT} = 22\mu F$ , $T_A = +25^{\circ}C$ , unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 5V$ , $V_{OUT} = 1.2V$ , $L = 1\mu H$ , $C_{OUT} = 22\mu F$ , $T_A = +25^{\circ}C$ , unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 5V$ , $V_{OUT} = 1.2V$ , $L = 1\mu H$ , $C_{OUT} = 22\mu F$ , $T_A = +25^{\circ}C$ , unless otherwise noted. ## **Short-Circuit Entry** # **Short-Circuit State** # **Short-Circuit Recovery** # **BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** Option 1: FB pin is only for MP2153XXX Option 2: PG pin is only for MP2153XXX-XX #### **OPERATION** The MP2153 uses constant-on-time (COT) control with input voltage feed-forward to stabilize the switching frequency over the entire input range. The MP2153 achieves 3A of continuous output current from a 2.5V to 5.5V input voltage range with excellent load and line regulation. The output voltage can be regulated as low as 0.6V. ### **Constant-On-Time (COT) Control** Compared to fixed frequency pulse-width modulation (PWM) control, COT control offers a simpler control loop and faster transient response. By using input voltage feed-forward, the MP2153 maintains a fairly constant switching frequency across the input and output voltage ranges. The switching pulse on time can be estimated with Equation (1): $$T_{\rm ON} = \frac{V_{\rm OUT}}{V_{\rm IN}} \cdot 0.91 \text{us} \tag{1}$$ To prevent inductor current runaway during the load transient, the MP2153 has a fixed minimum off time of 100ns. #### **Sleep Mode Operation** The MP2153 features sleep mode to achieve high efficiency at extremely light loads. In sleep mode, all of the circuit blocks, except the error amplifier and PWM comparator, are turned off. Therefore, the operation current is reduced to a minimal value (see Figure 2). Figure 2: Operation Blocks at Sleep Mode When the load becomes lighter, the ripple of the output voltage increases and drives the error amplifier output (EAO) lower. When the EAO reaches an internal low threshold, it is clamped at that level, and the MP2153 enters sleep mode. During sleep mode, the valley of the FB voltage ( $V_{FB}$ ) is regulated to the internal reference voltage ( $V_{REF}$ ). Therefore, the average output voltage is slightly higher than the output voltage at discontinuous conduction mode (DCM) or continuous conduction mode (CCM). The on-time pulse at sleep mode is slightly larger than that in DCM or CCM. Figure 3 shows the average $V_{FB}$ relationship with the internal reference at sleep mode. Figure 3: FB Average Voltage at Sleep Mode When the MP2153 is in sleep mode, the average output voltage is higher than the internal reference voltage. The EAO is kept low and clamped in sleep mode. When the load increases. the **PWM** switching period decreases to keep the output voltage regulated. and the output voltage ripple decreases relatively. Once the EAO is higher than the internal low threshold, the MP2153 exits sleep mode and enters either DCM or CCM. depending on the load. In DCM or CCM, the EA regulates the average output voltage to the internal reference (see Figure 4). Figure 4: DCM Control There is always a loading hysteresis when entering and exiting sleep mode due to the error amplifier clamping response time. #### **AAM Operation at Light-Load Operation** The MP2153 enters advanced asynchronous modulation (AAM) power-save mode when the zero-current cross detection (ZCD) is triggered during light-load condition (see Figure 5). The AAM current (I<sub>AAM</sub>) is set internally. The SW on pulse time is decided by either the on-time generator or AAM comparator. The on time is determined by the longer value between the two. If the AAM comparator pulse is longer than the on-time generator, the on time is determined by the AAM comparator (see Figure 6). Figure 5: Simplified AAM Control Logic Figure 6: AAM Comparator Control Ton If the AAM comparator pulse is shorter than the on-time generator, the operation mode is as shown in Figure 7. Figure 7: On-Time Control Ton Figure 8 shows the AAM threshold decreasing as $T_{\text{ON}}$ increases gradually. The load current needs more than half of the AAM threshold to enter CCM. Figure 8: AAM Threshold Decreasing as ToN Increases It is recommended to design the inductor peakto-peak current to be higher than the AAM threshold. The MP2153 has a ZCD to determine when the inductor current begins to reverse. When the inductor current reaches the ZCD threshold, the low-side switch turns off. AAM mode and the ZCD circuit together make the MP2153 work in DCM continuously, even for large duty cycle applications. ## Enable (EN) When the input voltage is greater than the under-voltage lockout (UVLO) threshold (typically 2.3V), the MP2153 can be enabled by pulling EN above 1.2V. Leave EN floating or pull EN down to ground to disable the MP2153. There is an internal $1M\Omega$ resistor from EN to ground. When the device is disabled, the MP2153 enters output discharge mode automatically. Its internal discharge MOSFET provides a resistive discharge path for the output capacitor. # Soft Start (SS) The MP2153 has a built-in soft start that ramps up the output voltage at a controlled slew rate to prevent an overshoot during start-up. The soft-start time is about 0.5ms, typically. #### **Current Limit** The MP2153 has a minimum 4A high-side switch current limit. When the high-side switch reaches its current limit, the MP2153 remains in hiccup mode until the current drops. This prevents the inductor current from continuing to rise and damaging components. #### **Short Circuit and Recovery** The MP2153 enters short-circuit protection (SCP) mode when it reaches the current limit and attempts to recover with hiccup mode. The MP2153 disables the output power stage, discharges the internal soft-start capacitor, and then attempts to soft start again automatically. If the short-circuit condition remains after the soft start ends, the MP2153 repeats this cycle until the short circuit disappears and the output rises back to the regulation level. # Over-Voltage Protection (Vout OVP) The MP2153 monitors the feedback voltage to detect a possible output over-voltage event. When the $V_{FB}$ rises above 115% of the regulation voltage, the MP2153 enters a dynamic regulation period. During this period, the low-side switch is forced to turn on until the low-side current drops to -1.5A. The current discharges the output voltage and attempts to pull it down to the normal regulation range. If the over-voltage condition persists, the low-side switch turns on again after a 1 $\mu$ s delay. The MP2153 exits this mode when the V<sub>FB</sub> drops below 105% of the V<sub>REF</sub>. If the dynamic regulation cannot reduce the over-voltage condition, and the input rises above the 6.1V input over-voltage protection (OVP) threshold at the same time, the MP2153 stops switching until the input voltage drops below 5.7V. The MP2153 then resumes operation. # Power Good Indicator (only for MP2153XXX-XX) The MP2153XXX-XX has an open-drain output and requires an external pull-up resistor (100 $\sim$ 500k $\Omega$ ) for power good (PG) indication. When the V<sub>FB</sub> is within -10% / +15% of the regulation voltage, the PG voltage (V<sub>PG</sub>) is pulled up to V<sub>OUT</sub>/V<sub>IN</sub> by the external resistor. If the V<sub>FB</sub> exceeds this window, the internal MOSFET pulls PG to ground. The MOSFET has a maximum R<sub>DS(ON)</sub> of less than 400 $\Omega$ . © 2019 MPS. All Rights Reserved. ## APPLICATION INFORMATION #### **Setting the Output Voltage** The external resistor divider sets the output voltage (see the Typical Application Circuit shown in Figure 11). Select a feedback resistor (R1) that will reduce the $V_{\text{OUT}}$ leakage current (typically between 100 - $200\text{k}\Omega$ ). There is no strict requirement on the feedback resistor. An R1 value higher than $10\text{k}\Omega$ is reasonable for most applications. Then determine R2 with Equation (2): $$R2 = \frac{R1}{\frac{V_{out}}{0.6} - 1}$$ (2) Figure 9 shows the feedback circuit. Figure 9: Feedback Network Table 1 lists the recommended resistor values for common output voltages. Table 1: Resistor Values for Common Output Voltages | V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | |----------------------|----------|-----------| | 1.0 | 200 (1%) | 300 (1%) | | 1.2 | 200 (1%) | 200 (1%) | | 1.8 | 200 (1%) | 100 (1%) | | 2.5 | 200 (1%) | 63.2 (1%) | | 3.3 | 200 (1%) | 44.2 (1%) | ## Selecting the Inductor Most applications work best with a 1 - $2.2\mu H$ inductor. Select an inductor with a DC resistance less than $50m\Omega$ to optimize efficiency. High-frequency, switch-mode power supplies with a magnetic device have strong, electronic, magnetic system inference. Unshielded power inductors are not recommended due to poor magnetic shielding. Shield inductors, such as For simplification, choose an input capacitor with an RMS current rating greater than half of metal alloy or multiplayer chip power, are recommended for applications since they can decrease influence effectively. Table 2 lists some recommended inductors. **Table 2: Recommended Inductor List** | Manufacturer P/N | Inductance (µH) | Manufacturer | |----------------------|-----------------|--------------------| | PIFE25201B-<br>1R0MS | 1.0 | CYNTEC CO.<br>LTD. | | 74437324010 | 1.0 | Wurth | For most designs, estimate the inductance value with Equation (3): $$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$ (3) Where $\Delta I_{L}$ is the inductor ripple current. Choose an inductor current that is approximately 30% of the maximum load current. The maximum inductor peak current can be calculated with Equation (4): $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$ (4) ## Selecting the Input Capacitor The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Low ESR ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 22µF capacitor is sufficient. Higher output voltages may require a 44µF capacitor to increase system stability. The input capacitor absorbs the input switching current and requires an adequate ripple current rating. Estimate the RMS current in the input capacitor with Equation (5): $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ (5) The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , shown in Equation (6): $$I_{C1} = \frac{I_{LOAD}}{2} \tag{6}$$ the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality, 0.1µF ceramic capacitor as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (7): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{S} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (7) #### **Selecting the Output Capacitor** The output capacitor (C2) stabilizes the DC output voltage. Low ESR ceramic capacitors are recommended for limiting the output voltage ripple. Estimate the output voltage ripple with Equation (8): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{\text{1}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$ (8) Where $L_1$ is the inductor value, and $R_{\text{ESR}}$ is the equivalent series resistance (ESR) value of the output capacitor. When using ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes most of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (9): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{S}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$ (9) For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with (Equation (10): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$ (10) The characteristics of the output capacitor also affect the stability of the regulation system. #### **PCB Layout Guidelines** Efficient layout of the switching power supplies is critical for stable operation. For the high-frequency switching converter, a poor layout design could result in poor line or load regulation and stability issues. For best results, refer to Figure 10 and follow the guidelines below. - 1. Place the high-current paths (GND, VIN, and SW) very close to the device with short, direct, and wide traces. - Place the input capacitor as close to the VIN and GND pins as possible. - 3. Place the external feedback resistors next to the FB pin. - 4. Keep the switching node (SW) short and away from the feedback network. - Keep the VOUT sense line as short as possible or away from the power inductor, especially the surrounding inductor. Figure 10: Recommended Layout for MP2153GTF # TYPICAL APPLICATION CIRCUITS Figure 11: Typical Application Circuit for MP2153XXX NOTE: VIN < 3.3V applications may require more input capacitors. Figure 12: Typical Application Circuit for MP2153XXX-XX NOTE: VIN < 3.3V applications may require more input capacitors. # **PACKAGE INFORMATION** # SOT563 (1.6mmx1.6mm) #### **TOP VIEW** **BOTTOM VIEW** **FRONT VIEW** **SIDE VIEW** ## **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX. - 5) DRAWING IS NOT TO SCALE. #### **RECOMMENDED LAND PATTERN** # PACKAGE INFORMATION (continued) # **UTQFN-6 (1.2mmx1.6mm)** #### **TOP VIEW** **BOTTOM VIEW** #### **SIDE VIEW** #### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-220. - 4) DRAWING IS NOT TO SCALE. #### **RECOMMENDED LAND PATTERN** **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.