

# AOZ22701QI

I<sup>2</sup>C Controllable 28 V/4 A Synchronous EZBuck™ Regulator

## **General Description**

The AOZ22701QI is an  $I^2C$  controllable, high efficiency, easy-to-use DC-DC synchronous buck regulator capable of operation from a 6.5 V to 28 V input bus. Ability to control the output voltage using the  $I^2C$  bus simplifies converter design for microprocessors or SoCs that require dynamic voltage scaling or voltage margining. The device is capable of supplying 4A of continuous output current with an output voltage adjustable from 0.7 V to 1.15927 V ( $\pm 1.0\%$ ).

The AOZ22701QI integrates an internal linear regulator to generate  $5.3\,V$  V<sub>CC</sub> from input. If input voltage is lower than  $5.3\,V$ , the linear regulator operates at low drop output mode, which allows the V<sub>CC</sub> voltage is equal to input voltage minus the drop-output voltage of the internal linear regulator.

A proprietary constant on-time PWM control with input feed-forward results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input voltage range.

The devices feature multiple protection functions such as  $V_{CC}$  under-voltage lockout, cycle-by-cycle current limit, output over-voltage protection, short-circuit protection, and thermal shutdown.

The AOZ22701QI is available in a 4mm×4mm QFN-22L package and is rated over a -40°C to +85°C ambient temperature range.

#### **Features**

- Wide input voltage range
  - 6.5 V to 28 V
- 4A continuous output current
- Output voltage adjustable down to 0.7 V to 1.15927 V in 7.29 mV
- ±1.0% output voltage accuracy for I<sup>2</sup>C control
- Low R<sub>DS(ON)</sub> internal NFETs
  - 28 mΩ high-side
  - 28 mΩ low-side
- Constant on-time with input feed-forward
- Selectable PFM light-load operation
- Ceramic capacitor stable
- Power Good output
- I<sup>2</sup>C address programming
- Integrated bootstrap diode
- Cycle-by-cycle current limit
- Short-circuit protection
- Over voltage protection
- Thermal shutdown
- Thermally enhanced 4 mm x 4 mm QFN-22L package

#### **Applications**

- Portable computers
- Compact desktop PCs
- Servers
- Graphics cards
- Set-top boxes
- LCD TVs
- Cable modems
- Point-of-load DC/DC converters
- Telecom/Networking/Datacom equipment





# **Typical Application**



# **Option Table**

| Code       | AD0        | Address<br>(Binary) | Address<br>(Hex) |  |
|------------|------------|---------------------|------------------|--|
| AOZ22701QI | Ground (0) | 01101000            | 68h              |  |
|            | VCC(1)     | 01101010            | 6Ah              |  |
| AOZ22702QI | Ground (0) | 01101100            | 6Ch              |  |
| AUZZZ1UZQI | VCC (1)    | 01101110            | 6Eh              |  |

# **Recommended Start-up Sequence**



 Rev. 1.2 November 2022
 www.aosmd.com
 Page 2 of 22



# **Ordering Information**

| Part Number | Ambient Temperature Range | Package              | Environmental |  |
|-------------|---------------------------|----------------------|---------------|--|
| AOZ22701QI  | -40 °C to +85 °C          | 22-Pin 4mm x 4mm QFN | Green Product |  |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.

# **Pin Configuration**



## **Pin Description**

| Pin Number         | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                            |
|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                  | AD0      | Chip Address. The AD0 pin just connects to AOZ22701QI VCC pin or GND.                                                                                                                                                                                                                                                   |
| 2                  | SCL      | Clock I/O Terminal.                                                                                                                                                                                                                                                                                                     |
| 3                  | SDA      | Data I/O Terminal.                                                                                                                                                                                                                                                                                                      |
| 4                  | VOI      | Initial Output Voltage Feedback Input. Adjust the output voltage with a resistive voltage-divider between VCC and AGND.                                                                                                                                                                                                 |
| 5                  | VOUT     | Output Voltage Feedback Input. Connection to output voltage.                                                                                                                                                                                                                                                            |
| 6                  | AGND     | Analog Ground.                                                                                                                                                                                                                                                                                                          |
| 7, 8, 9            | IN       | Supply Input. IN is the regulator input. All IN pins must be connected together.                                                                                                                                                                                                                                        |
| 10, 11, 16, 17, 18 | LX       | Switching Node.                                                                                                                                                                                                                                                                                                         |
| 12, 13, 14, 15     | PGND     | Power Ground.                                                                                                                                                                                                                                                                                                           |
| 19                 | EN       | Enable Input. The AOZ22701QI is enabled when EN is pulled high. The device shuts down when EN is pulled low. Assert EN to high for power-up after IN is supplied.                                                                                                                                                       |
| 20                 | BST      | Bootstrap Capacitor Connection. The AOZ22701QI includes an internal bootstrap diode. Connect an external capacitor between BST and LX as shown in Typical Application diagram.                                                                                                                                          |
| 21                 | VCC      | Supply Input for Analog Functions. Bypass VCC to AGND with a 1µF~4.7µF ceramic capacitor. Place the capacitor close to VCC pin.                                                                                                                                                                                         |
| 22                 | PGOOD    | Power Good Signal Output. PGOOD is an open-drain output used to indicate the status of the output voltage. It is internally pulled low when the output voltage is 15% lower than the nominal regulation voltage or 20% higher than the nominal regulation voltage. PGOOD is pulled low during soft-start and shut down. |

Rev. 1.2 November 2022 **www.aosmd.com** Page 3 of 22



## **Absolute Maximum Ratings**

Exceeding the Absolute Maximum ratings may damage the device.

| Parameter                                        | Rating           |
|--------------------------------------------------|------------------|
| IN to AGND                                       | -0.3 V to 30 V   |
| LX to AGND <sup>(1)</sup>                        | -0.7 V to 30 V   |
| BST to AGND                                      | -0.3 V to 36 V   |
| PGOOD, EN, VCC, SCL, SDA, VOUT, VOI, AD0 to AGND | -0.3 V to 6 V    |
| PGND to AGND                                     | -0.3 V to +0.3 V |
| Junction Temperature (T <sub>J</sub> )           | +150°C           |
| Storage Temperature (T <sub>S</sub> )            | -65°C to +150°C  |
| ESD Rating-HBM <sup>(2)</sup>                    | 2kV              |
| ESD Rating-CDM                                   | 1kV              |

## Notes:

- 2. Devices are inherently ESD sensitive, handling precautions are required. Human body model rating: 1.5 k $\Omega$  in series with 100 pF.

# **Recommended Operating Conditions**

The device is not guaranteed to operate beyond the Maximum Recommended Operating Conditions.

| Parameter                                        | Rating             |
|--------------------------------------------------|--------------------|
| Supply Voltage (V <sub>IN</sub> )                | 6.5 V to 28 V      |
| Output Voltage Range                             | 0.7 V to 1.15927 V |
| Ambient Temperature (T <sub>A</sub> )            | -40°C to +85°C     |
| Operating Junction Temperature (T <sub>J</sub> ) | -40°C to +145°C    |
| Package Thermal Resistance                       |                    |
| $(\Theta_{JA})$                                  | 32°C/W             |
| (⊝ <sub>JC</sub> )                               | 6°C/W              |

## **Electrical Characteristics**

 $T_A = 25$  °C,  $V_{IN} = 12$  V, EN = 5 V, unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40 °C to +85 °C.

| Symbol             | Parameter                                          | Conditions                                                                             | Min  | Тур | Max | Units            |
|--------------------|----------------------------------------------------|----------------------------------------------------------------------------------------|------|-----|-----|------------------|
| V <sub>IN</sub>    | IN Supply Voltage                                  |                                                                                        | 6.5  |     | 28  | V                |
| V <sub>UVLO</sub>  | Under-Voltage Lockout Threshold of V <sub>CC</sub> | V <sub>CC</sub> rising                                                                 |      | 4.2 | 4.6 | V                |
| * UVLO             | Onder-voltage Lockout Threshold of VCC             | V <sub>CC</sub> falling                                                                | 3.64 | 3.9 |     |                  |
| $I_{q}$            | Quiescent Supply Current of V <sub>CC</sub>        | I <sub>OUT</sub> =0, V <sub>EN</sub> >2V, PFM                                          |      | 0.5 |     | mA               |
| I <sub>OFF</sub>   | Shutdown Supply Current V <sub>EN</sub> =0 V       |                                                                                        |      | 1   | 20  | μA               |
| V <sub>OUT</sub>   | Output Voltage                                     | T <sub>A</sub> =25°C, V <sub>IN</sub> =12V<br>V <sub>OUT</sub> =0.7V to1.15927V, L=1μH | -1%  | 0   | 1%  | V <sub>OUT</sub> |
| T <sub>r_OUT</sub> | Output Voltage Rising Time                         | V <sub>OUT</sub> =0.7 V to 1.15927 V,<br>C <sub>OUT</sub> =88 μF, PWM mode             | 2.5  |     | 25  | μs               |
| $T_{f\_OUT}$       | Output Voltage Falling Time                        | V <sub>OUT</sub> =0.7 V to 1.15927 V,<br>C <sub>OUT</sub> =88 μF, PWM mode             | 2.5  |     | 25  | μs               |
| Enable             |                                                    |                                                                                        |      |     |     |                  |
| \/                 | EN Input Throshold                                 | Off threshold                                                                          |      |     | 0.5 | V                |
| $V_{EN}$           | EN Input Threshold                                 | On threshold                                                                           | 1.4  |     |     | V                |
| $V_{EN\_HYS}$      | EN Input Hysteresis                                |                                                                                        |      | 100 |     | mV               |



# **Electrical Characteristics**

 $T_A = 25\,^{\circ}\text{C}$ ,  $V_{IN} = 12\,\text{V}$ , EN = 5 V, unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40 $^{\circ}\text{C}$  to +85 $^{\circ}\text{C}$ .

| Symbol                 | Parameter                                 | Conditions                       | Min      | Тур | Max | Units |
|------------------------|-------------------------------------------|----------------------------------|----------|-----|-----|-------|
| AD0                    |                                           |                                  |          |     |     |       |
| V <sub>AD0</sub>       | AD0 Input Threshold                       | Off threshold<br>On threshold    | 4.2      |     | 0.5 | V     |
| Modulator              |                                           |                                  | <u> </u> |     |     |       |
| f <sub>SW</sub>        | Operating Frequency                       |                                  |          | 400 |     | kHz   |
| T <sub>ON_MIN</sub>    | Minimum On Time                           |                                  |          | 100 |     | ns    |
| T <sub>ON_MAX</sub>    | Maximum On Time                           |                                  |          | 2.6 |     | μs    |
| T <sub>OFF_MAX</sub>   | Maximum Off Time                          |                                  |          | 300 |     | ns    |
| Soft-Start             |                                           |                                  |          |     |     |       |
| T <sub>SS_OUT</sub>    | SS Source Current                         | for PGOOD pulled High            |          | 4   |     | ms    |
| Power Good             | Signal                                    |                                  |          |     |     |       |
| V                      | PGOOD Low Voltage                         | I <sub>OL</sub> =1 mA            |          |     | 0.5 | V     |
| V <sub>PG_LOW</sub>    | PGOOD Leakage Current                     |                                  |          |     | ±1  | μA    |
| $V_{PGH}$              | PGOOD Threshold (Low level to High level) | V <sub>OUT</sub> rising          |          | 90  |     | %     |
| $V_{PGL}$              | PGOOD Threshold (High level to            | V <sub>OUT</sub> rising          |          | 120 |     | %     |
| *PGL                   | Low level)                                | V <sub>OUT</sub> falling         |          | 85  |     | %     |
|                        | PGOOD Threshold Hysteresis                |                                  |          | 5   |     | %     |
|                        | e and Over Voltage Protection             |                                  |          | ı   |     |       |
| V <sub>PL</sub>        | Under Voltage Threshold                   | V <sub>OUT</sub> falling         |          | 50  |     | %     |
| $V_{PH}$               | Over Voltage Threshold                    | V <sub>OUT</sub> rising          |          | 120 |     | %     |
| Power Stage            | Output                                    |                                  |          |     |     |       |
| R <sub>DS(ON)</sub>    | High-Side NFET On-Resistance              | V <sub>IN</sub> = 12V            |          | 28  |     | mΩ    |
| DS(ON)                 | High-Side NFET Leakage                    | $V_{EN} = 0V$ , $V_{LX} = 0V$    |          |     | 10  | μA    |
| R                      | Low-Side NFET On-Resistance               | V <sub>LX</sub> = 12V            |          | 28  |     | mΩ    |
| R <sub>DS(ON)</sub>    | Low-Side NFET Leakage                     | V <sub>EN</sub> = 0V             |          |     | 10  | μA    |
| V <sub>CC</sub> Output |                                           |                                  |          |     |     |       |
| $V_{CC}$               | V <sub>CC</sub> Output Voltage            | V <sub>IN</sub> ≥ 6.5V, ICC= 0mA | 4.97     | 5.3 | 5.6 | V     |
| I <sub>cc</sub>        | V <sub>CC</sub> Current Limit             | V <sub>IN</sub> ≥ 6.5V           | 50       |     |     | mA    |
| Over-current           | and Thermal Protection                    |                                  | ·        |     | •   |       |
| I <sub>LIM</sub>       | Current Limit                             |                                  | 6        |     |     | А     |
|                        | Thermal Shutdown Threshold                | $T_J$ rising                     |          | 100 |     | °C    |
|                        | Thermal Shuldown Threshold                | T <sub>J</sub> falling           |          | 100 |     |       |



# **Functional Block Diagram**





# **Typical Characteristics**

 $T_A$  = 25 °C,  $V_{IN}$  = 19 V,  $V_{OUT}$  = 0.9 V, fs = 400 kHz, unless otherwise specified.

# Normal Operation



#### Load Transient 0A to 4A



#### **Full Load Start-up**



### **Short Circuit Protection**



### Efficiency vs. Load Current





# Table 1. I<sup>2</sup>C Control Specification<sup>(3)(4)(5)</sup>

| Symbol              | Parameter                                                | Conditions | Min                  | Тур | Max | Units |
|---------------------|----------------------------------------------------------|------------|----------------------|-----|-----|-------|
| V <sub>IL</sub>     | Low Level Input Voltage                                  |            |                      |     | 0.6 | V     |
| V <sub>IH</sub>     | High Level Input Voltage                                 |            | 2.9                  |     |     | V     |
| V <sub>hys</sub>    | Hysteresis of Schmitt Trigger Inputs                     |            | 0.11                 |     |     | V     |
| V <sub>OL</sub>     | Low Level Output Voltage (Open Drain, 3 mA Sink Current) |            |                      |     | 0.4 | V     |
| T <sub>SP</sub>     | Pulse Width of Spikes Suppressed by Input Filter         |            | 32                   |     |     | ns    |
| f <sub>SCL</sub>    | SCL Clock Frequency                                      |            |                      |     | 400 | kHz   |
| t <sub>HD;STA</sub> | Hold Time (Repeated), START Condition                    |            | 0.6                  |     |     | μs    |
| t <sub>LOW</sub>    | Low Period of SCL Clock                                  |            | 1.3                  |     |     | μs    |
| t <sub>HIGH</sub>   | High Period of SCL Clock                                 |            | 0.6                  |     |     | μs    |
| t <sub>SU;STA</sub> | Set-up Time for a Repeated START Condition               |            | 0.6                  |     |     | μs    |
| t <sub>HD;DAT</sub> | Data Hold Time                                           |            | 50                   |     | 900 | ns    |
| t <sub>SU;DAT</sub> | Data Set-up Time                                         |            | 100                  |     |     | ns    |
| t <sub>r</sub>      | Rise Time (SDA or SCL)                                   |            | 20+0.1C <sub>b</sub> |     | 300 | ns    |
| t <sub>f</sub>      | Fall Time (SDA or SCL)                                   |            | 5+0.1C <sub>b</sub>  |     | 300 | ns    |
| t <sub>su;sto</sub> | Set-up Time for STOP Condition                           |            | 0.6                  |     |     | μs    |
| t <sub>BUF</sub>    | Bus Free Time Between STOP and START Conditions          |            | 1.3                  |     |     | μs    |
| C <sub>b</sub>      | Capacitive Load for each Bus Line                        |            |                      |     | 400 | pF    |
| I <sub>D</sub>      | SDA Driver Capability                                    |            | 25                   |     | 100 | mA    |

### Notes:

- 3. Ensured by design. Not production tested.
- 4. Refer to Figure 1 for I<sup>2</sup>C timing definitions.
- 5.  $C_b$  = capacitance of bus line in pF.



Figure 1. I<sup>2</sup>C Timing Definitions



# Table 2. I<sup>2</sup>C Register Maps

| Register<br>Name | Register<br>Address | Bit 7            | Bit 6                | Bit 5 | Bit 4                       | Bit 3 | Bit 2 | Bit 1 | Bit 0              |
|------------------|---------------------|------------------|----------------------|-------|-----------------------------|-------|-------|-------|--------------------|
| Output Voltage   | 00                  | Odd<br>Parity    | Output Voltage [6:0] |       |                             |       |       |       |                    |
| Control A        | 01                  | Internal<br>Mode |                      |       | Output<br>Voltage<br>Change | PFMb  |       |       | Protection<br>Mode |

## **Table 3. Summary of Default Control Bits**

| Control Bit(s)           | Default           | Function                                                                                                                                                                                                                                                                |
|--------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VOUT [6:0]               | 0110010           | VOUT code, 7 bits VOUT [6:0]. Part default to 0.83122V.                                                                                                                                                                                                                 |
| Internal Mode            | 0 (External Mode) | 0 case: External Mode     1 case: Internal Mode     (1) If set to 1, the part switches to internal mode and VOUT register value controls output voltage.     (2) The part can be set back to external control mode at any time by wiring this bit to 0.                 |
| Output Voltage<br>Change | 0                 | 0 case: Internal protection on 1 case: Internal protection off (1) If set to 0, when VOUT code change, the internal protection isn't turned off. (2) If set to 1, when VOUT code change, the internal protection is turned off to avoid triggering internal protection. |
| PFMb 1 S                 |                   | Select PFM or PWM at light load. 0 case: PFM 1 case: PWM Part defaults to PWM.                                                                                                                                                                                          |
| Protection Mode 1        |                   | Select Latch-off or Auto-recovery for protection. 0 case: Auto-recovery mode 1 case: Latch-off mode Part defaults to Latch-off mode.                                                                                                                                    |

# **Odd Parity Bit**

The odd parity bit is set by the Master controller to be the exclusive-NOR of the output voltage [6:0] bits. It will be used by the AOZ22701QI to check that a valid data byte has been received. If odd parity is not equal to the exclusive-NOR of the output voltage [6:0] bits, the AOZ22701QI assumes that

an error has been occurred during the data transmission, and it will not send an ACK bit, nor will it reset the VOUT to the received code (or, if the Control register will not reset the register contents as requested). The Master should try again to re-send the data. When reading back the VOUT register, the parity bit is sent back.

Rev. 1.2 November 2022 **www.aosmd.com** Page 9 of 22



# I<sup>2</sup>C Serial Interface Description

The AOZ22701QI serial data interface works as an I<sup>2</sup>C slave device. It supports most standard data transfer mode (100 kbps) and fast transfer mode (400 kbps). The serial interface provides the mean to program a precision resistor DAC to set up a VID output voltage control for the 4A DC/DC converter. A one-byte data is written by the I<sup>2</sup>C Master to the AOZ22701QI and stored in a data buffer for the VID. The content of the data buffer can also be read back by the Master. After I<sup>2</sup>C is enabled, the AOZ22701QI

starts to check the address code sent by the Master every time a START condition is detected. If a valid address code, AD[6:0], is recognized, it will send out an ACK bit by pulling down on the SDA bus during the clock pulse 9 of the SCL bus. The ACK time of the clock pulse 9 of the SCL bus can be written as below:

$$T_{ACK} = 9 \times \frac{1}{f_{SCL}}$$



Figure 2. A Complete Write Byte Transfer



Figure 3. Single Read



Figure 4. Single Write

Rev. 1.2 November 2022 **www.aosmd.com** Page 10 of 22



If no valid address is detected, no action will be taken and no ACK will be sent. The  $I^2C$  controller assumes the address is for other  $I^2C$  device and it will ignore the data bits and resume the search for the next valid address transfer. Finally, the response time from entering command to changing internal function is shown as below:

$$T_R = 27 \times \frac{1}{f_{SCL}}$$

After a valid address code is confirmed, the next bit (Wr) is checked for Write ("0") or Read ("1") mode. If the requested operation is Write mode, the AOZ22701QI will evaluate the data code, D[7:0], received after the address ACK.

Once the Write data is validated, AOZ22701QI will send ACK on the SDA bus. The data code will also be transferred to the data holding buffer of the VID and the output voltage will move to the new, or ideal, value. If the data is not valid, no ACK will be sent. It will be up to the I<sup>2</sup>C Master to repeat the operation.

If the requested operation is Read mode, the AOZ22701QI will transmit the content of the VID data buffer register, or D[7:0], on the SDA bus. After the 8 data bits are transmitted and STOP detected, the AOZ22701QI will return to the normal operation regardless of ACK is received or not. It will be up to the  $\mbox{\rm I}^2\mbox{\rm C}$  Master to re-send a Read request if the last Read operation is deemed invalid.



Table 4. Output Voltage Setting vs. Register Code

| Code | Dinom   | VOUT    | Code | Dinory  | VOUT    | Code | Dinon   | VOLIT   | Codo | Dinon   | VOUT    |
|------|---------|---------|------|---------|---------|------|---------|---------|------|---------|---------|
|      | Binary  |         |      | Binary  |         |      | Binary  | VOUT    | Code | Binary  |         |
| 0    | 0000000 | 0.7     | 32   | 0100000 | 0.7     | 64   | 1000000 | 0.93328 | 96   | 1100000 | 0.93328 |
| 1    | 0000001 | 0.70729 | 33   | 0100001 | 0.70729 | 65   | 1000001 | 0.94057 | 97   | 1100001 | 0.94057 |
| 2    | 0000010 | 0.71458 | 34   | 0100010 | 0.71458 | 66   | 1000010 | 0.94786 | 98   | 1100010 | 0.94786 |
| 3    | 0000011 | 0.72187 | 35   | 0100011 | 0.72187 | 67   | 1000011 | 0.95515 | 99   | 1100011 | 0.95515 |
| 4    | 0000100 | 0.72916 | 36   | 0100100 | 0.72916 | 68   | 1000100 | 0.96244 | 100  | 1100100 | 0.96244 |
| 5    | 0000101 | 0.73645 | 37   | 0100101 | 0.73645 | 69   | 1000101 | 0.96973 | 101  | 1100101 | 0.96973 |
| 6    | 0000110 | 0.74374 | 38   | 0100110 | 0.74374 | 70   | 1000110 | 0.97702 | 102  | 1100110 | 0.97702 |
| 7    | 0000111 | 0.75103 | 39   | 0100111 | 0.75103 | 71   | 1000111 | 0.98431 | 103  | 1100111 | 0.98431 |
| 8    | 0001000 | 0.75832 | 40   | 0101000 | 0.75832 | 72   | 1001000 | 0.9916  | 104  | 1101000 | 0.9916  |
| 9    | 0001001 | 0.76561 | 41   | 0101001 | 0.76561 | 73   | 1001001 | 0.99889 | 105  | 1101001 | 0.99889 |
| 10   | 0001010 | 0.7729  | 42   | 0101010 | 0.7729  | 74   | 1001010 | 1.00618 | 106  | 1101010 | 1.00618 |
| 11   | 0001011 | 0.78019 | 43   | 0101011 | 0.78019 | 75   | 1001011 | 1.01347 | 107  | 1101011 | 1.01347 |
| 12   | 0001100 | 0.78748 | 44   | 0101100 | 0.78748 | 76   | 1001100 | 1.02076 | 108  | 1101100 | 1.02076 |
| 13   | 0001101 | 0.79477 | 45   | 0101101 | 0.79477 | 77   | 1001101 | 1.02805 | 109  | 1101101 | 1.02805 |
| 14   | 0001110 | 0.80206 | 46   | 0101110 | 0.80206 | 78   | 1001110 | 1.03534 | 110  | 1101110 | 1.03534 |
| 15   | 0001111 | 0.80935 | 47   | 0101111 | 0.80935 | 79   | 1001111 | 1.04263 | 111  | 1101111 | 1.04263 |
| 16   | 0010000 | 0.81664 | 48   | 0110000 | 0.81664 | 80   | 1010000 | 1.04992 | 112  | 1110000 | 1.04992 |
| 17   | 0010001 | 0.82393 | 49   | 0110001 | 0.82393 | 81   | 1010001 | 1.05721 | 113  | 1110001 | 1.05721 |
| 18   | 0010010 | 0.83122 | 50   | 0110010 | 0.83122 | 82   | 1010010 | 1.0645  | 114  | 1110010 | 1.0645  |
| 19   | 0010011 | 0.83851 | 51   | 0110011 | 0.83851 | 83   | 1010011 | 1.07179 | 115  | 1110011 | 1.07179 |
| 20   | 0010100 | 0.8458  | 52   | 0110100 | 0.8458  | 84   | 1010100 | 1.07908 | 116  | 1110100 | 1.07908 |
| 21   | 0010101 | 0.85309 | 53   | 0110101 | 0.85309 | 85   | 1010101 | 1.08637 | 117  | 1110101 | 1.08637 |
| 22   | 0010110 | 0.86038 | 54   | 0110110 | 0.86038 | 86   | 1010110 | 1.09366 | 118  | 1110110 | 1.09366 |
| 23   | 0010111 | 0.86767 | 55   | 0110111 | 0.86767 | 87   | 1010111 | 1.10095 | 119  | 1110111 | 1.10095 |
| 24   | 0011000 | 0.87496 | 56   | 0111000 | 0.87496 | 88   | 1011000 | 1.10824 | 120  | 1111000 | 1.10824 |
| 25   | 0011001 | 0.88225 | 57   | 0111001 | 0.88225 | 89   | 1011001 | 1.11553 | 121  | 1111001 | 1.11553 |
| 26   | 0011010 | 0.88954 | 58   | 0111010 | 0.88954 | 90   | 1011010 | 1.12282 | 122  | 1111010 | 1.12282 |
| 27   | 0011011 | 0.89683 | 59   | 0111011 | 0.89683 | 91   | 1011011 | 1.13011 | 123  | 1111011 | 1.13011 |
| 28   | 0011100 | 0.90412 | 60   | 0111100 | 0.90412 | 92   | 1011100 | 1.1374  | 124  | 1111100 | 1.1374  |
| 29   | 0011101 | 0.91141 | 61   | 0111101 | 0.91141 | 93   | 1011101 | 1.14469 | 125  | 1111101 | 1.14469 |
| 30   | 0011110 | 0.9187  | 62   | 0111110 | 0.9187  | 94   | 1011110 | 1.15198 | 126  | 1111110 | 1.15198 |
| 31   | 0011111 | 0.92599 | 63   | 0111111 | 0.92599 | 95   | 1011111 | 1.15927 | 127  | 1111111 | 1.15927 |



#### **Detailed Description**

The AOZ22701QI is a high-efficiency, easy-to-use, synchronous buck regulator with a voltage scaling control to power up MCUs requiring core voltage tune-ups. After the initial power up, the output voltage can be programmed/scaled by VID codes sent over an I<sup>2</sup>C compatible bus. The regulator is capable of supplying 4A of continuous output current with an output voltage adjustable from 0.7V to 1.15927V.

The input voltage of AOZ22701QI can be as low as 6.5 V. The highest input voltage of AOZ22701QI can be 28 V. Constant on-time PWM with input feed-forward control scheme results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input range. True AC current mode control scheme guarantees the regulator can be stable with ceramics output capacitor. Protection features include  $V_{CC}$  under-voltage lockout, cycle-by-cycle current limit, output over voltage and under voltage protection, short circuit protection, and thermal shutdown.

The AOZ22701QI is available in 22-pin 4mm×4mm QFN package.

#### **Input Power Architecture**

The AOZ22701QI integrates an internal linear regulator to generate 5.3 V ( $\pm 5\%$ ) V<sub>CC</sub> from input. If input voltage is lower than 5.3 V, the linear regulator operates at low drop-output mode; the V<sub>CC</sub> voltage is equal to input voltage minus the drop-output voltage of internal linear regulator.

#### **Enable and Soft Start**

The AOZ22701QI has internal soft start feature to limit in-rush current and ensure the output voltage ramps up smoothly to regulate voltage. A soft start process begins when  $V_{CC}$  rises to 4.2V and voltage on EN pin is HIGH. The output voltage follows the internal voltage of soft-start ( $V_{SS}$ ) when it is lower than initial output voltage. When  $V_{SS}$  is higher than initial output voltage, the voltage of VOUT pin is regulated by internal precise band-gap voltage. Moreover, the soft start period between EN and PGOOD is 4 ms. The soft start sequence of AOZ22701QI is shown in Figure 5.



Figure 5. Soft Start Sequence of AOZ22701QI

#### **Enable**

The AOZ22701QI has an embedded discharge path, including a 100 k $\Omega$  resistor and an M1 NMOS device. This discharge path is activated when V<sub>IN</sub>(Input Voltage) is high and V<sub>EN</sub>(Enable Voltage) is low. The internal circuit of EN pin is shown in Figure 6.



Figure 6. Enable Internal Circuit

There are two different enable control methods:

- Connection to EN pin by an external resistive voltage divider.
- 2. Direct connection to EN pin by an external power source,  $V_{\rm S}$ .



In the first condition, we must consider the internal pull down resistance by using a divider circuit with an external power source  $V_S$  to get  $V_{EN}$ . The  $V_{EN}$  can be calculated by the following formula:

$$V_{EN} = \frac{R_2 // R_{EN_-PL}}{R_1 + (R_2 // R_{EN_-PL})} \times V_s$$

When the  $V_{IN}$  is high and the  $V_{EN}$  is high, the EN internal M1 is turned off, and then the pull down resistance is removed for  $V_{EN}$ , the  $V_{EN}$  can be re-calculated by:

$$V_{EN} = \frac{R_2}{R_1 + R_2} \times V_s$$

In the second condition, the AOZ22701QI will be turned on when the  $V_{EN}$  is higher than 1.4V, and will be turned off when the  $V_{EN}$  is lower than 0.5V. The simplified schematic and timing sequence are shown in Figure 7.



Figure 7. Enable Threshold Schematic and Timing Sequence

## I<sup>2</sup>C Chip Address Byte (AD0)

The AOZ22701QI can select addresses between 68h(01101000) and 6Ah(01101010) by AD0 terminal. Moreover, the internal AD1 terminal is pulled to low, allowing up to 2 AOZ22701QI to be controlled on the same I<sup>2</sup>C bus. The internal AD0 circuit is a hysteresis comparator. The input terminal (AD0) of the hysteresis comparator doesn't have pull down or pull up resistor, therefore, the AD0 pin needs to avoid the floating condition. The simplified schematic and timing sequence are shown in Figure 8.



Figure 8. AD0 Schematic and Timing Sequence

# Constant-On-Time PWM Control with Input Feed-Forward

The control algorithm of AOZ22701QI is constant-on time PWM control with input feed-forward. The simplified control schematic is shown in Figure 9. The high-side switch ontime is determined solely by a one-shot whose pulse width is inversely proportional to input voltage (IN). The one-shot is triggered when the internal VOI/DAC voltage is higher than the combined information of output voltage and the AC current information of inductor, which is processed and obtained through the sensed low-side MOSFET current once it turns-on. The added AC current information can help the stability of constant-on time control even with pure ceramic output capacitors, which have very low ESR. The AC current information has no DC offset, which does not cause offset with output load change, which is fundamentally different from other V<sup>2</sup> constant on-time control schemes.



Figure 9. Simplified Control Schematic

#### **True Current Mode Control**

The constant-on-time control scheme is intrinsically unstable if output capacitor's ESR is not large enough as an effective current-sense resistor. Ceramic capacitors usually cannot be used as output capacitor.

The AOZ22701QI senses the low-side MOSFET current and processes it into DC current and AC current information using AOS proprietary technique. The AC current information is decoded and added on the VOUT pin on phase. With AC current information, the stability of constant-on-time control is significantly improved even without the help of output capacitor's ESR; and thus, the pure ceramic capacitor solution can be applicant. The pure ceramic capacitor solution can significantly reduce the output ripple (no ESR caused overshoot and undershoot) and less board area design.

#### **Current-Limit Protection**

The AOZ22701QI has the current-limit protection by using  $R_{DS(ON)}$  of the low-side MOSFET to be as current sensing. To detect real current information, a minimum constant-off time (300 ns typical) is implemented after a constant-on time. If the current exceeds the current-limit threshold, the PWM controller is not allowed to initiate a new cycle. The actual



peak is greater than the current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are a function of the inductor value and input and output voltages. The current limit will keep the low-side MOSFET on and will not allow another high-side on-time, until the current in the low-side MOSFET reduces below the current limit.

After 16 switching cycles, the AOZ22701QI considers this is a true failed condition and thus, turns-off both high-side and low-side MOSFETs and latches off. Only when triggered, the enable can restart the AOZ22701QI again.



Figure 10. OCP Timing Chart

#### **Output Voltage Under-Voltage Protection**

If the output voltage is lower than 50% by over-current or short circuit, AOZ22701QI turns-off both high-side and low-side MOSFETs and latches off. Only when triggered, the enable can restart the AOZ22701QI again.

### **Output Voltage Over-Voltage Protection**

The threshold of OVP is set 20% higher than VOI/DAC voltage. When the voltage of VOUT pin exceeds the OVP threshold, high-side MOSFET is turned-off and low-side MOSFETs is turned-on until the voltage of VOUT pin is lower than VOI/DAC voltage.



Figure 11. OVP Timing Chart

#### **Output Voltage Registers**

The AOZ22701QI has 7 bits of output voltage register control for output voltage adjusting from 0.7 V to 1.15927 V. Output Voltage Setting vs Register Code shows the output voltage setting for DAC voltage and register codes. When the AOZ22701QI powers up, the startup and output voltage regulation conditions are set by the external resistor divider feedback to the VOI pin from VCC voltage. Therefore, the initial output voltage can be calculated by:

$$VOI = \frac{R_{\scriptscriptstyle 5}}{R_{\scriptscriptstyle 4} + \ R_{\scriptscriptstyle 5}} \times \, V_{\scriptscriptstyle CC}$$



Figure 12. VOI Divided Circuit



## **Output Voltage Rising and Falling Time**

We can adjust AOZ22701Ql's output voltage level by the I<sup>2</sup>C interface. The output voltage rising time and falling time is determined by our internal slew-rate control circuit. Resulted from various output voltage change points, it makes different rising and falling time. If the output voltage starts to change at the peak of output voltage, it takes less time to achieve new output voltage level than from the valley. The difference of their rising time in the same sample is approximately 1/2 of switching cycle time.



Figure 13. Variations of Output Voltage Rising Time

# **Application Information**

The basic AOZ22701QI application circuit is shown in Typical Application section. The component selection is explained below.

#### **Input Capacitor**

The input capacitor must be connected to the IN pins and PGND pin of the AOZ22701QI to maintain steady input voltage and filter out the pulsing input current. A small decoupling capacitor, usually 4.7  $\mu\text{F}$ , should be connected to the  $V_{CC}$  pin and AGND pin for stable operation of the AOZ22701QI. The voltage rating of input capacitor must be greater than maximum input voltage plus ripple voltage.

The input ripple voltage can be approximated by equation below:

$$\Delta V_{IN} = \frac{I_{OUT}}{f \times C_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times \frac{V_{OUT}}{V_{IN}}$$

Since the input current is discontinuous in a buck converter, the current stress on the input capacitor is another concern when selecting the capacitor. For a buck circuit, the RMS value of input capacitor current can be calculated by:

$$I_{\text{CIN\_RMS}} = I_{\text{OUT}} \times \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}}} \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)}$$

if let m equal the conversion ratio:

$$\frac{V_{_{OUT}}}{V_{_{IN}}} = m$$

The relation between the input capacitor RMS current and voltage conversion ratio is calculated and shown in Figure 14. It can be seen that when  $V_{OUT}$  is half of  $V_{IN}$ ,  $C_{IN}$  is under the worst current stress. The worst current stress on  $C_{IN}$  is  $0.5 \cdot I_{OUT}$ .



Figure 14. I<sub>CIN</sub> vs. Voltage Conversion Ratio

For reliable operation and best performance, the input capacitors must have current rating higher than I<sub>CIN-RMS</sub> at worst operating conditions. Ceramic capacitors are referred for input capacitors because of their low ESR and high ripple current rating. Depending on the application circuits, other low ESR tantalum capacitor or aluminum electrolytic capacitor may also be used. When selecting ceramic capacitors, X5R or X7R type dielectric ceramic capacitors are preferred for their better temperature and voltage characteristics. Note that the ripple current rating from capacitor manufactures is based on certain amount of life time. Further de-rating may be necessary for practical design requirement.

#### Inductor

The inductor is used to supply constant current to output when it is driven by a switching voltage. For given input and output voltage, inductance and switching frequency together decide the inductor ripple current, which is:

$$\Delta I_{L} = \frac{V_{OUT}}{f \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$



The peak inductor current is:

$$I_{Lpeak} = I_{OUT} + \frac{\Delta I_L}{2}$$

High inductance gives low inductor ripple current but requires larger size inductor to avoid saturation. Low ripple current reduces inductor core losses. It also reduces RMS current through inductor and switches, which results in less conduction loss. Usually, peak to peak ripple current on inductor is designed to be 30% to 50% of output current.

When selecting the inductor, make sure it is able to handle the peak current without saturation even at the highest operating temperature.

The inductor takes the highest current in a buck circuit. The conduction loss on inductor needs to be checked for thermal and efficiency requirements.

Surface mount inductors in different shape and styles are available from Coilcraft, Elytone and Murata. Shielded inductors are small and radiate less EMI noise. But they cost more than unshielded inductors. The choice depends on EMI requirement, price and size.

#### **Output Capacitor**

The output capacitor is selected based on the DC output voltage rating, output ripple voltage specification and ripple current rating.

The selected output capacitor must have a higher rated voltage specification than the maximum desired output voltage including ripple. De-rating needs to be considered for long term reliability.

Output ripple voltage specification is another important factor for selecting the output capacitor. In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR. It can be calculated by the equation below:

$$\Delta V_{OUT} = \Delta I_L \times (ESR_{COUT} + \frac{1}{8 \times f \times C_{OUT}})$$

where,  $C_{OUT}$  is output capacitor value and  $ESR_{COUT}$  is the Equivalent Series Resistor of output capacitor.

When low ESR ceramic capacitor is used as output capacitor, the impedance of the capacitor at the switching frequency dominates. Output ripple is mainly caused by capacitor value and inductor ripple current. The output ripple voltage calculation can be simplified to:

$$\Delta V_{\text{OUT}} = \Delta I_{\text{L}} \times \frac{1}{8 \times f \times C_{\text{OUT}}}$$

If the impedance of ESR at switching frequency dominates, the output ripple voltage is mainly decided by capacitor ESR and inductor ripple current. The output ripple voltage calculation can be further simplified to:

$$\Delta V_{OUT} = \Delta I_{L} \times ESR_{COUT}$$

For lower output ripple voltage across the entire operating temperature range, X5R or X7R dielectric type of ceramic, or other low ESR tantalum are recommended to be used as output capacitors.

In a buck converter, output capacitor current is continuous. The RMS current of output capacitor is decided by the peak to peak inductor ripple current. It can be calculated by:

$$I_{COUT\_RMS} = \frac{\Delta I_L}{\sqrt{12}}$$

Usually, the ripple current rating of the output capacitor is a smaller issue because of the low current stress. When the buck inductor is selected to be very small and inductor ripple current is high, output capacitor could be overstressed.



# Thermal Management and Layout Consideration

In the AOZ22701QI buck regulator circuit, high pulsing current flows through two circuit loops. The first loop starts from the input capacitors, to the IN pin, to the LX pins, to the filter inductor, to the output capacitor and load, and then return to the input capacitor through ground. Current flows in the first loop when the high side switch is on. The second loop starts from inductor, to the output capacitors and load, to the low side switch. Current flows in the second loop when the low side switch is on.

In PCB layout, minimizing the two loops area reduces the noise of this circuit and improves efficiency. A ground plane is strongly recommended to connect input capacitor, output capacitor, and PGND pin of the AOZ22701QI.

In the AOZ22701QI buck regulator circuit, the major power dissipating components are the AOZ22701QI and the output inductor. The total power dissipation of converter circuit can be measured by input power minus output power.

$$P_{total\_loss} = V_{IN} \times I_{IN} - V_{OUT} \times I_{OUT}$$

The power dissipation of inductor can be approximately calculated by output current and DCR of inductor and output current.

$$P_{\text{inductor loss}} = I_{\text{OUT}}^2 \times R_{\text{inductor}} \times 1.1$$

The actual junction temperature can be calculated with power dissipation in the AOZ22701QI and thermal impedance from junction to ambient.

$$T_{iunction} = (P_{total\_loss} - P_{inductor\_loss}) * \Theta_{IA} + T_{A}$$

The maximum junction temperature of AOZ22701QI is 150°C, which limits the maximum load current capability.

The thermal performance of the AOZ22701QI is strongly affected by the PCB layout. Extra care should be taken by users during design process to ensure that the IC will operate under the recommended environmental conditions.

Rev. 1.2 November 2022 www.aosmd.com Page 18 of 22



#### **Layout Considerations**

Several layout tips are listed below for the best electric and thermal performance.

- 1. Connected a small copper plane to LX pin to have lower noise interference area.
- The IN pins and pad are connected to internal high side switch drain. They are also low resistance thermal conduction path. Connected a large copper plane to IN pins to help thermal dissipation.
- Input capacitors should be connected to the IN pin and the PGND pin as close as possible to reduce the switching spikes.

- 4. Decoupling capacitor  $C_{VCC}$  should be connected to  $V_{CC}$  and AGND as close as possible.
- 5. Keep sensitive signal traces such as output trace faraway from the LX pins.
- 6. Let digital pins such as AD0, SCL and SDA, to use AGND.
- 7. Let VOI pin to use AGND.
- 8. Pour copper plane on all unused board area and connect it to stable DC nodes, like VIN, GND or VOUT.





## Package Dimensions, QFN 4x4-22L





**BOTTOM VIEW** 

## RECOMMENDED LAND PATTERN



| UNI | 1: | mm |
|-----|----|----|
|-----|----|----|

| SYMBOLS | DIMENSIONS IN MILLIMETERS |       |       | DIMENSIONS IN INCHES |        |       |
|---------|---------------------------|-------|-------|----------------------|--------|-------|
|         | MIN                       | NOM   | MAX   | MIN                  | NOM    | MAX   |
| A       | 0.80                      | 0.90  | 1.00  | 0.031                | 0.035  | 0.039 |
| A1      | 0.00                      |       | 0.05  | 0.000                |        | 0.002 |
| A2      | 0.2 REF                   |       |       | 0.008 REF            |        |       |
| Е       | 3. 90                     | 4.00  | 4. 10 | 0.153                | 0.157  | 0.161 |
| E1      | 2. 95                     | 3. 05 | 3. 15 | 0.116                | 0. 120 | 0.124 |
| E2      | 1.65                      | 1. 75 | 1.85  | 0.065                | 0.069  | 0.073 |
| E3      | 2. 95                     | 3. 05 | 3. 15 | 0.116                | 0. 120 | 0.124 |
| D       | 3. 90                     | 4.00  | 4. 10 | 0.153                | 0.157  | 0.161 |
| D1      | 0.65                      | 0.75  | 0.85  | 0.026                | 0.030  | 0.034 |
| D2      | 0.75                      | 0.85  | 0. 95 | 0.029                | 0.033  | 0.037 |
| D3      | 1.10                      | 1.20  | 1.30  | 0.043                | 0.047  | 0.051 |
| L       | 0.35                      | 0.40  | 0.45  | 0.014                | 0.016  | 0.018 |
| L1      | 0.57                      | 0.62  | 0.67  | 0.022                | 0.024  | 0.026 |
| L2      | 0.23                      | 0. 28 | 0.33  | 0.009                | 0.011  | 0.013 |
| L3      | 0.57                      | 0.62  | 0.67  | 0.022                | 0.024  | 0.026 |
| L4      | 0.30                      | 0.35  | 0.40  | 0.012                | 0.014  | 0.016 |
| L5      | 0.17                      | 0. 27 | 0.37  | 0.007                | 0.011  | 0.015 |
| b       | 0.20                      | 0. 25 | 0.30  | 0.008                | 0.010  | 0.012 |
| e       | 0.50 BSC                  |       |       | 0. 020 BSC           |        |       |

#### **NOTE**

- 1. CONTROLLING DIMENSION IS MILLIMETER.
  - CONVERTED INCH DIMENSIONS ARE NOT NECESSARILY EXACT.
- 2. TOLERANCE: 0.05 UNLESS OTHERWISE SPECIFIED.
- 3. RADIUS ON ALL CORNER ARE 0.152 MAX., UNLESS OTHERWISE SPECIFIED.
- 4. PACKAGE WARPAGE: 0.012 MAX.
- 5. NO ANY PLASTIC FLASH ALLOWED ON THE TOP AND BOTTOM LEAD SURFACE.
- 6. PAD PLANARITY: 0.102
- 7. CRACK BETWEEN PLASTIC BODY AND LEAD IS NOT ALLOWED.



## Tape and Reel Dimensions, QFN 4x4-22L









## **Part Marking**



#### LEGAL DISCLAIMER

Applications or uses as critical components in life support devices or systems are not authorized. Alpha and Omega Semiconductor does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations.

AOS's products are provided subject to AOS's terms and conditions of sale which are set forth at: http://www.aosmd.com/terms\_and\_conditions\_of\_sale

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.

2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.