# 4.0 ELECTRICAL SPECIFICATIONS

### 4.1 Absolute Maximum Ratings

| Storage Temperature65°C to +150°C                                                    |
|--------------------------------------------------------------------------------------|
| Case Temperature Under Bias40°C to +110°C                                            |
| Supply Voltage with Respect to V <sub>SS</sub> 0.5V to +6.5V                         |
| Voltage on Other Pins with Respect to V_{SS} $\dots -0.5V$ to V <sub>CC</sub> + 0.5V |

NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

# 4.2 Operating Conditions

| Symbol             | Parameter                        |                                | Min          | Max          | Units      | Notes    |
|--------------------|----------------------------------|--------------------------------|--------------|--------------|------------|----------|
| V <sub>CC</sub>    | Supply Voltage                   | 80960CA-25<br>80960CA-16       | 4.50<br>4.50 | 5.50<br>5.50 | v<br>v     |          |
| fCLK2x             | Input Clock Frequency (2-x Mode) | 80960CA-25<br>80960CA-16       | 0<br>0       | 50<br>32     | MHz<br>MHz |          |
| f <sub>CLK1x</sub> | Input Clock Frequency (1-x Mode) | 80960CA-25<br>80960CA-16       | 8<br>8       | 25<br>16     | MHz<br>MHz | (Note 1) |
| т <sub>С</sub>     | Case Temperature Under Bias      | PGA package<br>80960CA-25, -16 | -40          | + 110        | °C         |          |

Table 11. Operating Conditons (80960CA-25, -16)

#### NOTES:

1. When in the 1-x input clock mode, CLKIN is an input to an internal phase-locked loop and must maintain a minimum frequency of 8 MHz for proper processor operation. However, in the 1-x mode, CLKIN may still be stopped when the processor either is in a reset condition or is reset. If CLKIN is stopped, the specified RESET low time must be provided once CLKIN restarts and has stabilized.

2. Case temperatures are "instant on".

### 4.3 Recommended Connections

Power and ground connections must be made to multiple V<sub>CC</sub> and V<sub>SS</sub> (GND) pins. Every 80960CA-based circuit board should include power (V<sub>CC</sub>) and ground (V<sub>SS</sub>) planes for power distribution. Every V<sub>CC</sub> pin must be connected to the power plane, and every V<sub>SS</sub> pin must be connected to the ground plane. Pins identified as "NC" must not be connected in the system.

Liberal decoupling capacitance should be placed near the 80960CA. The processor can cause transient power surges when its numerous output buffers transition, particularly when connected to large capacitive loads. Low inductance capacitors and interconnects are recommended for best high frequency electrical performance. Inductance can be reduced by shortening the board traces between the processor and decoupling capacitors as much as possible. Capacitors specifically designed for PGA packages will offer the lowest possible inductance.

For reliable operation, always connect unused inputs to an appropriate signal level. In particular, any unused interrupt (XINT, NMI) or DMA (DREQ) input should be connected to  $V_{CC}$  through a pull-up resistor, as should BTERM if not used. Pull-up resistors should be in the in the range of 20 K $\Omega$  for each pin tied high. If READY or HOLD are not used, the unused input should be connected to ground. N.C. pins must always remain unconnected. Refer to the *i960® CA Microprocessor User's Manual* (Order Number 270710) for more information.

# intel.

# 4.4 DC Specifications

### **Table 12. DC Characteristics**

| Symbol           | Parameter                                                                                                                                       | Min                         | Max                   | Units    | Notes                                  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|----------|----------------------------------------|
| VIL              | Input Low Voltage for all pins except RESET                                                                                                     | -0.3                        | + 0.8                 | V        |                                        |
| VIH              | Input High Voltage for all pins except RESET                                                                                                    | 2.0                         | V <sub>CC</sub> + 0.3 | V        |                                        |
| VOL              | Output Low Voltage                                                                                                                              |                             | 0.45                  | V        | I <sub>OL</sub> = 5 mA                 |
| ∨он              | Output High Voltage $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -200 \mu \text{A}$                                                                    | 2.4<br>V <sub>CC</sub> -0.5 |                       | V<br>V   |                                        |
| VILR             | Input Low Voltage for RESET                                                                                                                     | -0.3                        | 1.5                   | V        |                                        |
| VIHR             | Input High Voltage for RESET                                                                                                                    | 3.5                         | V <sub>CC</sub> + 0.3 | V        |                                        |
| I <sub>LI1</sub> | Input Leakage Current for each pin <i>except</i> :<br>BTERM, ONCE, DREQ3:0, STEST,<br>EOP3:0/TC3:0, NMI, XINT7:0, BOFF, READY,<br>HOLD, CLKMODE |                             | ±15                   | μΑ       | $0 \le V_{IN} \le V_{CC}^{(1)}$        |
| I <sub>LI2</sub> | Input Leakage Current for:<br>BTERM, ONCE, DREQ3:0, STEST,<br>EOP3:0/TC3:0, NMI, XINT7:0, BOFF                                                  | 0                           | -325                  | μA       | V <sub>IN</sub> = 0.45V <sup>(2)</sup> |
| i <sub>LI3</sub> | Input Leakage Current for:<br>READY, HOLD, CLKMODE                                                                                              | 0                           | 500                   | μA       | $V_{\rm IN} = 2.4 V^{(3,7)}$           |
| 110              | Output Leakage Current                                                                                                                          |                             | ±15                   | μA       | $0.45 \le V_{OUT} \le V_{CC}$          |
| ICC              | Supply Current (80960CA-25):<br>I <sub>CC</sub> Max<br>I <sub>CC</sub> Typ                                                                      |                             | 750<br>600            | mA<br>mA | (Note 4)<br>(Note 5)                   |
| lcc              | Supply Current (80960CA-16):<br>I <sub>CC</sub> Max<br>I <sub>CC</sub> Typ                                                                      |                             | 550<br>400            | mA<br>mA | (Note 4)<br>(Note 5)                   |
| IONCE            | ONCE-mode Supply Current                                                                                                                        |                             | 100                   | mA       |                                        |
| C <sub>IN</sub>  | Input Capacitance for:<br>CLKIN, RESET, ONCE,<br>READY, HOLD, DREQ3:0, BOFF,<br>XINT7:0, NMI, BTERM, CLKMODE                                    | 0                           | 12                    | pF       | F <sub>C</sub> = 1 MHz                 |
| Солт             | Output Capacitance of each output pin                                                                                                           |                             | 12                    | рF       | F <sub>C</sub> = 1 MHz <sup>(6)</sup>  |
| C <sub>1/0</sub> | I/O Pin Capacitance                                                                                                                             |                             | 12                    | pF       | F <sub>C</sub> = 1 MHz                 |

#### NOTES:

1. No pullup or pulldown.

2. These pins have internal pullup resistors.

3. These pins have internal pulldown resistors.

4. Measured at worst case frequency, V<sub>CC</sub> and temperature, with device operating and outputs loaded to the test conditions described in Section 4.5.1, AC Test Conditions.

I<sub>CC</sub> Typical is not tested.
Output Capacitance is the capacitive load of a floating output.
CLKMODE pin has a pulldown resistor only when ONCE pin is deasserted.

4.5 AC Specifications Table 13. 80960CA AC Characteristics (25 MHz)

(80960CA-25 only, under conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.)

| Symbol                             | Parameter                                                                                                                                                                                                                                                     |                                                                                                                                                         | Min                                                                 | Max                                                                              | Units                                                                           | Notes          |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------|
| Input Clo                          | ock (1, 9)                                                                                                                                                                                                                                                    |                                                                                                                                                         | · · ·                                                               |                                                                                  |                                                                                 |                |
| TF                                 | CLKIN Frequency                                                                                                                                                                                                                                               |                                                                                                                                                         | 0                                                                   | 50                                                                               | MHz                                                                             |                |
| T <sub>C</sub>                     | CLKIN Period                                                                                                                                                                                                                                                  | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                                  | 40<br>20                                                            | 125<br>∞                                                                         | ns<br>ns                                                                        | (11)           |
| T <sub>CS</sub>                    | CLKIN Period Stability                                                                                                                                                                                                                                        | In 1-x Mode (f <sub>CLK1x</sub> )                                                                                                                       |                                                                     | ±0.1%                                                                            | Δ                                                                               | (12)           |
| Тсн                                | CLKIN High Time                                                                                                                                                                                                                                               | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                                  | 8<br>8                                                              | 62.5<br>∞                                                                        | ns<br>ns                                                                        | (11)           |
| T <sub>CL</sub>                    | CLKIN Low Time                                                                                                                                                                                                                                                | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                                  | 8<br>8                                                              | 62.5<br>∞                                                                        | ns<br>ns                                                                        | (11)           |
| TCR                                | CLKIN Rise Time                                                                                                                                                                                                                                               |                                                                                                                                                         | 0                                                                   | 6                                                                                | ns                                                                              |                |
| T <sub>CF</sub>                    | CLKIN Fall Time                                                                                                                                                                                                                                               |                                                                                                                                                         | 0                                                                   | 6                                                                                | ns                                                                              |                |
| Output C                           | locks (1, 8)                                                                                                                                                                                                                                                  |                                                                                                                                                         |                                                                     |                                                                                  |                                                                                 |                |
| T <sub>CP</sub>                    | CLKIN to PCLK2:1 Delay                                                                                                                                                                                                                                        | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                                  | -2<br>2                                                             | 2<br>25                                                                          | ns<br>ns                                                                        | (3, 12)<br>(3) |
| Т                                  | PCLK2:1 Period                                                                                                                                                                                                                                                | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                                  | T<br>21                                                             | C<br>C                                                                           | ns<br>ns                                                                        | (12)<br>(3)    |
| Трн                                | PCLK2:1 High Time                                                                                                                                                                                                                                             |                                                                                                                                                         | (T/2) - 3                                                           | T/2                                                                              | ns                                                                              | (12)           |
| TPL                                | PCLK2:1 Low Time                                                                                                                                                                                                                                              |                                                                                                                                                         | (T/2) - 3                                                           | T/2                                                                              | ns                                                                              | (12)           |
| T <sub>PR</sub>                    | PCLK2:1 Rise Time                                                                                                                                                                                                                                             |                                                                                                                                                         | 1                                                                   | 4                                                                                | ns                                                                              | (3)            |
| Т <sub>РF</sub>                    | PCLK2:1 Fall Time                                                                                                                                                                                                                                             |                                                                                                                                                         | 1                                                                   | 4                                                                                | ns                                                                              | (3)            |
| Synchro                            | nous Outputs (8)                                                                                                                                                                                                                                              |                                                                                                                                                         |                                                                     |                                                                                  |                                                                                 |                |
| T <sub>OH</sub><br>T <sub>OV</sub> | Output Valid Delay, Output Hold<br>TOH1, TOV1<br>TOH2, TOV2<br>TOH3, TOV3<br>TOH4, TOV4<br>TOH5, TOV5<br>TOH6, TOV6<br>TOH7, TOV7<br>TOH8, TOV8<br>TOH9, TOV9<br>TOH10, TOV10<br>TOH11, TOV10<br>TOH11, TOV11<br>TOH12, TOV12<br>TOH14, TOV13<br>TOH14, TOV14 | A31:2<br>BE3:0<br>ADS<br>W/R<br>D/C, SUP, DMA<br>BLAST, WAIT<br>DEN<br>HOLDA, BREQ<br>LOCK<br>DACK3:0<br>D31:0<br>D31:0<br>D1/R<br>FAIL<br>EOP3:0/TC3:0 | 3<br>3<br>4<br>5<br>3<br>4<br>4<br>4<br>4<br>3<br>T/2 + 3<br>2<br>3 | 16<br>18<br>20<br>20<br>18<br>18<br>18<br>18<br>20<br>18<br>T/2 + 16<br>16<br>20 | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>n | (6, 10)        |
| T <sub>OF</sub>                    | Output Float for all ouputs                                                                                                                                                                                                                                   |                                                                                                                                                         | 33                                                                  | 22                                                                               | ns                                                                              | (6)            |
| Synchro                            | nous Inputs (1, 9, 10)                                                                                                                                                                                                                                        |                                                                                                                                                         |                                                                     |                                                                                  |                                                                                 |                |
| T <sub>IS</sub>                    | Input Setup<br>T <sub>IS1</sub><br>T <sub>IS2</sub><br>T <sub>IS3</sub><br>T <sub>IS4</sub>                                                                                                                                                                   | D31:0<br>BOFF<br>BTERM/READY<br>HOLD                                                                                                                    | 5<br>19<br>9<br>9                                                   |                                                                                  | ns<br>ns<br>ns<br>ns                                                            |                |
| т <sub>ін</sub>                    | input Hold<br>TiH1<br>TiH2<br>TiH3<br>TiH4                                                                                                                                                                                                                    | D31:0<br>BOFF<br>BTERM/READY<br>HOLD                                                                                                                    | 5<br>7<br>2<br>5                                                    |                                                                                  | ns<br>ns<br>ns<br>ns                                                            |                |

# intəl.

### Table 13. 80960CA AC Characteristics (25 MHz) (Continued)

(80960CA-25 only, under conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.)

| Symbol             | Parameter                                                   | Min           | Max                                     | Units | Notes |  |  |  |
|--------------------|-------------------------------------------------------------|---------------|-----------------------------------------|-------|-------|--|--|--|
| Relative (         | Relative Output Timings (1, 2, 3, 8)                        |               |                                         |       |       |  |  |  |
| T <sub>AVSH1</sub> | A31:2 Valid to ADS Rising                                   | T - 4         | T + 4                                   | ns    |       |  |  |  |
| T <sub>AVSH2</sub> | BE3:0, W/R, SUP, D/C,<br>DMA, DACK3:0 Valid to ADS Rising   | T – 6         | T + 6                                   | ns    |       |  |  |  |
| TAVEL1             | A31:2 Valid to DEN Falling                                  | T 4           | T + 4                                   | ns    |       |  |  |  |
| TAVEL2             | BE3:0, W/R, SUP, INST,<br>DMA, DACK3:0 Valid to DEN Falling | Ť − 6         | T + 6                                   | ns    |       |  |  |  |
| T <sub>NLQV</sub>  | WAIT Falling to Output Data Valid                           | E             | 4                                       | ns    |       |  |  |  |
| TDVNH              | Output Data Valid to WAIT Rising                            | N*T - 4       | N*T + 4                                 | ns    | (4)   |  |  |  |
| T <sub>NLNH</sub>  | WAIT Falling to WAIT Rising                                 | N*T           | ± 4                                     | ns    | (4)   |  |  |  |
| TNHQX              | Output Data Hold after WAIT Rising                          | (N + 1)*T - 8 | (N + 1)* T + 6                          | ns    | (5)   |  |  |  |
| TEHTV              | DT/R Hold after DEN High                                    | T/2 - 7       | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | ns    | (6)   |  |  |  |
| TTVEL              | DT/R Valid to DEN Falling                                   | T/2 - 4       |                                         | ns    |       |  |  |  |
|                    | nput Timings (1, 2, 3)                                      |               |                                         |       |       |  |  |  |
| T <sub>IS5</sub>   | RESET Input Setup (2-x Clock Mode)                          | 8             |                                         | ns    | (13)  |  |  |  |
| T <sub>IH5</sub>   | RESET Input Hold (2-x Clock Mode)                           | 7             |                                         | ns    | (13)  |  |  |  |
| T <sub>IS6</sub>   | DREQ3:0 Input Setup                                         | 14            |                                         | ns    | (7)   |  |  |  |
| T <sub>IH6</sub>   | DREQ3:0 Input Hold                                          | 9             |                                         | ns    | (7)   |  |  |  |
| T <sub>IS7</sub>   | XINT7:0, NMI Input Setup                                    | 10            |                                         | ns    | (15)  |  |  |  |
| T <sub>IH7</sub>   | XINT7:0, NMI Input Hold                                     | 10            |                                         | ns    | (15)  |  |  |  |
| TIS8               | RESET Input Setup (1-x Clock Mode)                          | 3             |                                         | ns    | (14)  |  |  |  |
| TIH8               | RESET Input Hold (1-x Clock Mode)                           | T/4 + 1       |                                         | ns    | (14)  |  |  |  |

#### NOTES:

- 1. See Section 4.5.2, AC Timing Waveforms for waveforms and definitions.
- 2. See Figure 16 for capacitive derating information for output delays and hold times.
- 3. See Figure 17 for capacitive derating information for rise and fall times.
- 4. Where N is the number of N<sub>RAD</sub>, N<sub>RDD</sub>, N<sub>WAD</sub> or N<sub>WDD</sub> wait states that are programmed in the Bus Controller Region Table. WAIT never goes active when there are no wait states in an access.
- 5. N = Number of wait states inserted with READY.
- 6. Output Data and/or DT/R may be driven indefinitely following a cycle if there is no subsequent bus activity.
- 7. Since asynchronous inputs are synchronized internally by the 80960CA, they have no required setup or hold times to be recognized and for proper operation. However, to guarantee recognition of the input at a particular edge of PCLK2:1, the setup times shown must be met. Asynchronous inputs must be active for at least two consecutive PCLK2:1 rising edges to be seen by the processor.
- 8. These specifications are guaranteed by the processor.
- 9. These specifications must be met by the system for proper operation of the processor.
- 10. This timing is dependent upon the loading of PCLK2:1. Use the derating curves of Section 4.5.3, Derating Curves to adjust the timing for PCLK2:1 loading.
- 11. In the 1-x input clock mode, the maximum input clock period is limited to 125 ns while the processor is operating. When the processor is in reset, the input clock may stop even in 1-x mode.
- 12. When in the 1-x input clock mode, these specifications assume a stable input clock with a period variation of less than ±0.1% between adjacent cycles.
- 13. In 2-x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must meet setup and hold times to the falling edge of the CLKIN. (See Figure 21).
- 14. In 1-x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must meet setup and hold times to the rising edge of the CLKIN. (See Figure 22.)
- 15. The interrupt pins are synchronized internally by the 80960CA. They have no required setup or hold times for proper operation. These pins are sampled by the interrupt controller every other clock and must be active for at least three consecutive PCLK2:1 rising edges when asserting them asynchronously. To guarantee recognition at a particular clock edge, the setup and hold times shown must be met for two consecutive PCLK2:1 rising edges.

2

## SPECIAL ENVIRONMENT 80960CA-25, -16

### Table 14. 80960CA AC Characteristics (16 MHz)

(80960CA-16 only, under conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.)

| Symbol          | Parameter                                                                                                                                                                                                                                     |                                                                                                                                                | Min                                                                 | Max                                                                                    | Units                                                                | Notes          |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------|
| Input Clo       | ock (1, 9)                                                                                                                                                                                                                                    |                                                                                                                                                |                                                                     |                                                                                        |                                                                      |                |
| TF              | CLKIN Frequency                                                                                                                                                                                                                               |                                                                                                                                                | 0                                                                   | 32                                                                                     | MHz                                                                  |                |
| TC              | CLKIN Period                                                                                                                                                                                                                                  | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                         | 62.5<br>31.25                                                       | 125<br>∞                                                                               | ns<br>ns                                                             | (11)           |
| T <sub>CS</sub> | CLKIN Period Stability                                                                                                                                                                                                                        | In 1-x Mode (f <sub>CLK1x</sub> )                                                                                                              |                                                                     | ±0.1%                                                                                  | Δ                                                                    | (12)           |
| T <sub>CH</sub> | CLKIN High Time                                                                                                                                                                                                                               | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                         | 10<br>10                                                            | 62.5<br>∞                                                                              | ns<br>ns                                                             | (11)           |
| T <sub>CL</sub> | CLKIN Low Time                                                                                                                                                                                                                                | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                         | 10<br>10                                                            | 62.5<br>∞                                                                              | ns                                                                   | (11)           |
| TCR             | CLKIN Rise Time                                                                                                                                                                                                                               |                                                                                                                                                | 0                                                                   | 6                                                                                      | ns                                                                   |                |
|                 | CLKIN Fall Time                                                                                                                                                                                                                               |                                                                                                                                                | 0                                                                   | 6                                                                                      | ns                                                                   |                |
|                 | clocks (1, 8)                                                                                                                                                                                                                                 |                                                                                                                                                |                                                                     |                                                                                        |                                                                      | I              |
| T <sub>CP</sub> | CLKIN to PCLK2:1 Delay                                                                                                                                                                                                                        | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                         | -2<br>2                                                             | 2<br>25                                                                                | ns<br>ns                                                             | (3, 12)<br>(3) |
| Т               | PCLK2:1 Period                                                                                                                                                                                                                                | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> )                                                                         | T<br>21                                                             | c<br>ſc                                                                                | ns<br>ns                                                             | (12)<br>(3)    |
| Т <sub>РН</sub> | PCLK2:1 High Time                                                                                                                                                                                                                             |                                                                                                                                                | (T/2) - 4                                                           | T/2                                                                                    | ns                                                                   | (12)           |
| T <sub>PL</sub> | PCLK2:1 Low Time                                                                                                                                                                                                                              |                                                                                                                                                | (T/2) - 4                                                           | T/2                                                                                    | ns                                                                   | (12)           |
| TPR             | PCLK2:1 Rise Time                                                                                                                                                                                                                             |                                                                                                                                                | 1                                                                   | 4                                                                                      | ns                                                                   | (3)            |
| TPF             | PCLK2:1 Fall Time                                                                                                                                                                                                                             |                                                                                                                                                | 1                                                                   | 4                                                                                      | ns                                                                   | (3)            |
| Synchro         | nous Outputs (8)                                                                                                                                                                                                                              |                                                                                                                                                |                                                                     |                                                                                        |                                                                      |                |
| Тон<br>Tov      | Output Valid Delay, Output Hold<br>TOH1. TOV1<br>TOH2. TOV2<br>TOH3. TOV3<br>TOH4. TOV4<br>TOH5. TOV5<br>TOH6. TOV6<br>TOH7. TOV7<br>TOH8. TOV8<br>TOH9. TOV9<br>TOH10. TOV10<br>TOH11. TOV11<br>TOH12. TOV12<br>TOH13. TOV13<br>TOH14. TOV14 | A31:2<br>BE3:0<br>ADS<br>W/R<br>D/C, SUP, DMA<br>BLAST, WAIT<br>DEN<br>HOLDA, BREQ<br>LOCK<br>DACK3:0<br>D31:0<br>D1/R<br>FAIL<br>EOP3:0/TC3:0 | 3<br>6<br>3<br>4<br>5<br>3<br>4<br>4<br>4<br>3<br>T/2 + 3<br>2<br>3 | 18<br>20<br>22<br>20<br>20<br>20<br>20<br>20<br>20<br>22<br>20<br>T/2 + 18<br>18<br>22 | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns | (6, 10)        |
| TOF             | Output Float for All Ouputs                                                                                                                                                                                                                   |                                                                                                                                                | 3                                                                   | 22                                                                                     | ns                                                                   | (6)            |
| Synchro         | nous Inputs (1, 9, 10)                                                                                                                                                                                                                        |                                                                                                                                                |                                                                     |                                                                                        |                                                                      |                |
| T <sub>IS</sub> | Input Setup<br>TIS1<br>TIS2<br>TIS3<br>TIS3                                                                                                                                                                                                   | D31:0<br>BOFF<br>BTERM/READY<br>HOLD                                                                                                           | 5<br>21<br>9<br>9                                                   |                                                                                        | ns<br>ns<br>ns<br>ns                                                 |                |
| ТІН             | Input Hold<br>TIH1<br>TIH2<br>TIH3<br>TIH4                                                                                                                                                                                                    | D31:0<br>BOFF<br>BTERM/READY<br>HOLD                                                                                                           | 5<br>7<br>2<br>5                                                    |                                                                                        | ns<br>ns<br>ns<br>ns                                                 |                |

# int<sub>e</sub>l.

### Table 14. 80960CA AC Characteristics (16 MHz) (Continued)

(80960CA-16 only, under conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.)

| Symbol             | Parameter                                                   | Min           | Max            | Units | Notes |
|--------------------|-------------------------------------------------------------|---------------|----------------|-------|-------|
| Relative (         | Dutput Timings (1, 2, 3, 8)                                 |               |                |       |       |
| TAVSH1             | A31:2 Valid to ADS Rising                                   | T - 4         | T + 4          | ns    |       |
| T <sub>AVSH2</sub> | BE3:0, W/R, SUP, D/C,<br>DMA, DACK3:0 Valid to ADS Rising   | T - 6         | T + 6          | ns    |       |
| TAVEL1             | A31:2 Valid to DEN Falling                                  | T - 6         | T + 6          | ns    |       |
| T <sub>AVEL2</sub> | BE3:0, W/R, SUP, INST,<br>DMA, DACK3:0 Valid to DEN Falling | T - 6         | T + 6          | ns    |       |
| T <sub>NLQV</sub>  | WAIT Falling to Output Data Valid                           |               | ±4             | ns    |       |
| T <sub>DVNH</sub>  | Output Data Valid to WAIT Rising                            | N*T - 4       | N*T + 4        | ns    | (4)   |
| T <sub>NLNH</sub>  | WAIT Falling to WAIT Rising                                 | N*1           | ± 4            | ns    | (4)   |
| TNHQX              | Output Data Hold after WAIT Rising                          | (N + 1)*T - 8 | (N + 1)* T + 4 | ns    | (5)   |
| TEHTV              | DT/R Hold after DEN High                                    | T/2 – 7       | 80             | ns    | (6)   |
| T <sub>TVEL</sub>  | DT/R Valid to DEN Falling                                   | T/2 - 4       |                | ns    |       |
| Relative I         | nput Timings (1, 2, 3)                                      |               |                |       |       |
| T <sub>IS5</sub>   | RESET Input Setup (2-x Clock Mode)                          | 10            |                | ns    | (13)  |
| T <sub>IH5</sub>   | RESET Input Hold (2-x Clock Mode)                           | 9             |                | ns    | (13)  |
| T <sub>IS6</sub>   | DREQ3:0 Input Setup                                         | 16            |                | ns    | (7)   |
| T <sub>IH6</sub>   | DREQ3:0 Input Hold                                          | 11            |                | ns    | (7)   |
| T <sub>IS7</sub>   | XINT7:0 NMI Input Setup                                     | 10            |                | ns    | (15)  |
| T <sub>IH7</sub>   | XINT7:0 NMI Input Hold                                      | 10            |                | ns    | (15)  |
| T <sub>IS8</sub>   | RESET Input Setup (1-x Clock Mode)                          | 3             |                | ns    | (14)  |
| T <sub>IH8</sub>   | RESET Input Hold (1-x Clock Mode)                           | T/4 + 1       |                | ns    | (14)  |

NOTES:

- 1. See Section 4.5.2, AC Timing Waveforms for waveforms and definitions.
- 2. See Figure 16 for capacitive derating information for output delays and hold times.
- 3. See Figure 17 for capacitive derating information for rise and fall times.
- 4. Where N is the number of N<sub>RAD</sub>, N<sub>RDD</sub>, N<sub>WAD</sub> or N<sub>WDD</sub> wait states that are programmed in the Bus Controller Region Table. WAIT never goes active when there are no wait states in an access.
- 5. N = Number of wait states inserted with READY.
- 6. Output Data and/or DT/R may be driven indefinitely following a cycle if there is no subsequent bus activity.
- 7. Since asynchronous inputs are synchronized internally by the 80960CA, they have no required setup or hold times to be recognized and for proper operation. However, to guarantee recognition of the input at a particular edge of PCLK2:1, the setup times shown must be met. Asynchronous inputs must be active for at least two consecutive PCLK2:1 rising edges to be seen by the processor.
- 8. These specifications are guaranteed by the processor.
- 9. These specifications must be met by the system for proper operation of the processor.
- 10. This timing is dependent upon the loading of PCLK2:1. Use the derating curves of **Section 4.5.3, Derating Curves** to adjust the timing for PCLK2:1 loading.
- 11. In the 1-x input clock mode, the maximum input clock period is limited to 125 ns while the processor is operating. When the processor is in reset, the input clock may stop even in 1-x mode.
- 12. When in the 1-x input clock mode, these specifications assume a stable input clock with a period variation of less than ±0.1% between adjacent cycles.
- 13. In 2-x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must meet setup and hold times to the falling edge of the CLKIN. (See Figure 21).
- 14. In 1-x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must meet setup and hold times to the rising edge of the CLKIN. (See Figure 22.)
- 15. The interrupt pins are synchronized internally by the 80960CA. They have no required setup or hold times for proper operation. These pins are sampled by the interrupt controller every other clock and must be active for at least three consecutive PCLK2:1 rising edges when asserting them asynchronously. To guarantee recognition at a particular clock edge, the setup and hold times shown must be met for two consecutive PCLK2:1 rising edges.

# intə.

#### 4.5.1 AC Test Conditions

The AC Specifications in Section 4.5 are tested with the 50 pF load shown in Figure 6. Figure 15 shows how timings vary with load capacitance.

Specifications are measured at the 1.5V crossing point, unless otherwise indicated. Input waveforms are assumed to have a rise and fall time of  $\leq$  2 ns from 0.8V to 2.0V. See **Section 4.5.2, AC Timing Waveforms** for AC spec definitions, test points and illustrations.



Figure 6. AC Test Load

### 4.5.2 AC Timing Waveforms



Figure 7. Input and Output Clock Waveforms



#### Figure 8. CLKIN Waveform

# intəl.



Figure 9. Output Delay and Float Waveform



Figure 10. Input Setup and Hold Waveform

- $T_{OV}$   $T_{OH}$  OUTPUT DELAY—The maximum output delay is referred to as the Output Valid Delay ( $T_{OV}$ ). The minimum output delay is referred to as the Output Hold ( $T_{OH}$ ).
- T<sub>OF</sub> OUTPUT FLOAT DELAY—The output float condition occurs when the maximum output current becomes less than I<sub>LO</sub> in magnitude.
- T<sub>IS</sub> T<sub>IH</sub> INPUT SETUP AND HOLD—The input setup and hold requirements specify the sampling window during which synchronous inputs must be stable for correct processor operation.

2



Figure 11. NMI, XINT7:0 input Setup and Hold Waveform



Figure 12. Hold Acknowledge Timings

- T<sub>OV</sub> T<sub>OH</sub> OUTPUT DELAY—The maximum output delay is referred to as the Output Valid Delay (T<sub>OV</sub>). The minimum output delay is referred to as the Output Hold (T<sub>OH</sub>).
- T<sub>OF</sub> OUTPUT FLOAT DELAY—The output float condition occurs when the maximum output current becomes less than I<sub>LO</sub> in magnitude.
- T<sub>IS</sub> T<sub>IH</sub> INPUT SETUP AND HOLD—The input setup and hold requirements specify the sampling window during which synchronous inputs must be stable for correct processor operation.

# int<sub>el</sub>.



Figure 13. Bus Backoff BOFF Timings

مدام شراح ما م



int<sub>el</sub>.

Figure 14. Relative Timings Waveforms



### 4.5.3 Derating Curves

Figure 15. Output Delay or Hold vs Load Capacitance

# int<sub>el</sub>.



Figure 16. Rise and Fall Time Derating at Highest Operating Temperature and Minimum V<sub>CC</sub>



Figure 17. I<sub>CC</sub> vs Frequency and Temperature